ggml-metal.metal 240 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911
  1. #define GGML_COMMON_DECL_METAL
  2. #define GGML_COMMON_IMPL_METAL
  3. #include "ggml-common.h"
  4. #include <metal_stdlib>
  5. #define GGML_COMMON_IMPL_METAL
  6. #include "ggml-common.h"
  7. using namespace metal;
  8. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  9. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  10. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  11. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  12. enum ggml_sort_order {
  13. GGML_SORT_ASC,
  14. GGML_SORT_DESC,
  15. };
  16. // general-purpose kernel for addition, multiplication and division of two tensors
  17. // pros: works for non-contiguous tensors, supports broadcast across all dims
  18. // cons: not very efficient
  19. kernel void kernel_add(
  20. device const char * src0,
  21. device const char * src1,
  22. device char * dst,
  23. constant int64_t & ne00,
  24. constant int64_t & ne01,
  25. constant int64_t & ne02,
  26. constant int64_t & ne03,
  27. constant uint64_t & nb00,
  28. constant uint64_t & nb01,
  29. constant uint64_t & nb02,
  30. constant uint64_t & nb03,
  31. constant int64_t & ne10,
  32. constant int64_t & ne11,
  33. constant int64_t & ne12,
  34. constant int64_t & ne13,
  35. constant uint64_t & nb10,
  36. constant uint64_t & nb11,
  37. constant uint64_t & nb12,
  38. constant uint64_t & nb13,
  39. constant int64_t & ne0,
  40. constant int64_t & ne1,
  41. constant int64_t & ne2,
  42. constant int64_t & ne3,
  43. constant uint64_t & nb0,
  44. constant uint64_t & nb1,
  45. constant uint64_t & nb2,
  46. constant uint64_t & nb3,
  47. constant int64_t & offs,
  48. uint3 tgpig[[threadgroup_position_in_grid]],
  49. uint3 tpitg[[thread_position_in_threadgroup]],
  50. uint3 ntg[[threads_per_threadgroup]]) {
  51. const int64_t i03 = tgpig.z;
  52. const int64_t i02 = tgpig.y;
  53. const int64_t i01 = tgpig.x;
  54. const int64_t i13 = i03 % ne13;
  55. const int64_t i12 = i02 % ne12;
  56. const int64_t i11 = i01 % ne11;
  57. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  58. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  59. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  60. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  61. const int i10 = i0 % ne10;
  62. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  63. }
  64. }
  65. kernel void kernel_mul(
  66. device const char * src0,
  67. device const char * src1,
  68. device char * dst,
  69. constant int64_t & ne00,
  70. constant int64_t & ne01,
  71. constant int64_t & ne02,
  72. constant int64_t & ne03,
  73. constant uint64_t & nb00,
  74. constant uint64_t & nb01,
  75. constant uint64_t & nb02,
  76. constant uint64_t & nb03,
  77. constant int64_t & ne10,
  78. constant int64_t & ne11,
  79. constant int64_t & ne12,
  80. constant int64_t & ne13,
  81. constant uint64_t & nb10,
  82. constant uint64_t & nb11,
  83. constant uint64_t & nb12,
  84. constant uint64_t & nb13,
  85. constant int64_t & ne0,
  86. constant int64_t & ne1,
  87. constant int64_t & ne2,
  88. constant int64_t & ne3,
  89. constant uint64_t & nb0,
  90. constant uint64_t & nb1,
  91. constant uint64_t & nb2,
  92. constant uint64_t & nb3,
  93. uint3 tgpig[[threadgroup_position_in_grid]],
  94. uint3 tpitg[[thread_position_in_threadgroup]],
  95. uint3 ntg[[threads_per_threadgroup]]) {
  96. const int64_t i03 = tgpig.z;
  97. const int64_t i02 = tgpig.y;
  98. const int64_t i01 = tgpig.x;
  99. const int64_t i13 = i03 % ne13;
  100. const int64_t i12 = i02 % ne12;
  101. const int64_t i11 = i01 % ne11;
  102. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  103. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  104. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  105. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  106. const int i10 = i0 % ne10;
  107. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  108. }
  109. }
  110. kernel void kernel_div(
  111. device const char * src0,
  112. device const char * src1,
  113. device char * dst,
  114. constant int64_t & ne00,
  115. constant int64_t & ne01,
  116. constant int64_t & ne02,
  117. constant int64_t & ne03,
  118. constant uint64_t & nb00,
  119. constant uint64_t & nb01,
  120. constant uint64_t & nb02,
  121. constant uint64_t & nb03,
  122. constant int64_t & ne10,
  123. constant int64_t & ne11,
  124. constant int64_t & ne12,
  125. constant int64_t & ne13,
  126. constant uint64_t & nb10,
  127. constant uint64_t & nb11,
  128. constant uint64_t & nb12,
  129. constant uint64_t & nb13,
  130. constant int64_t & ne0,
  131. constant int64_t & ne1,
  132. constant int64_t & ne2,
  133. constant int64_t & ne3,
  134. constant uint64_t & nb0,
  135. constant uint64_t & nb1,
  136. constant uint64_t & nb2,
  137. constant uint64_t & nb3,
  138. uint3 tgpig[[threadgroup_position_in_grid]],
  139. uint3 tpitg[[thread_position_in_threadgroup]],
  140. uint3 ntg[[threads_per_threadgroup]]) {
  141. const int64_t i03 = tgpig.z;
  142. const int64_t i02 = tgpig.y;
  143. const int64_t i01 = tgpig.x;
  144. const int64_t i13 = i03 % ne13;
  145. const int64_t i12 = i02 % ne12;
  146. const int64_t i11 = i01 % ne11;
  147. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  148. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  149. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  150. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  151. const int i10 = i0 % ne10;
  152. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  153. }
  154. }
  155. // assumption: src1 is a row
  156. // broadcast src1 into src0
  157. kernel void kernel_add_row(
  158. device const float4 * src0,
  159. device const float4 * src1,
  160. device float4 * dst,
  161. constant uint64_t & nb [[buffer(28)]],
  162. uint tpig[[thread_position_in_grid]]) {
  163. dst[tpig] = src0[tpig] + src1[tpig % nb];
  164. }
  165. kernel void kernel_mul_row(
  166. device const float4 * src0,
  167. device const float4 * src1,
  168. device float4 * dst,
  169. constant uint64_t & nb [[buffer(28)]],
  170. uint tpig[[thread_position_in_grid]]) {
  171. dst[tpig] = src0[tpig] * src1[tpig % nb];
  172. }
  173. kernel void kernel_div_row(
  174. device const float4 * src0,
  175. device const float4 * src1,
  176. device float4 * dst,
  177. constant uint64_t & nb [[buffer(28)]],
  178. uint tpig[[thread_position_in_grid]]) {
  179. dst[tpig] = src0[tpig] / src1[tpig % nb];
  180. }
  181. kernel void kernel_scale(
  182. device const float * src0,
  183. device float * dst,
  184. constant float & scale,
  185. uint tpig[[thread_position_in_grid]]) {
  186. dst[tpig] = src0[tpig] * scale;
  187. }
  188. kernel void kernel_scale_4(
  189. device const float4 * src0,
  190. device float4 * dst,
  191. constant float & scale,
  192. uint tpig[[thread_position_in_grid]]) {
  193. dst[tpig] = src0[tpig] * scale;
  194. }
  195. kernel void kernel_relu(
  196. device const float * src0,
  197. device float * dst,
  198. uint tpig[[thread_position_in_grid]]) {
  199. dst[tpig] = max(0.0f, src0[tpig]);
  200. }
  201. kernel void kernel_tanh(
  202. device const float * src0,
  203. device float * dst,
  204. uint tpig[[thread_position_in_grid]]) {
  205. device const float & x = src0[tpig];
  206. dst[tpig] = precise::tanh(x);
  207. }
  208. constant float GELU_COEF_A = 0.044715f;
  209. constant float GELU_QUICK_COEF = -1.702f;
  210. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  211. kernel void kernel_gelu(
  212. device const float4 * src0,
  213. device float4 * dst,
  214. uint tpig[[thread_position_in_grid]]) {
  215. device const float4 & x = src0[tpig];
  216. // BEWARE !!!
  217. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  218. // This was observed with Falcon 7B and 40B models
  219. //
  220. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  221. }
  222. kernel void kernel_gelu_quick(
  223. device const float4 * src0,
  224. device float4 * dst,
  225. uint tpig[[thread_position_in_grid]]) {
  226. device const float4 & x = src0[tpig];
  227. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  228. }
  229. kernel void kernel_silu(
  230. device const float4 * src0,
  231. device float4 * dst,
  232. uint tpig[[thread_position_in_grid]]) {
  233. device const float4 & x = src0[tpig];
  234. dst[tpig] = x / (1.0f + exp(-x));
  235. }
  236. kernel void kernel_sqr(
  237. device const float * src0,
  238. device float * dst,
  239. uint tpig[[thread_position_in_grid]]) {
  240. dst[tpig] = src0[tpig] * src0[tpig];
  241. }
  242. kernel void kernel_sum_rows(
  243. device const float * src0,
  244. device float * dst,
  245. constant int64_t & ne00,
  246. constant int64_t & ne01,
  247. constant int64_t & ne02,
  248. constant int64_t & ne03,
  249. constant uint64_t & nb00,
  250. constant uint64_t & nb01,
  251. constant uint64_t & nb02,
  252. constant uint64_t & nb03,
  253. constant int64_t & ne10,
  254. constant int64_t & ne11,
  255. constant int64_t & ne12,
  256. constant int64_t & ne13,
  257. constant uint64_t & nb10,
  258. constant uint64_t & nb11,
  259. constant uint64_t & nb12,
  260. constant uint64_t & nb13,
  261. constant int64_t & ne0,
  262. constant int64_t & ne1,
  263. constant int64_t & ne2,
  264. constant int64_t & ne3,
  265. constant uint64_t & nb0,
  266. constant uint64_t & nb1,
  267. constant uint64_t & nb2,
  268. constant uint64_t & nb3,
  269. uint3 tpig[[thread_position_in_grid]]) {
  270. int64_t i3 = tpig.z;
  271. int64_t i2 = tpig.y;
  272. int64_t i1 = tpig.x;
  273. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  274. return;
  275. }
  276. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  277. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  278. float row_sum = 0;
  279. for (int64_t i0 = 0; i0 < ne00; i0++) {
  280. row_sum += src_row[i0];
  281. }
  282. dst_row[0] = row_sum;
  283. }
  284. kernel void kernel_soft_max(
  285. device const float * src0,
  286. device const float * src1,
  287. device const float * src2,
  288. device float * dst,
  289. constant int64_t & ne00,
  290. constant int64_t & ne01,
  291. constant int64_t & ne02,
  292. constant float & scale,
  293. constant float & max_bias,
  294. constant float & m0,
  295. constant float & m1,
  296. constant uint32_t & n_head_log2,
  297. threadgroup float * buf [[threadgroup(0)]],
  298. uint tgpig[[threadgroup_position_in_grid]],
  299. uint tpitg[[thread_position_in_threadgroup]],
  300. uint sgitg[[simdgroup_index_in_threadgroup]],
  301. uint tiisg[[thread_index_in_simdgroup]],
  302. uint ntg[[threads_per_threadgroup]]) {
  303. const int64_t i03 = (tgpig) / (ne02*ne01);
  304. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  305. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  306. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  307. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  308. device const float * ppos = src2 != src0 ? src2 : nullptr;
  309. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  310. float slope = 0.0f;
  311. // ALiBi
  312. if (max_bias > 0.0f) {
  313. const int64_t h = i02;
  314. const float base = h < n_head_log2 ? m0 : m1;
  315. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  316. slope = pow(base, exp);
  317. }
  318. // parallel max
  319. float lmax = -INFINITY;
  320. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  321. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  322. }
  323. // find the max value in the block
  324. float max_val = simd_max(lmax);
  325. if (ntg > N_SIMDWIDTH) {
  326. if (sgitg == 0) {
  327. buf[tiisg] = -INFINITY;
  328. }
  329. threadgroup_barrier(mem_flags::mem_threadgroup);
  330. if (tiisg == 0) {
  331. buf[sgitg] = max_val;
  332. }
  333. threadgroup_barrier(mem_flags::mem_threadgroup);
  334. max_val = buf[tiisg];
  335. max_val = simd_max(max_val);
  336. }
  337. // parallel sum
  338. float lsum = 0.0f;
  339. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  340. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  341. lsum += exp_psrc0;
  342. pdst[i00] = exp_psrc0;
  343. }
  344. // This barrier fixes a failing test
  345. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  346. threadgroup_barrier(mem_flags::mem_none);
  347. float sum = simd_sum(lsum);
  348. if (ntg > N_SIMDWIDTH) {
  349. if (sgitg == 0) {
  350. buf[tiisg] = 0.0f;
  351. }
  352. threadgroup_barrier(mem_flags::mem_threadgroup);
  353. if (tiisg == 0) {
  354. buf[sgitg] = sum;
  355. }
  356. threadgroup_barrier(mem_flags::mem_threadgroup);
  357. sum = buf[tiisg];
  358. sum = simd_sum(sum);
  359. }
  360. const float inv_sum = 1.0f/sum;
  361. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  362. pdst[i00] *= inv_sum;
  363. }
  364. }
  365. kernel void kernel_soft_max_4(
  366. device const float * src0,
  367. device const float * src1,
  368. device const float * src2,
  369. device float * dst,
  370. constant int64_t & ne00,
  371. constant int64_t & ne01,
  372. constant int64_t & ne02,
  373. constant float & scale,
  374. constant float & max_bias,
  375. constant float & m0,
  376. constant float & m1,
  377. constant uint32_t & n_head_log2,
  378. threadgroup float * buf [[threadgroup(0)]],
  379. uint tgpig[[threadgroup_position_in_grid]],
  380. uint tpitg[[thread_position_in_threadgroup]],
  381. uint sgitg[[simdgroup_index_in_threadgroup]],
  382. uint tiisg[[thread_index_in_simdgroup]],
  383. uint ntg[[threads_per_threadgroup]]) {
  384. const int64_t i03 = (tgpig) / (ne02*ne01);
  385. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  386. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  387. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  388. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  389. device const float4 * ppos = src2 != src0 ? (device const float4 *)(src2) : nullptr;
  390. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  391. float slope = 0.0f;
  392. if (max_bias > 0.0f) {
  393. const int64_t h = i02;
  394. const float base = h < n_head_log2 ? m0 : m1;
  395. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  396. slope = pow(base, exp);
  397. }
  398. // parallel max
  399. float4 lmax4 = -INFINITY;
  400. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  401. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  402. }
  403. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  404. float max_val = simd_max(lmax);
  405. if (ntg > N_SIMDWIDTH) {
  406. if (sgitg == 0) {
  407. buf[tiisg] = -INFINITY;
  408. }
  409. threadgroup_barrier(mem_flags::mem_threadgroup);
  410. if (tiisg == 0) {
  411. buf[sgitg] = max_val;
  412. }
  413. threadgroup_barrier(mem_flags::mem_threadgroup);
  414. max_val = buf[tiisg];
  415. max_val = simd_max(max_val);
  416. }
  417. // parallel sum
  418. float4 lsum4 = 0.0f;
  419. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  420. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  421. lsum4 += exp_psrc4;
  422. pdst4[i00] = exp_psrc4;
  423. }
  424. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  425. // This barrier fixes a failing test
  426. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  427. threadgroup_barrier(mem_flags::mem_none);
  428. float sum = simd_sum(lsum);
  429. if (ntg > N_SIMDWIDTH) {
  430. if (sgitg == 0) {
  431. buf[tiisg] = 0.0f;
  432. }
  433. threadgroup_barrier(mem_flags::mem_threadgroup);
  434. if (tiisg == 0) {
  435. buf[sgitg] = sum;
  436. }
  437. threadgroup_barrier(mem_flags::mem_threadgroup);
  438. sum = buf[tiisg];
  439. sum = simd_sum(sum);
  440. }
  441. const float inv_sum = 1.0f/sum;
  442. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  443. pdst4[i00] *= inv_sum;
  444. }
  445. }
  446. kernel void kernel_diag_mask_inf(
  447. device const float * src0,
  448. device float * dst,
  449. constant int64_t & ne00,
  450. constant int64_t & ne01,
  451. constant int & n_past,
  452. uint3 tpig[[thread_position_in_grid]]) {
  453. const int64_t i02 = tpig[2];
  454. const int64_t i01 = tpig[1];
  455. const int64_t i00 = tpig[0];
  456. if (i00 > n_past + i01) {
  457. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  458. } else {
  459. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  460. }
  461. }
  462. kernel void kernel_diag_mask_inf_8(
  463. device const float4 * src0,
  464. device float4 * dst,
  465. constant int64_t & ne00,
  466. constant int64_t & ne01,
  467. constant int & n_past,
  468. uint3 tpig[[thread_position_in_grid]]) {
  469. const int64_t i = 2*tpig[0];
  470. dst[i+0] = src0[i+0];
  471. dst[i+1] = src0[i+1];
  472. int64_t i4 = 4*i;
  473. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  474. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  475. const int64_t i00 = i4;
  476. for (int k = 3; k >= 0; --k) {
  477. if (i00 + 4 + k <= n_past + i01) {
  478. break;
  479. }
  480. dst[i+1][k] = -INFINITY;
  481. if (i00 + k > n_past + i01) {
  482. dst[i][k] = -INFINITY;
  483. }
  484. }
  485. }
  486. kernel void kernel_norm(
  487. device const void * src0,
  488. device float * dst,
  489. constant int64_t & ne00,
  490. constant uint64_t & nb01,
  491. constant float & eps,
  492. threadgroup float * sum [[threadgroup(0)]],
  493. uint tgpig[[threadgroup_position_in_grid]],
  494. uint tpitg[[thread_position_in_threadgroup]],
  495. uint ntg[[threads_per_threadgroup]]) {
  496. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  497. // MEAN
  498. // parallel sum
  499. sum[tpitg] = 0.0f;
  500. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  501. sum[tpitg] += x[i00];
  502. }
  503. // reduce
  504. threadgroup_barrier(mem_flags::mem_threadgroup);
  505. for (uint i = ntg/2; i > 0; i /= 2) {
  506. if (tpitg < i) {
  507. sum[tpitg] += sum[tpitg + i];
  508. }
  509. threadgroup_barrier(mem_flags::mem_threadgroup);
  510. }
  511. const float mean = sum[0] / ne00;
  512. // recenter and VARIANCE
  513. threadgroup_barrier(mem_flags::mem_threadgroup);
  514. device float * y = dst + tgpig*ne00;
  515. sum[tpitg] = 0.0f;
  516. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  517. y[i00] = x[i00] - mean;
  518. sum[tpitg] += y[i00] * y[i00];
  519. }
  520. // reduce
  521. threadgroup_barrier(mem_flags::mem_threadgroup);
  522. for (uint i = ntg/2; i > 0; i /= 2) {
  523. if (tpitg < i) {
  524. sum[tpitg] += sum[tpitg + i];
  525. }
  526. threadgroup_barrier(mem_flags::mem_threadgroup);
  527. }
  528. const float variance = sum[0] / ne00;
  529. const float scale = 1.0f/sqrt(variance + eps);
  530. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  531. y[i00] = y[i00] * scale;
  532. }
  533. }
  534. kernel void kernel_rms_norm(
  535. device const void * src0,
  536. device float * dst,
  537. constant int64_t & ne00,
  538. constant uint64_t & nb01,
  539. constant float & eps,
  540. threadgroup float * buf [[threadgroup(0)]],
  541. uint tgpig[[threadgroup_position_in_grid]],
  542. uint tpitg[[thread_position_in_threadgroup]],
  543. uint sgitg[[simdgroup_index_in_threadgroup]],
  544. uint tiisg[[thread_index_in_simdgroup]],
  545. uint ntg[[threads_per_threadgroup]]) {
  546. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  547. float4 sumf = 0;
  548. float all_sum = 0;
  549. // parallel sum
  550. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  551. sumf += x[i00] * x[i00];
  552. }
  553. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  554. all_sum = simd_sum(all_sum);
  555. if (ntg > N_SIMDWIDTH) {
  556. if (sgitg == 0) {
  557. buf[tiisg] = 0.0f;
  558. }
  559. threadgroup_barrier(mem_flags::mem_threadgroup);
  560. if (tiisg == 0) {
  561. buf[sgitg] = all_sum;
  562. }
  563. threadgroup_barrier(mem_flags::mem_threadgroup);
  564. all_sum = buf[tiisg];
  565. all_sum = simd_sum(all_sum);
  566. }
  567. const float mean = all_sum/ne00;
  568. const float scale = 1.0f/sqrt(mean + eps);
  569. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  570. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  571. y[i00] = x[i00] * scale;
  572. }
  573. }
  574. kernel void kernel_group_norm(
  575. device const float * src0,
  576. device float * dst,
  577. constant int64_t & ne00,
  578. constant int64_t & ne01,
  579. constant int64_t & ne02,
  580. constant uint64_t & nb00,
  581. constant uint64_t & nb01,
  582. constant uint64_t & nb02,
  583. constant int32_t & n_groups,
  584. constant float & eps,
  585. threadgroup float * buf [[threadgroup(0)]],
  586. uint tgpig[[threadgroup_position_in_grid]],
  587. uint tpitg[[thread_position_in_threadgroup]],
  588. uint sgitg[[simdgroup_index_in_threadgroup]],
  589. uint tiisg[[thread_index_in_simdgroup]],
  590. uint ntg[[threads_per_threadgroup]]) {
  591. const int64_t ne = ne00*ne01*ne02;
  592. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  593. int start = tgpig * gs;
  594. int end = start + gs;
  595. start += tpitg;
  596. if (end >= ne) {
  597. end = ne;
  598. }
  599. float tmp = 0.0f; // partial sum for thread in warp
  600. for (int j = start; j < end; j += ntg) {
  601. tmp += src0[j];
  602. }
  603. threadgroup_barrier(mem_flags::mem_threadgroup);
  604. tmp = simd_sum(tmp);
  605. if (ntg > N_SIMDWIDTH) {
  606. if (sgitg == 0) {
  607. buf[tiisg] = 0.0f;
  608. }
  609. threadgroup_barrier(mem_flags::mem_threadgroup);
  610. if (tiisg == 0) {
  611. buf[sgitg] = tmp;
  612. }
  613. threadgroup_barrier(mem_flags::mem_threadgroup);
  614. tmp = buf[tiisg];
  615. tmp = simd_sum(tmp);
  616. }
  617. const float mean = tmp / gs;
  618. tmp = 0.0f;
  619. for (int j = start; j < end; j += ntg) {
  620. float xi = src0[j] - mean;
  621. dst[j] = xi;
  622. tmp += xi * xi;
  623. }
  624. tmp = simd_sum(tmp);
  625. if (ntg > N_SIMDWIDTH) {
  626. if (sgitg == 0) {
  627. buf[tiisg] = 0.0f;
  628. }
  629. threadgroup_barrier(mem_flags::mem_threadgroup);
  630. if (tiisg == 0) {
  631. buf[sgitg] = tmp;
  632. }
  633. threadgroup_barrier(mem_flags::mem_threadgroup);
  634. tmp = buf[tiisg];
  635. tmp = simd_sum(tmp);
  636. }
  637. const float variance = tmp / gs;
  638. const float scale = 1.0f/sqrt(variance + eps);
  639. for (int j = start; j < end; j += ntg) {
  640. dst[j] *= scale;
  641. }
  642. }
  643. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  644. // il indicates where the q4 quants begin (0 or QK4_0/4)
  645. // we assume that the yl's have been multiplied with the appropriate scale factor
  646. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  647. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  648. float d = qb_curr->d;
  649. float2 acc = 0.f;
  650. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  651. for (int i = 0; i < 8; i+=2) {
  652. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  653. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  654. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  655. + yl[i + 9] * (qs[i / 2] & 0xF000);
  656. }
  657. return d * (sumy * -8.f + acc[0] + acc[1]);
  658. }
  659. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  660. // il indicates where the q4 quants begin (0 or QK4_0/4)
  661. // we assume that the yl's have been multiplied with the appropriate scale factor
  662. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  663. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  664. float d = qb_curr->d;
  665. float m = qb_curr->m;
  666. float2 acc = 0.f;
  667. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  668. for (int i = 0; i < 8; i+=2) {
  669. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  670. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  671. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  672. + yl[i + 9] * (qs[i / 2] & 0xF000);
  673. }
  674. return d * (acc[0] + acc[1]) + sumy * m;
  675. }
  676. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  677. // il indicates where the q5 quants begin (0 or QK5_0/4)
  678. // we assume that the yl's have been multiplied with the appropriate scale factor
  679. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  680. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  681. float d = qb_curr->d;
  682. float2 acc = 0.f;
  683. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  684. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  685. for (int i = 0; i < 8; i+=2) {
  686. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  687. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  688. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  689. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  690. }
  691. return d * (sumy * -16.f + acc[0] + acc[1]);
  692. }
  693. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  694. // il indicates where the q5 quants begin (0 or QK5_1/4)
  695. // we assume that the yl's have been multiplied with the appropriate scale factor
  696. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  697. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  698. float d = qb_curr->d;
  699. float m = qb_curr->m;
  700. float2 acc = 0.f;
  701. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  702. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  703. for (int i = 0; i < 8; i+=2) {
  704. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  705. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  706. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  707. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  708. }
  709. return d * (acc[0] + acc[1]) + sumy * m;
  710. }
  711. // putting them in the kernel cause a significant performance penalty
  712. #define N_DST 4 // each SIMD group works on 4 rows
  713. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  714. //Note: This is a template, but strictly speaking it only applies to
  715. // quantizations where the block size is 32. It also does not
  716. // guard against the number of rows not being divisible by
  717. // N_DST, so this is another explicit assumption of the implementation.
  718. template<typename block_q_type, int nr, int nsg, int nw>
  719. void mul_vec_q_n_f32_impl(
  720. device const void * src0,
  721. device const float * src1,
  722. device float * dst,
  723. int64_t ne00,
  724. int64_t ne01,
  725. int64_t ne02,
  726. int64_t ne10,
  727. int64_t ne12,
  728. int64_t ne0,
  729. int64_t ne1,
  730. uint r2,
  731. uint r3,
  732. uint3 tgpig, uint tiisg, uint sgitg) {
  733. const int nb = ne00/QK4_0;
  734. const int r0 = tgpig.x;
  735. const int r1 = tgpig.y;
  736. const int im = tgpig.z;
  737. const int first_row = (r0 * nsg + sgitg) * nr;
  738. const uint i12 = im%ne12;
  739. const uint i13 = im/ne12;
  740. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  741. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  742. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  743. float yl[16]; // src1 vector cache
  744. float sumf[nr] = {0.f};
  745. const int ix = (tiisg/2);
  746. const int il = (tiisg%2)*8;
  747. device const float * yb = y + ix * QK4_0 + il;
  748. // each thread in a SIMD group deals with half a block.
  749. for (int ib = ix; ib < nb; ib += nw/2) {
  750. float sumy = 0;
  751. for (int i = 0; i < 8; i += 2) {
  752. sumy += yb[i] + yb[i+1];
  753. yl[i+0] = yb[i+ 0];
  754. yl[i+1] = yb[i+ 1]/256.f;
  755. sumy += yb[i+16] + yb[i+17];
  756. yl[i+8] = yb[i+16]/16.f;
  757. yl[i+9] = yb[i+17]/4096.f;
  758. }
  759. for (int row = 0; row < nr; row++) {
  760. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  761. }
  762. yb += QK4_0 * 16;
  763. }
  764. for (int row = 0; row < nr; ++row) {
  765. const float tot = simd_sum(sumf[row]);
  766. if (tiisg == 0 && first_row + row < ne01) {
  767. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  768. }
  769. }
  770. }
  771. kernel void kernel_mul_mv_q4_0_f32(
  772. device const void * src0,
  773. device const float * src1,
  774. device float * dst,
  775. constant int64_t & ne00,
  776. constant int64_t & ne01,
  777. constant int64_t & ne02,
  778. constant uint64_t & nb00,
  779. constant uint64_t & nb01,
  780. constant uint64_t & nb02,
  781. constant int64_t & ne10,
  782. constant int64_t & ne11,
  783. constant int64_t & ne12,
  784. constant uint64_t & nb10,
  785. constant uint64_t & nb11,
  786. constant uint64_t & nb12,
  787. constant int64_t & ne0,
  788. constant int64_t & ne1,
  789. constant uint & r2,
  790. constant uint & r3,
  791. uint3 tgpig[[threadgroup_position_in_grid]],
  792. uint tiisg[[thread_index_in_simdgroup]],
  793. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  794. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  795. }
  796. kernel void kernel_mul_mv_q4_1_f32(
  797. device const void * src0,
  798. device const float * src1,
  799. device float * dst,
  800. constant int64_t & ne00,
  801. constant int64_t & ne01,
  802. constant int64_t & ne02,
  803. constant uint64_t & nb00,
  804. constant uint64_t & nb01,
  805. constant uint64_t & nb02,
  806. constant int64_t & ne10,
  807. constant int64_t & ne11,
  808. constant int64_t & ne12,
  809. constant uint64_t & nb10,
  810. constant uint64_t & nb11,
  811. constant uint64_t & nb12,
  812. constant int64_t & ne0,
  813. constant int64_t & ne1,
  814. constant uint & r2,
  815. constant uint & r3,
  816. uint3 tgpig[[threadgroup_position_in_grid]],
  817. uint tiisg[[thread_index_in_simdgroup]],
  818. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  819. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  820. }
  821. kernel void kernel_mul_mv_q5_0_f32(
  822. device const void * src0,
  823. device const float * src1,
  824. device float * dst,
  825. constant int64_t & ne00,
  826. constant int64_t & ne01,
  827. constant int64_t & ne02,
  828. constant uint64_t & nb00,
  829. constant uint64_t & nb01,
  830. constant uint64_t & nb02,
  831. constant int64_t & ne10,
  832. constant int64_t & ne11,
  833. constant int64_t & ne12,
  834. constant uint64_t & nb10,
  835. constant uint64_t & nb11,
  836. constant uint64_t & nb12,
  837. constant int64_t & ne0,
  838. constant int64_t & ne1,
  839. constant uint & r2,
  840. constant uint & r3,
  841. uint3 tgpig[[threadgroup_position_in_grid]],
  842. uint tiisg[[thread_index_in_simdgroup]],
  843. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  844. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  845. }
  846. kernel void kernel_mul_mv_q5_1_f32(
  847. device const void * src0,
  848. device const float * src1,
  849. device float * dst,
  850. constant int64_t & ne00,
  851. constant int64_t & ne01,
  852. constant int64_t & ne02,
  853. constant uint64_t & nb00,
  854. constant uint64_t & nb01,
  855. constant uint64_t & nb02,
  856. constant int64_t & ne10,
  857. constant int64_t & ne11,
  858. constant int64_t & ne12,
  859. constant uint64_t & nb10,
  860. constant uint64_t & nb11,
  861. constant uint64_t & nb12,
  862. constant int64_t & ne0,
  863. constant int64_t & ne1,
  864. constant uint & r2,
  865. constant uint & r3,
  866. uint3 tgpig[[threadgroup_position_in_grid]],
  867. uint tiisg[[thread_index_in_simdgroup]],
  868. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  869. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  870. }
  871. #define NB_Q8_0 8
  872. void kernel_mul_mv_q8_0_f32_impl(
  873. device const void * src0,
  874. device const float * src1,
  875. device float * dst,
  876. constant int64_t & ne00,
  877. constant int64_t & ne01,
  878. constant int64_t & ne02,
  879. constant int64_t & ne10,
  880. constant int64_t & ne12,
  881. constant int64_t & ne0,
  882. constant int64_t & ne1,
  883. constant uint & r2,
  884. constant uint & r3,
  885. uint3 tgpig[[threadgroup_position_in_grid]],
  886. uint tiisg[[thread_index_in_simdgroup]],
  887. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  888. const int nr = N_DST;
  889. const int nsg = N_SIMDGROUP;
  890. const int nw = N_SIMDWIDTH;
  891. const int nb = ne00/QK8_0;
  892. const int r0 = tgpig.x;
  893. const int r1 = tgpig.y;
  894. const int im = tgpig.z;
  895. const int first_row = (r0 * nsg + sgitg) * nr;
  896. const uint i12 = im%ne12;
  897. const uint i13 = im/ne12;
  898. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  899. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  900. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  901. float yl[NB_Q8_0];
  902. float sumf[nr]={0.f};
  903. const int ix = tiisg/4;
  904. const int il = tiisg%4;
  905. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  906. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  907. for (int ib = ix; ib < nb; ib += nw/4) {
  908. for (int i = 0; i < NB_Q8_0; ++i) {
  909. yl[i] = yb[i];
  910. }
  911. for (int row = 0; row < nr; row++) {
  912. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  913. float sumq = 0.f;
  914. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  915. sumq += qs[iq] * yl[iq];
  916. }
  917. sumf[row] += sumq*x[ib+row*nb].d;
  918. }
  919. yb += NB_Q8_0 * nw;
  920. }
  921. for (int row = 0; row < nr; ++row) {
  922. const float tot = simd_sum(sumf[row]);
  923. if (tiisg == 0 && first_row + row < ne01) {
  924. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  925. }
  926. }
  927. }
  928. [[host_name("kernel_mul_mv_q8_0_f32")]]
  929. kernel void kernel_mul_mv_q8_0_f32(
  930. device const void * src0,
  931. device const float * src1,
  932. device float * dst,
  933. constant int64_t & ne00,
  934. constant int64_t & ne01,
  935. constant int64_t & ne02,
  936. constant uint64_t & nb00,
  937. constant uint64_t & nb01,
  938. constant uint64_t & nb02,
  939. constant int64_t & ne10,
  940. constant int64_t & ne11,
  941. constant int64_t & ne12,
  942. constant uint64_t & nb10,
  943. constant uint64_t & nb11,
  944. constant uint64_t & nb12,
  945. constant int64_t & ne0,
  946. constant int64_t & ne1,
  947. constant uint & r2,
  948. constant uint & r3,
  949. uint3 tgpig[[threadgroup_position_in_grid]],
  950. uint tiisg[[thread_index_in_simdgroup]],
  951. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  952. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  953. }
  954. #define N_F32_F32 4
  955. void kernel_mul_mv_f32_f32_impl(
  956. device const char * src0,
  957. device const char * src1,
  958. device float * dst,
  959. constant int64_t & ne00,
  960. constant int64_t & ne01,
  961. constant int64_t & ne02,
  962. constant uint64_t & nb00,
  963. constant uint64_t & nb01,
  964. constant uint64_t & nb02,
  965. constant int64_t & ne10,
  966. constant int64_t & ne11,
  967. constant int64_t & ne12,
  968. constant uint64_t & nb10,
  969. constant uint64_t & nb11,
  970. constant uint64_t & nb12,
  971. constant int64_t & ne0,
  972. constant int64_t & ne1,
  973. constant uint & r2,
  974. constant uint & r3,
  975. uint3 tgpig[[threadgroup_position_in_grid]],
  976. uint tiisg[[thread_index_in_simdgroup]]) {
  977. const int64_t r0 = tgpig.x;
  978. const int64_t rb = tgpig.y*N_F32_F32;
  979. const int64_t im = tgpig.z;
  980. const uint i12 = im%ne12;
  981. const uint i13 = im/ne12;
  982. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  983. device const float * x = (device const float *) (src0 + offset0);
  984. if (ne00 < 128) {
  985. for (int row = 0; row < N_F32_F32; ++row) {
  986. int r1 = rb + row;
  987. if (r1 >= ne11) {
  988. break;
  989. }
  990. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  991. float sumf = 0;
  992. for (int i = tiisg; i < ne00; i += 32) {
  993. sumf += (float) x[i] * (float) y[i];
  994. }
  995. float all_sum = simd_sum(sumf);
  996. if (tiisg == 0) {
  997. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  998. }
  999. }
  1000. } else {
  1001. device const float4 * x4 = (device const float4 *)x;
  1002. for (int row = 0; row < N_F32_F32; ++row) {
  1003. int r1 = rb + row;
  1004. if (r1 >= ne11) {
  1005. break;
  1006. }
  1007. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1008. device const float4 * y4 = (device const float4 *) y;
  1009. float sumf = 0;
  1010. for (int i = tiisg; i < ne00/4; i += 32) {
  1011. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1012. }
  1013. float all_sum = simd_sum(sumf);
  1014. if (tiisg == 0) {
  1015. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1016. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1017. }
  1018. }
  1019. }
  1020. }
  1021. [[host_name("kernel_mul_mv_f32_f32")]]
  1022. kernel void kernel_mul_mv_f32_f32(
  1023. device const char * src0,
  1024. device const char * src1,
  1025. device float * dst,
  1026. constant int64_t & ne00,
  1027. constant int64_t & ne01,
  1028. constant int64_t & ne02,
  1029. constant uint64_t & nb00,
  1030. constant uint64_t & nb01,
  1031. constant uint64_t & nb02,
  1032. constant int64_t & ne10,
  1033. constant int64_t & ne11,
  1034. constant int64_t & ne12,
  1035. constant uint64_t & nb10,
  1036. constant uint64_t & nb11,
  1037. constant uint64_t & nb12,
  1038. constant int64_t & ne0,
  1039. constant int64_t & ne1,
  1040. constant uint & r2,
  1041. constant uint & r3,
  1042. uint3 tgpig[[threadgroup_position_in_grid]],
  1043. uint tiisg[[thread_index_in_simdgroup]]) {
  1044. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1045. }
  1046. #define N_F16_F16 4
  1047. kernel void kernel_mul_mv_f16_f16(
  1048. device const char * src0,
  1049. device const char * src1,
  1050. device float * dst,
  1051. constant int64_t & ne00,
  1052. constant int64_t & ne01,
  1053. constant int64_t & ne02,
  1054. constant uint64_t & nb00,
  1055. constant uint64_t & nb01,
  1056. constant uint64_t & nb02,
  1057. constant int64_t & ne10,
  1058. constant int64_t & ne11,
  1059. constant int64_t & ne12,
  1060. constant uint64_t & nb10,
  1061. constant uint64_t & nb11,
  1062. constant uint64_t & nb12,
  1063. constant int64_t & ne0,
  1064. constant int64_t & ne1,
  1065. constant uint & r2,
  1066. constant uint & r3,
  1067. uint3 tgpig[[threadgroup_position_in_grid]],
  1068. uint tiisg[[thread_index_in_simdgroup]]) {
  1069. const int64_t r0 = tgpig.x;
  1070. const int64_t rb = tgpig.y*N_F16_F16;
  1071. const int64_t im = tgpig.z;
  1072. const uint i12 = im%ne12;
  1073. const uint i13 = im/ne12;
  1074. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1075. device const half * x = (device const half *) (src0 + offset0);
  1076. if (ne00 < 128) {
  1077. for (int row = 0; row < N_F16_F16; ++row) {
  1078. int r1 = rb + row;
  1079. if (r1 >= ne11) {
  1080. break;
  1081. }
  1082. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1083. float sumf = 0;
  1084. for (int i = tiisg; i < ne00; i += 32) {
  1085. sumf += (half) x[i] * (half) y[i];
  1086. }
  1087. float all_sum = simd_sum(sumf);
  1088. if (tiisg == 0) {
  1089. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1090. }
  1091. }
  1092. } else {
  1093. device const half4 * x4 = (device const half4 *)x;
  1094. for (int row = 0; row < N_F16_F16; ++row) {
  1095. int r1 = rb + row;
  1096. if (r1 >= ne11) {
  1097. break;
  1098. }
  1099. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1100. device const half4 * y4 = (device const half4 *) y;
  1101. float sumf = 0;
  1102. for (int i = tiisg; i < ne00/4; i += 32) {
  1103. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1104. }
  1105. float all_sum = simd_sum(sumf);
  1106. if (tiisg == 0) {
  1107. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1108. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1109. }
  1110. }
  1111. }
  1112. }
  1113. void kernel_mul_mv_f16_f32_1row_impl(
  1114. device const char * src0,
  1115. device const char * src1,
  1116. device float * dst,
  1117. constant int64_t & ne00,
  1118. constant int64_t & ne01,
  1119. constant int64_t & ne02,
  1120. constant uint64_t & nb00,
  1121. constant uint64_t & nb01,
  1122. constant uint64_t & nb02,
  1123. constant int64_t & ne10,
  1124. constant int64_t & ne11,
  1125. constant int64_t & ne12,
  1126. constant uint64_t & nb10,
  1127. constant uint64_t & nb11,
  1128. constant uint64_t & nb12,
  1129. constant int64_t & ne0,
  1130. constant int64_t & ne1,
  1131. constant uint & r2,
  1132. constant uint & r3,
  1133. uint3 tgpig[[threadgroup_position_in_grid]],
  1134. uint tiisg[[thread_index_in_simdgroup]]) {
  1135. const int64_t r0 = tgpig.x;
  1136. const int64_t r1 = tgpig.y;
  1137. const int64_t im = tgpig.z;
  1138. const uint i12 = im%ne12;
  1139. const uint i13 = im/ne12;
  1140. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1141. device const half * x = (device const half *) (src0 + offset0);
  1142. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1143. float sumf = 0;
  1144. if (ne00 < 128) {
  1145. for (int i = tiisg; i < ne00; i += 32) {
  1146. sumf += (float) x[i] * (float) y[i];
  1147. }
  1148. float all_sum = simd_sum(sumf);
  1149. if (tiisg == 0) {
  1150. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1151. }
  1152. } else {
  1153. device const half4 * x4 = (device const half4 *) x;
  1154. device const float4 * y4 = (device const float4 *) y;
  1155. for (int i = tiisg; i < ne00/4; i += 32) {
  1156. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1157. }
  1158. float all_sum = simd_sum(sumf);
  1159. if (tiisg == 0) {
  1160. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1161. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1162. }
  1163. }
  1164. }
  1165. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1166. kernel void kernel_mul_mv_f16_f32_1row(
  1167. device const char * src0,
  1168. device const char * src1,
  1169. device float * dst,
  1170. constant int64_t & ne00,
  1171. constant int64_t & ne01,
  1172. constant int64_t & ne02,
  1173. constant uint64_t & nb00,
  1174. constant uint64_t & nb01,
  1175. constant uint64_t & nb02,
  1176. constant int64_t & ne10,
  1177. constant int64_t & ne11,
  1178. constant int64_t & ne12,
  1179. constant uint64_t & nb10,
  1180. constant uint64_t & nb11,
  1181. constant uint64_t & nb12,
  1182. constant int64_t & ne0,
  1183. constant int64_t & ne1,
  1184. constant uint & r2,
  1185. constant uint & r3,
  1186. uint3 tgpig[[threadgroup_position_in_grid]],
  1187. uint tiisg[[thread_index_in_simdgroup]]) {
  1188. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1189. }
  1190. #define N_F16_F32 4
  1191. void kernel_mul_mv_f16_f32_impl(
  1192. device const char * src0,
  1193. device const char * src1,
  1194. device float * dst,
  1195. constant int64_t & ne00,
  1196. constant int64_t & ne01,
  1197. constant int64_t & ne02,
  1198. constant uint64_t & nb00,
  1199. constant uint64_t & nb01,
  1200. constant uint64_t & nb02,
  1201. constant int64_t & ne10,
  1202. constant int64_t & ne11,
  1203. constant int64_t & ne12,
  1204. constant uint64_t & nb10,
  1205. constant uint64_t & nb11,
  1206. constant uint64_t & nb12,
  1207. constant int64_t & ne0,
  1208. constant int64_t & ne1,
  1209. constant uint & r2,
  1210. constant uint & r3,
  1211. uint3 tgpig[[threadgroup_position_in_grid]],
  1212. uint tiisg[[thread_index_in_simdgroup]]) {
  1213. const int64_t r0 = tgpig.x;
  1214. const int64_t rb = tgpig.y*N_F16_F32;
  1215. const int64_t im = tgpig.z;
  1216. const uint i12 = im%ne12;
  1217. const uint i13 = im/ne12;
  1218. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1219. device const half * x = (device const half *) (src0 + offset0);
  1220. if (ne00 < 128) {
  1221. for (int row = 0; row < N_F16_F32; ++row) {
  1222. int r1 = rb + row;
  1223. if (r1 >= ne11) {
  1224. break;
  1225. }
  1226. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1227. float sumf = 0;
  1228. for (int i = tiisg; i < ne00; i += 32) {
  1229. sumf += (float) x[i] * (float) y[i];
  1230. }
  1231. float all_sum = simd_sum(sumf);
  1232. if (tiisg == 0) {
  1233. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1234. }
  1235. }
  1236. } else {
  1237. device const half4 * x4 = (device const half4 *)x;
  1238. for (int row = 0; row < N_F16_F32; ++row) {
  1239. int r1 = rb + row;
  1240. if (r1 >= ne11) {
  1241. break;
  1242. }
  1243. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1244. device const float4 * y4 = (device const float4 *) y;
  1245. float sumf = 0;
  1246. for (int i = tiisg; i < ne00/4; i += 32) {
  1247. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1248. }
  1249. float all_sum = simd_sum(sumf);
  1250. if (tiisg == 0) {
  1251. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1252. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1253. }
  1254. }
  1255. }
  1256. }
  1257. [[host_name("kernel_mul_mv_f16_f32")]]
  1258. kernel void kernel_mul_mv_f16_f32(
  1259. device const char * src0,
  1260. device const char * src1,
  1261. device float * dst,
  1262. constant int64_t & ne00,
  1263. constant int64_t & ne01,
  1264. constant int64_t & ne02,
  1265. constant uint64_t & nb00,
  1266. constant uint64_t & nb01,
  1267. constant uint64_t & nb02,
  1268. constant int64_t & ne10,
  1269. constant int64_t & ne11,
  1270. constant int64_t & ne12,
  1271. constant uint64_t & nb10,
  1272. constant uint64_t & nb11,
  1273. constant uint64_t & nb12,
  1274. constant int64_t & ne0,
  1275. constant int64_t & ne1,
  1276. constant uint & r2,
  1277. constant uint & r3,
  1278. uint3 tgpig[[threadgroup_position_in_grid]],
  1279. uint tiisg[[thread_index_in_simdgroup]]) {
  1280. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1281. }
  1282. // Assumes row size (ne00) is a multiple of 4
  1283. kernel void kernel_mul_mv_f16_f32_l4(
  1284. device const char * src0,
  1285. device const char * src1,
  1286. device float * dst,
  1287. constant int64_t & ne00,
  1288. constant int64_t & ne01,
  1289. constant int64_t & ne02,
  1290. constant uint64_t & nb00,
  1291. constant uint64_t & nb01,
  1292. constant uint64_t & nb02,
  1293. constant int64_t & ne10,
  1294. constant int64_t & ne11,
  1295. constant int64_t & ne12,
  1296. constant uint64_t & nb10,
  1297. constant uint64_t & nb11,
  1298. constant uint64_t & nb12,
  1299. constant int64_t & ne0,
  1300. constant int64_t & ne1,
  1301. constant uint & r2,
  1302. constant uint & r3,
  1303. uint3 tgpig[[threadgroup_position_in_grid]],
  1304. uint tiisg[[thread_index_in_simdgroup]]) {
  1305. const int nrows = ne11;
  1306. const int64_t r0 = tgpig.x;
  1307. const int64_t im = tgpig.z;
  1308. const uint i12 = im%ne12;
  1309. const uint i13 = im/ne12;
  1310. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1311. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1312. for (int r1 = 0; r1 < nrows; ++r1) {
  1313. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1314. float sumf = 0;
  1315. for (int i = tiisg; i < ne00/4; i += 32) {
  1316. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1317. }
  1318. float all_sum = simd_sum(sumf);
  1319. if (tiisg == 0) {
  1320. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1321. }
  1322. }
  1323. }
  1324. kernel void kernel_alibi_f32(
  1325. device const float * src0,
  1326. device float * dst,
  1327. constant int64_t & ne00,
  1328. constant int64_t & ne01,
  1329. constant int64_t & ne02,
  1330. constant int64_t & ne03,
  1331. constant uint64_t & nb00,
  1332. constant uint64_t & nb01,
  1333. constant uint64_t & nb02,
  1334. constant uint64_t & nb03,
  1335. constant int64_t & ne0,
  1336. constant int64_t & ne1,
  1337. constant int64_t & ne2,
  1338. constant int64_t & ne3,
  1339. constant uint64_t & nb0,
  1340. constant uint64_t & nb1,
  1341. constant uint64_t & nb2,
  1342. constant uint64_t & nb3,
  1343. constant float & m0,
  1344. constant float & m1,
  1345. constant int & n_heads_log2_floor,
  1346. uint3 tgpig[[threadgroup_position_in_grid]],
  1347. uint3 tpitg[[thread_position_in_threadgroup]],
  1348. uint3 ntg[[threads_per_threadgroup]]) {
  1349. const int64_t i03 = tgpig[2];
  1350. const int64_t i02 = tgpig[1];
  1351. const int64_t i01 = tgpig[0];
  1352. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1353. const int64_t i3 = n / (ne2*ne1*ne0);
  1354. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1355. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1356. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1357. const int64_t k = i3*ne3 + i2;
  1358. float m_k;
  1359. if (k < n_heads_log2_floor) {
  1360. m_k = pow(m0, k + 1);
  1361. } else {
  1362. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1363. }
  1364. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1365. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1366. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1367. const float src_v = *(device float *)(src_row + i00*nb00);
  1368. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1369. *dst_v = i00 * m_k + src_v;
  1370. }
  1371. }
  1372. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1373. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1374. return 1.0f - min(1.0f, max(0.0f, y));
  1375. }
  1376. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1377. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1378. static void rope_yarn(
  1379. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1380. thread float * cos_theta, thread float * sin_theta
  1381. ) {
  1382. // Get n-d rotational scaling corrected for extrapolation
  1383. float theta_interp = freq_scale * theta_extrap;
  1384. float theta = theta_interp;
  1385. if (ext_factor != 0.0f) {
  1386. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1387. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1388. // Get n-d magnitude scaling corrected for interpolation
  1389. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1390. }
  1391. *cos_theta = cos(theta) * mscale;
  1392. *sin_theta = sin(theta) * mscale;
  1393. }
  1394. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1395. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1396. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1397. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1398. }
  1399. static void rope_yarn_corr_dims(
  1400. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1401. ) {
  1402. // start and end correction dims
  1403. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1404. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1405. }
  1406. typedef void (rope_t)(
  1407. device const void * src0,
  1408. device const int32_t * src1,
  1409. device float * dst,
  1410. constant int64_t & ne00,
  1411. constant int64_t & ne01,
  1412. constant int64_t & ne02,
  1413. constant int64_t & ne03,
  1414. constant uint64_t & nb00,
  1415. constant uint64_t & nb01,
  1416. constant uint64_t & nb02,
  1417. constant uint64_t & nb03,
  1418. constant int64_t & ne0,
  1419. constant int64_t & ne1,
  1420. constant int64_t & ne2,
  1421. constant int64_t & ne3,
  1422. constant uint64_t & nb0,
  1423. constant uint64_t & nb1,
  1424. constant uint64_t & nb2,
  1425. constant uint64_t & nb3,
  1426. constant int & n_past,
  1427. constant int & n_dims,
  1428. constant int & mode,
  1429. constant int & n_orig_ctx,
  1430. constant float & freq_base,
  1431. constant float & freq_scale,
  1432. constant float & ext_factor,
  1433. constant float & attn_factor,
  1434. constant float & beta_fast,
  1435. constant float & beta_slow,
  1436. uint tiitg[[thread_index_in_threadgroup]],
  1437. uint3 tptg[[threads_per_threadgroup]],
  1438. uint3 tgpig[[threadgroup_position_in_grid]]);
  1439. template<typename T>
  1440. kernel void kernel_rope(
  1441. device const void * src0,
  1442. device const int32_t * src1,
  1443. device float * dst,
  1444. constant int64_t & ne00,
  1445. constant int64_t & ne01,
  1446. constant int64_t & ne02,
  1447. constant int64_t & ne03,
  1448. constant uint64_t & nb00,
  1449. constant uint64_t & nb01,
  1450. constant uint64_t & nb02,
  1451. constant uint64_t & nb03,
  1452. constant int64_t & ne0,
  1453. constant int64_t & ne1,
  1454. constant int64_t & ne2,
  1455. constant int64_t & ne3,
  1456. constant uint64_t & nb0,
  1457. constant uint64_t & nb1,
  1458. constant uint64_t & nb2,
  1459. constant uint64_t & nb3,
  1460. constant int & n_past,
  1461. constant int & n_dims,
  1462. constant int & mode,
  1463. constant int & n_orig_ctx,
  1464. constant float & freq_base,
  1465. constant float & freq_scale,
  1466. constant float & ext_factor,
  1467. constant float & attn_factor,
  1468. constant float & beta_fast,
  1469. constant float & beta_slow,
  1470. uint tiitg[[thread_index_in_threadgroup]],
  1471. uint3 tptg[[threads_per_threadgroup]],
  1472. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1473. const int64_t i3 = tgpig[2];
  1474. const int64_t i2 = tgpig[1];
  1475. const int64_t i1 = tgpig[0];
  1476. const bool is_neox = mode & 2;
  1477. float corr_dims[2];
  1478. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1479. device const int32_t * pos = src1;
  1480. const int64_t p = pos[i2];
  1481. const float theta_0 = (float)p;
  1482. const float inv_ndims = -1.f/n_dims;
  1483. if (!is_neox) {
  1484. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1485. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1486. float cos_theta, sin_theta;
  1487. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1488. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1489. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1490. const T x0 = src[0];
  1491. const T x1 = src[1];
  1492. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1493. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1494. }
  1495. } else {
  1496. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1497. if (ic < n_dims) {
  1498. const int64_t ib = 0;
  1499. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1500. const float cur_rot = inv_ndims*ic - ib;
  1501. const float theta = theta_0 * pow(freq_base, cur_rot);
  1502. float cos_theta, sin_theta;
  1503. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1504. const int64_t i0 = ib*n_dims + ic/2;
  1505. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1506. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1507. const float x0 = src[0];
  1508. const float x1 = src[n_dims/2];
  1509. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1510. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1511. } else {
  1512. const int64_t i0 = ic;
  1513. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1514. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1515. dst_data[0] = src[0];
  1516. dst_data[1] = src[1];
  1517. }
  1518. }
  1519. }
  1520. }
  1521. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1522. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1523. typedef void (im2col_t)(
  1524. device const float * x,
  1525. device char * dst,
  1526. constant int32_t & ofs0,
  1527. constant int32_t & ofs1,
  1528. constant int32_t & IW,
  1529. constant int32_t & IH,
  1530. constant int32_t & CHW,
  1531. constant int32_t & s0,
  1532. constant int32_t & s1,
  1533. constant int32_t & p0,
  1534. constant int32_t & p1,
  1535. constant int32_t & d0,
  1536. constant int32_t & d1,
  1537. uint3 tgpig[[threadgroup_position_in_grid]],
  1538. uint3 tgpg[[threadgroups_per_grid]],
  1539. uint3 tpitg[[thread_position_in_threadgroup]],
  1540. uint3 ntg[[threads_per_threadgroup]]);
  1541. template <typename T>
  1542. kernel void kernel_im2col(
  1543. device const float * x,
  1544. device char * dst,
  1545. constant int32_t & ofs0,
  1546. constant int32_t & ofs1,
  1547. constant int32_t & IW,
  1548. constant int32_t & IH,
  1549. constant int32_t & CHW,
  1550. constant int32_t & s0,
  1551. constant int32_t & s1,
  1552. constant int32_t & p0,
  1553. constant int32_t & p1,
  1554. constant int32_t & d0,
  1555. constant int32_t & d1,
  1556. uint3 tgpig[[threadgroup_position_in_grid]],
  1557. uint3 tgpg[[threadgroups_per_grid]],
  1558. uint3 tpitg[[thread_position_in_threadgroup]],
  1559. uint3 ntg[[threads_per_threadgroup]]) {
  1560. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1561. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1562. const int32_t offset_dst =
  1563. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1564. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1565. device T * pdst = (device T *) (dst);
  1566. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1567. pdst[offset_dst] = 0.0f;
  1568. } else {
  1569. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1570. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1571. }
  1572. }
  1573. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1574. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1575. kernel void kernel_upscale_f32(
  1576. device const char * src0,
  1577. device char * dst,
  1578. constant int64_t & ne00,
  1579. constant int64_t & ne01,
  1580. constant int64_t & ne02,
  1581. constant int64_t & ne03,
  1582. constant uint64_t & nb00,
  1583. constant uint64_t & nb01,
  1584. constant uint64_t & nb02,
  1585. constant uint64_t & nb03,
  1586. constant int64_t & ne0,
  1587. constant int64_t & ne1,
  1588. constant int64_t & ne2,
  1589. constant int64_t & ne3,
  1590. constant uint64_t & nb0,
  1591. constant uint64_t & nb1,
  1592. constant uint64_t & nb2,
  1593. constant uint64_t & nb3,
  1594. constant int32_t & sf,
  1595. uint3 tgpig[[threadgroup_position_in_grid]],
  1596. uint3 tpitg[[thread_position_in_threadgroup]],
  1597. uint3 ntg[[threads_per_threadgroup]]) {
  1598. const int64_t i3 = tgpig.z;
  1599. const int64_t i2 = tgpig.y;
  1600. const int64_t i1 = tgpig.x;
  1601. const int64_t i03 = i3;
  1602. const int64_t i02 = i2;
  1603. const int64_t i01 = i1/sf;
  1604. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1605. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1606. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1607. dst_ptr[i0] = src0_ptr[i0/sf];
  1608. }
  1609. }
  1610. kernel void kernel_pad_f32(
  1611. device const char * src0,
  1612. device char * dst,
  1613. constant int64_t & ne00,
  1614. constant int64_t & ne01,
  1615. constant int64_t & ne02,
  1616. constant int64_t & ne03,
  1617. constant uint64_t & nb00,
  1618. constant uint64_t & nb01,
  1619. constant uint64_t & nb02,
  1620. constant uint64_t & nb03,
  1621. constant int64_t & ne0,
  1622. constant int64_t & ne1,
  1623. constant int64_t & ne2,
  1624. constant int64_t & ne3,
  1625. constant uint64_t & nb0,
  1626. constant uint64_t & nb1,
  1627. constant uint64_t & nb2,
  1628. constant uint64_t & nb3,
  1629. uint3 tgpig[[threadgroup_position_in_grid]],
  1630. uint3 tpitg[[thread_position_in_threadgroup]],
  1631. uint3 ntg[[threads_per_threadgroup]]) {
  1632. const int64_t i3 = tgpig.z;
  1633. const int64_t i2 = tgpig.y;
  1634. const int64_t i1 = tgpig.x;
  1635. const int64_t i03 = i3;
  1636. const int64_t i02 = i2;
  1637. const int64_t i01 = i1;
  1638. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1639. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1640. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1641. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1642. if (i0 < ne00) {
  1643. dst_ptr[i0] = src0_ptr[i0];
  1644. } else {
  1645. dst_ptr[i0] = 0.0f;
  1646. }
  1647. }
  1648. return;
  1649. }
  1650. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1651. dst_ptr[i0] = 0.0f;
  1652. }
  1653. }
  1654. kernel void kernel_arange_f32(
  1655. device char * dst,
  1656. constant int64_t & ne0,
  1657. constant float & start,
  1658. constant float & step,
  1659. uint3 tgpig[[threadgroup_position_in_grid]],
  1660. uint3 tpitg[[thread_position_in_threadgroup]],
  1661. uint3 ntg[[threads_per_threadgroup]]) {
  1662. device float * dst_ptr = (device float *) dst;
  1663. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1664. dst_ptr[i0] = start + step * i0;
  1665. }
  1666. }
  1667. kernel void kernel_timestep_embedding_f32(
  1668. device const char * src0,
  1669. device char * dst,
  1670. constant uint64_t & nb1,
  1671. constant int & dim,
  1672. constant int & max_period,
  1673. uint3 tgpig[[threadgroup_position_in_grid]],
  1674. uint3 tpitg[[thread_position_in_threadgroup]],
  1675. uint3 ntg[[threads_per_threadgroup]]) {
  1676. int i = tgpig.x;
  1677. device float * embed_data = (device float *)(dst + i*nb1);
  1678. int half_ = dim / 2;
  1679. for (int j = tpitg.x; j < half_; j += ntg.x) {
  1680. float timestep = ((device float *)src0)[i];
  1681. float freq = (float)exp(-log((float)max_period) * j / half_);
  1682. float arg = timestep * freq;
  1683. embed_data[j ] = cos(arg);
  1684. embed_data[j + half_] = sin(arg);
  1685. }
  1686. if (dim % 2 != 0 && tpitg.x == 0) {
  1687. embed_data[dim] = 0.f;
  1688. }
  1689. }
  1690. // bitonic sort implementation following the CUDA kernels as reference
  1691. typedef void (argsort_t)(
  1692. device const float * x,
  1693. device int32_t * dst,
  1694. constant int64_t & ncols,
  1695. uint3 tgpig[[threadgroup_position_in_grid]],
  1696. uint3 tpitg[[thread_position_in_threadgroup]]);
  1697. template<ggml_sort_order order>
  1698. kernel void kernel_argsort_f32_i32(
  1699. device const float * x,
  1700. device int32_t * dst,
  1701. constant int64_t & ncols,
  1702. uint3 tgpig[[threadgroup_position_in_grid]],
  1703. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1704. // bitonic sort
  1705. int col = tpitg[0];
  1706. int row = tgpig[1];
  1707. if (col >= ncols) return;
  1708. device const float * x_row = x + row * ncols;
  1709. device int32_t * dst_row = dst + row * ncols;
  1710. // initialize indices
  1711. if (col < ncols) {
  1712. dst_row[col] = col;
  1713. }
  1714. threadgroup_barrier(mem_flags::mem_threadgroup);
  1715. for (int k = 2; k <= ncols; k *= 2) {
  1716. for (int j = k / 2; j > 0; j /= 2) {
  1717. int ixj = col ^ j;
  1718. if (ixj > col) {
  1719. if ((col & k) == 0) {
  1720. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1721. SWAP(dst_row[col], dst_row[ixj]);
  1722. }
  1723. } else {
  1724. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1725. SWAP(dst_row[col], dst_row[ixj]);
  1726. }
  1727. }
  1728. }
  1729. threadgroup_barrier(mem_flags::mem_threadgroup);
  1730. }
  1731. }
  1732. }
  1733. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1734. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1735. kernel void kernel_leaky_relu_f32(
  1736. device const float * src0,
  1737. device float * dst,
  1738. constant float & slope,
  1739. uint tpig[[thread_position_in_grid]]) {
  1740. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1741. }
  1742. kernel void kernel_cpy_f16_f16(
  1743. device const half * src0,
  1744. device half * dst,
  1745. constant int64_t & ne00,
  1746. constant int64_t & ne01,
  1747. constant int64_t & ne02,
  1748. constant int64_t & ne03,
  1749. constant uint64_t & nb00,
  1750. constant uint64_t & nb01,
  1751. constant uint64_t & nb02,
  1752. constant uint64_t & nb03,
  1753. constant int64_t & ne0,
  1754. constant int64_t & ne1,
  1755. constant int64_t & ne2,
  1756. constant int64_t & ne3,
  1757. constant uint64_t & nb0,
  1758. constant uint64_t & nb1,
  1759. constant uint64_t & nb2,
  1760. constant uint64_t & nb3,
  1761. uint3 tgpig[[threadgroup_position_in_grid]],
  1762. uint3 tpitg[[thread_position_in_threadgroup]],
  1763. uint3 ntg[[threads_per_threadgroup]]) {
  1764. const int64_t i03 = tgpig[2];
  1765. const int64_t i02 = tgpig[1];
  1766. const int64_t i01 = tgpig[0];
  1767. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1768. const int64_t i3 = n / (ne2*ne1*ne0);
  1769. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1770. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1771. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1772. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1773. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1774. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1775. dst_data[i00] = src[0];
  1776. }
  1777. }
  1778. kernel void kernel_cpy_f16_f32(
  1779. device const half * src0,
  1780. device float * dst,
  1781. constant int64_t & ne00,
  1782. constant int64_t & ne01,
  1783. constant int64_t & ne02,
  1784. constant int64_t & ne03,
  1785. constant uint64_t & nb00,
  1786. constant uint64_t & nb01,
  1787. constant uint64_t & nb02,
  1788. constant uint64_t & nb03,
  1789. constant int64_t & ne0,
  1790. constant int64_t & ne1,
  1791. constant int64_t & ne2,
  1792. constant int64_t & ne3,
  1793. constant uint64_t & nb0,
  1794. constant uint64_t & nb1,
  1795. constant uint64_t & nb2,
  1796. constant uint64_t & nb3,
  1797. uint3 tgpig[[threadgroup_position_in_grid]],
  1798. uint3 tpitg[[thread_position_in_threadgroup]],
  1799. uint3 ntg[[threads_per_threadgroup]]) {
  1800. const int64_t i03 = tgpig[2];
  1801. const int64_t i02 = tgpig[1];
  1802. const int64_t i01 = tgpig[0];
  1803. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1804. const int64_t i3 = n / (ne2*ne1*ne0);
  1805. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1806. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1807. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1808. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1809. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1810. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1811. dst_data[i00] = src[0];
  1812. }
  1813. }
  1814. kernel void kernel_cpy_f32_f16(
  1815. device const float * src0,
  1816. device half * dst,
  1817. constant int64_t & ne00,
  1818. constant int64_t & ne01,
  1819. constant int64_t & ne02,
  1820. constant int64_t & ne03,
  1821. constant uint64_t & nb00,
  1822. constant uint64_t & nb01,
  1823. constant uint64_t & nb02,
  1824. constant uint64_t & nb03,
  1825. constant int64_t & ne0,
  1826. constant int64_t & ne1,
  1827. constant int64_t & ne2,
  1828. constant int64_t & ne3,
  1829. constant uint64_t & nb0,
  1830. constant uint64_t & nb1,
  1831. constant uint64_t & nb2,
  1832. constant uint64_t & nb3,
  1833. uint3 tgpig[[threadgroup_position_in_grid]],
  1834. uint3 tpitg[[thread_position_in_threadgroup]],
  1835. uint3 ntg[[threads_per_threadgroup]]) {
  1836. const int64_t i03 = tgpig[2];
  1837. const int64_t i02 = tgpig[1];
  1838. const int64_t i01 = tgpig[0];
  1839. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1840. const int64_t i3 = n / (ne2*ne1*ne0);
  1841. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1842. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1843. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1844. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1845. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1846. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1847. dst_data[i00] = src[0];
  1848. }
  1849. }
  1850. kernel void kernel_cpy_f32_f32(
  1851. device const float * src0,
  1852. device float * dst,
  1853. constant int64_t & ne00,
  1854. constant int64_t & ne01,
  1855. constant int64_t & ne02,
  1856. constant int64_t & ne03,
  1857. constant uint64_t & nb00,
  1858. constant uint64_t & nb01,
  1859. constant uint64_t & nb02,
  1860. constant uint64_t & nb03,
  1861. constant int64_t & ne0,
  1862. constant int64_t & ne1,
  1863. constant int64_t & ne2,
  1864. constant int64_t & ne3,
  1865. constant uint64_t & nb0,
  1866. constant uint64_t & nb1,
  1867. constant uint64_t & nb2,
  1868. constant uint64_t & nb3,
  1869. uint3 tgpig[[threadgroup_position_in_grid]],
  1870. uint3 tpitg[[thread_position_in_threadgroup]],
  1871. uint3 ntg[[threads_per_threadgroup]]) {
  1872. const int64_t i03 = tgpig[2];
  1873. const int64_t i02 = tgpig[1];
  1874. const int64_t i01 = tgpig[0];
  1875. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1876. const int64_t i3 = n / (ne2*ne1*ne0);
  1877. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1878. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1879. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1880. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1881. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1882. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1883. dst_data[i00] = src[0];
  1884. }
  1885. }
  1886. kernel void kernel_cpy_f32_q8_0(
  1887. device const float * src0,
  1888. device void * dst,
  1889. constant int64_t & ne00,
  1890. constant int64_t & ne01,
  1891. constant int64_t & ne02,
  1892. constant int64_t & ne03,
  1893. constant uint64_t & nb00,
  1894. constant uint64_t & nb01,
  1895. constant uint64_t & nb02,
  1896. constant uint64_t & nb03,
  1897. constant int64_t & ne0,
  1898. constant int64_t & ne1,
  1899. constant int64_t & ne2,
  1900. constant int64_t & ne3,
  1901. constant uint64_t & nb0,
  1902. constant uint64_t & nb1,
  1903. constant uint64_t & nb2,
  1904. constant uint64_t & nb3,
  1905. uint3 tgpig[[threadgroup_position_in_grid]],
  1906. uint3 tpitg[[thread_position_in_threadgroup]],
  1907. uint3 ntg[[threads_per_threadgroup]]) {
  1908. const int64_t i03 = tgpig[2];
  1909. const int64_t i02 = tgpig[1];
  1910. const int64_t i01 = tgpig[0];
  1911. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1912. const int64_t i3 = n / (ne2*ne1*ne0);
  1913. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1914. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1915. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1916. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1917. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1918. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1919. float amax = 0.0f; // absolute max
  1920. for (int j = 0; j < QK8_0; j++) {
  1921. const float v = src[j];
  1922. amax = MAX(amax, fabs(v));
  1923. }
  1924. const float d = amax / ((1 << 7) - 1);
  1925. const float id = d ? 1.0f/d : 0.0f;
  1926. dst_data[i00/QK8_0].d = d;
  1927. for (int j = 0; j < QK8_0; ++j) {
  1928. const float x0 = src[j]*id;
  1929. dst_data[i00/QK8_0].qs[j] = round(x0);
  1930. }
  1931. }
  1932. }
  1933. kernel void kernel_cpy_f32_q4_0(
  1934. device const float * src0,
  1935. device void * dst,
  1936. constant int64_t & ne00,
  1937. constant int64_t & ne01,
  1938. constant int64_t & ne02,
  1939. constant int64_t & ne03,
  1940. constant uint64_t & nb00,
  1941. constant uint64_t & nb01,
  1942. constant uint64_t & nb02,
  1943. constant uint64_t & nb03,
  1944. constant int64_t & ne0,
  1945. constant int64_t & ne1,
  1946. constant int64_t & ne2,
  1947. constant int64_t & ne3,
  1948. constant uint64_t & nb0,
  1949. constant uint64_t & nb1,
  1950. constant uint64_t & nb2,
  1951. constant uint64_t & nb3,
  1952. uint3 tgpig[[threadgroup_position_in_grid]],
  1953. uint3 tpitg[[thread_position_in_threadgroup]],
  1954. uint3 ntg[[threads_per_threadgroup]]) {
  1955. const int64_t i03 = tgpig[2];
  1956. const int64_t i02 = tgpig[1];
  1957. const int64_t i01 = tgpig[0];
  1958. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1959. const int64_t i3 = n / (ne2*ne1*ne0);
  1960. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1961. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1962. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1963. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1964. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1965. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1966. float amax = 0.0f; // absolute max
  1967. float max = 0.0f;
  1968. for (int j = 0; j < QK4_0; j++) {
  1969. const float v = src[j];
  1970. if (amax < fabs(v)) {
  1971. amax = fabs(v);
  1972. max = v;
  1973. }
  1974. }
  1975. const float d = max / -8;
  1976. const float id = d ? 1.0f/d : 0.0f;
  1977. dst_data[i00/QK4_0].d = d;
  1978. for (int j = 0; j < QK4_0/2; ++j) {
  1979. const float x0 = src[0 + j]*id;
  1980. const float x1 = src[QK4_0/2 + j]*id;
  1981. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1982. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1983. dst_data[i00/QK4_0].qs[j] = xi0;
  1984. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1985. }
  1986. }
  1987. }
  1988. kernel void kernel_cpy_f32_q4_1(
  1989. device const float * src0,
  1990. device void * dst,
  1991. constant int64_t & ne00,
  1992. constant int64_t & ne01,
  1993. constant int64_t & ne02,
  1994. constant int64_t & ne03,
  1995. constant uint64_t & nb00,
  1996. constant uint64_t & nb01,
  1997. constant uint64_t & nb02,
  1998. constant uint64_t & nb03,
  1999. constant int64_t & ne0,
  2000. constant int64_t & ne1,
  2001. constant int64_t & ne2,
  2002. constant int64_t & ne3,
  2003. constant uint64_t & nb0,
  2004. constant uint64_t & nb1,
  2005. constant uint64_t & nb2,
  2006. constant uint64_t & nb3,
  2007. uint3 tgpig[[threadgroup_position_in_grid]],
  2008. uint3 tpitg[[thread_position_in_threadgroup]],
  2009. uint3 ntg[[threads_per_threadgroup]]) {
  2010. const int64_t i03 = tgpig[2];
  2011. const int64_t i02 = tgpig[1];
  2012. const int64_t i01 = tgpig[0];
  2013. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2014. const int64_t i3 = n / (ne2*ne1*ne0);
  2015. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2016. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2017. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  2018. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2019. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  2020. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2021. float min = FLT_MAX;
  2022. float max = -FLT_MAX;
  2023. for (int j = 0; j < QK4_1; j++) {
  2024. const float v = src[j];
  2025. if (min > v) min = v;
  2026. if (max < v) max = v;
  2027. }
  2028. const float d = (max - min) / ((1 << 4) - 1);
  2029. const float id = d ? 1.0f/d : 0.0f;
  2030. dst_data[i00/QK4_1].d = d;
  2031. dst_data[i00/QK4_1].m = min;
  2032. for (int j = 0; j < QK4_1/2; ++j) {
  2033. const float x0 = (src[0 + j] - min)*id;
  2034. const float x1 = (src[QK4_1/2 + j] - min)*id;
  2035. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  2036. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  2037. dst_data[i00/QK4_1].qs[j] = xi0;
  2038. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2039. }
  2040. }
  2041. }
  2042. kernel void kernel_concat(
  2043. device const char * src0,
  2044. device const char * src1,
  2045. device char * dst,
  2046. constant int64_t & ne00,
  2047. constant int64_t & ne01,
  2048. constant int64_t & ne02,
  2049. constant int64_t & ne03,
  2050. constant uint64_t & nb00,
  2051. constant uint64_t & nb01,
  2052. constant uint64_t & nb02,
  2053. constant uint64_t & nb03,
  2054. constant int64_t & ne10,
  2055. constant int64_t & ne11,
  2056. constant int64_t & ne12,
  2057. constant int64_t & ne13,
  2058. constant uint64_t & nb10,
  2059. constant uint64_t & nb11,
  2060. constant uint64_t & nb12,
  2061. constant uint64_t & nb13,
  2062. constant int64_t & ne0,
  2063. constant int64_t & ne1,
  2064. constant int64_t & ne2,
  2065. constant int64_t & ne3,
  2066. constant uint64_t & nb0,
  2067. constant uint64_t & nb1,
  2068. constant uint64_t & nb2,
  2069. constant uint64_t & nb3,
  2070. uint3 tgpig[[threadgroup_position_in_grid]],
  2071. uint3 tpitg[[thread_position_in_threadgroup]],
  2072. uint3 ntg[[threads_per_threadgroup]]) {
  2073. const int64_t i03 = tgpig.z;
  2074. const int64_t i02 = tgpig.y;
  2075. const int64_t i01 = tgpig.x;
  2076. const int64_t i13 = i03 % ne13;
  2077. const int64_t i12 = i02 % ne12;
  2078. const int64_t i11 = i01 % ne11;
  2079. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2080. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2081. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2082. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2083. if (i02 < ne02) {
  2084. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2085. src0_ptr += ntg.x*nb00;
  2086. } else {
  2087. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2088. src1_ptr += ntg.x*nb10;
  2089. }
  2090. dst_ptr += ntg.x*nb0;
  2091. }
  2092. }
  2093. void kernel_mul_mv_q2_K_f32_impl(
  2094. device const void * src0,
  2095. device const float * src1,
  2096. device float * dst,
  2097. constant int64_t & ne00,
  2098. constant int64_t & ne01,
  2099. constant int64_t & ne02,
  2100. constant int64_t & ne10,
  2101. constant int64_t & ne12,
  2102. constant int64_t & ne0,
  2103. constant int64_t & ne1,
  2104. constant uint & r2,
  2105. constant uint & r3,
  2106. uint3 tgpig[[threadgroup_position_in_grid]],
  2107. uint tiisg[[thread_index_in_simdgroup]],
  2108. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2109. const int nb = ne00/QK_K;
  2110. const int r0 = tgpig.x;
  2111. const int r1 = tgpig.y;
  2112. const int im = tgpig.z;
  2113. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2114. const int ib_row = first_row * nb;
  2115. const uint i12 = im%ne12;
  2116. const uint i13 = im/ne12;
  2117. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2118. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2119. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2120. float yl[32];
  2121. float sumf[N_DST]={0.f}, all_sum;
  2122. const int step = sizeof(block_q2_K) * nb;
  2123. #if QK_K == 256
  2124. const int ix = tiisg/8; // 0...3
  2125. const int it = tiisg%8; // 0...7
  2126. const int iq = it/4; // 0 or 1
  2127. const int ir = it%4; // 0...3
  2128. const int is = (8*ir)/16;// 0 or 1
  2129. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2130. for (int ib = ix; ib < nb; ib += 4) {
  2131. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2132. for (int i = 0; i < 8; ++i) {
  2133. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2134. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2135. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2136. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2137. }
  2138. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2139. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2140. device const half * dh = &x[ib].d;
  2141. for (int row = 0; row < N_DST; row++) {
  2142. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2143. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2144. for (int i = 0; i < 8; i += 2) {
  2145. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2146. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2147. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2148. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2149. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2150. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2151. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2152. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2153. }
  2154. float dall = dh[0];
  2155. float dmin = dh[1] * 1.f/16.f;
  2156. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2157. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2158. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2159. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2160. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2161. qs += step/2;
  2162. sc += step;
  2163. dh += step/2;
  2164. }
  2165. y4 += 4 * QK_K;
  2166. }
  2167. #else
  2168. const int ix = tiisg/2; // 0...15
  2169. const int it = tiisg%2; // 0...1
  2170. device const float * y4 = y + ix * QK_K + 8 * it;
  2171. for (int ib = ix; ib < nb; ib += 16) {
  2172. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2173. for (int i = 0; i < 8; ++i) {
  2174. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2175. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2176. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2177. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2178. }
  2179. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2180. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2181. device const half * dh = &x[ib].d;
  2182. for (int row = 0; row < N_DST; row++) {
  2183. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2184. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2185. for (int i = 0; i < 8; i += 2) {
  2186. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2187. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2188. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2189. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2190. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2191. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2192. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2193. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2194. }
  2195. float dall = dh[0];
  2196. float dmin = dh[1];
  2197. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2198. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2199. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2200. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2201. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2202. qs += step/2;
  2203. sc += step;
  2204. dh += step/2;
  2205. }
  2206. y4 += 16 * QK_K;
  2207. }
  2208. #endif
  2209. for (int row = 0; row < N_DST; ++row) {
  2210. all_sum = simd_sum(sumf[row]);
  2211. if (tiisg == 0) {
  2212. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2213. }
  2214. }
  2215. }
  2216. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2217. kernel void kernel_mul_mv_q2_K_f32(
  2218. device const void * src0,
  2219. device const float * src1,
  2220. device float * dst,
  2221. constant int64_t & ne00,
  2222. constant int64_t & ne01,
  2223. constant int64_t & ne02,
  2224. constant uint64_t & nb00,
  2225. constant uint64_t & nb01,
  2226. constant uint64_t & nb02,
  2227. constant int64_t & ne10,
  2228. constant int64_t & ne11,
  2229. constant int64_t & ne12,
  2230. constant uint64_t & nb10,
  2231. constant uint64_t & nb11,
  2232. constant uint64_t & nb12,
  2233. constant int64_t & ne0,
  2234. constant int64_t & ne1,
  2235. constant uint & r2,
  2236. constant uint & r3,
  2237. uint3 tgpig[[threadgroup_position_in_grid]],
  2238. uint tiisg[[thread_index_in_simdgroup]],
  2239. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2240. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2241. }
  2242. #if QK_K == 256
  2243. void kernel_mul_mv_q3_K_f32_impl(
  2244. device const void * src0,
  2245. device const float * src1,
  2246. device float * dst,
  2247. constant int64_t & ne00,
  2248. constant int64_t & ne01,
  2249. constant int64_t & ne02,
  2250. constant int64_t & ne10,
  2251. constant int64_t & ne12,
  2252. constant int64_t & ne0,
  2253. constant int64_t & ne1,
  2254. constant uint & r2,
  2255. constant uint & r3,
  2256. uint3 tgpig[[threadgroup_position_in_grid]],
  2257. uint tiisg[[thread_index_in_simdgroup]],
  2258. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2259. const int nb = ne00/QK_K;
  2260. const int64_t r0 = tgpig.x;
  2261. const int64_t r1 = tgpig.y;
  2262. const int64_t im = tgpig.z;
  2263. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2264. const uint i12 = im%ne12;
  2265. const uint i13 = im/ne12;
  2266. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2267. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2268. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2269. float yl[32];
  2270. //const uint16_t kmask1 = 0x3030;
  2271. //const uint16_t kmask2 = 0x0f0f;
  2272. const int tid = tiisg/4;
  2273. const int ix = tiisg%4;
  2274. const int ip = tid/4; // 0 or 1
  2275. const int il = 2*((tid%4)/2); // 0 or 2
  2276. const int ir = tid%2;
  2277. const int n = 8;
  2278. const int l0 = n*ir;
  2279. // One would think that the Metal compiler would figure out that ip and il can only have
  2280. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2281. // with these two tales.
  2282. //
  2283. // Possible masks for the high bit
  2284. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2285. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2286. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2287. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2288. // Possible masks for the low 2 bits
  2289. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2290. const ushort4 hm = mm[2*ip + il/2];
  2291. const int shift = 2*il;
  2292. const float v1 = il == 0 ? 4.f : 64.f;
  2293. const float v2 = 4.f * v1;
  2294. const uint16_t s_shift1 = 4*ip;
  2295. const uint16_t s_shift2 = s_shift1 + il;
  2296. const int q_offset = 32*ip + l0;
  2297. const int y_offset = 128*ip + 32*il + l0;
  2298. const int step = sizeof(block_q3_K) * nb / 2;
  2299. device const float * y1 = yy + ix*QK_K + y_offset;
  2300. uint32_t scales32, aux32;
  2301. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2302. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2303. float sumf1[2] = {0.f};
  2304. float sumf2[2] = {0.f};
  2305. for (int i = ix; i < nb; i += 4) {
  2306. for (int l = 0; l < 8; ++l) {
  2307. yl[l+ 0] = y1[l+ 0];
  2308. yl[l+ 8] = y1[l+16];
  2309. yl[l+16] = y1[l+32];
  2310. yl[l+24] = y1[l+48];
  2311. }
  2312. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2313. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2314. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2315. device const half * dh = &x[i].d;
  2316. for (int row = 0; row < 2; ++row) {
  2317. const float d_all = (float)dh[0];
  2318. scales16[0] = a[4];
  2319. scales16[1] = a[5];
  2320. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2321. scales16[0] = a[il+0];
  2322. scales16[1] = a[il+1];
  2323. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2324. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2325. for (int l = 0; l < n; l += 2) {
  2326. const int32_t qs = q[l/2];
  2327. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2328. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2329. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2330. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2331. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2332. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2333. }
  2334. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2335. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2336. sumf1[row] += d1 * (scales[0] - 32);
  2337. sumf2[row] += d2 * (scales[2] - 32);
  2338. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2339. for (int l = 0; l < n; l += 2) {
  2340. const int32_t qs = q[l/2+8];
  2341. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2342. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2343. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2344. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2345. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2346. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2347. }
  2348. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2349. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2350. sumf1[row] += d1 * (scales[1] - 32);
  2351. sumf2[row] += d2 * (scales[3] - 32);
  2352. q += step;
  2353. h += step;
  2354. a += step;
  2355. dh += step;
  2356. }
  2357. y1 += 4 * QK_K;
  2358. }
  2359. for (int row = 0; row < 2; ++row) {
  2360. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2361. sumf1[row] = simd_sum(sumf);
  2362. }
  2363. if (tiisg == 0) {
  2364. for (int row = 0; row < 2; ++row) {
  2365. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2366. }
  2367. }
  2368. }
  2369. #else
  2370. void kernel_mul_mv_q3_K_f32_impl(
  2371. device const void * src0,
  2372. device const float * src1,
  2373. device float * dst,
  2374. constant int64_t & ne00,
  2375. constant int64_t & ne01,
  2376. constant int64_t & ne02,
  2377. constant int64_t & ne10,
  2378. constant int64_t & ne12,
  2379. constant int64_t & ne0,
  2380. constant int64_t & ne1,
  2381. constant uint & r2,
  2382. constant uint & r3,
  2383. uint3 tgpig[[threadgroup_position_in_grid]],
  2384. uint tiisg[[thread_index_in_simdgroup]],
  2385. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2386. const int nb = ne00/QK_K;
  2387. const int64_t r0 = tgpig.x;
  2388. const int64_t r1 = tgpig.y;
  2389. const int64_t im = tgpig.z;
  2390. const int row = 2 * r0 + sgitg;
  2391. const uint i12 = im%ne12;
  2392. const uint i13 = im/ne12;
  2393. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2394. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2395. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2396. const int ix = tiisg/4;
  2397. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2398. const int iq = il/8; // 0, 0, 1, 1
  2399. const int in = il%8; // 0, 4, 0, 4
  2400. float2 sum = {0.f, 0.f};
  2401. for (int i = ix; i < nb; i += 8) {
  2402. const float d_all = (float)(x[i].d);
  2403. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2404. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2405. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2406. device const float * y = yy + i * QK_K + il;
  2407. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2408. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2409. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2410. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2411. for (int l = 0; l < 4; l += 2) {
  2412. const uint16_t hm = h[l/2] >> iq;
  2413. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2414. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2415. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2416. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2417. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2418. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2419. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2420. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2421. }
  2422. }
  2423. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2424. const float tot = simd_sum(sumf);
  2425. if (tiisg == 0) {
  2426. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2427. }
  2428. }
  2429. #endif
  2430. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2431. kernel void kernel_mul_mv_q3_K_f32(
  2432. device const void * src0,
  2433. device const float * src1,
  2434. device float * dst,
  2435. constant int64_t & ne00,
  2436. constant int64_t & ne01,
  2437. constant int64_t & ne02,
  2438. constant uint64_t & nb00,
  2439. constant uint64_t & nb01,
  2440. constant uint64_t & nb02,
  2441. constant int64_t & ne10,
  2442. constant int64_t & ne11,
  2443. constant int64_t & ne12,
  2444. constant uint64_t & nb10,
  2445. constant uint64_t & nb11,
  2446. constant uint64_t & nb12,
  2447. constant int64_t & ne0,
  2448. constant int64_t & ne1,
  2449. constant uint & r2,
  2450. constant uint & r3,
  2451. uint3 tgpig[[threadgroup_position_in_grid]],
  2452. uint tiisg[[thread_index_in_simdgroup]],
  2453. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2454. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2455. }
  2456. #if QK_K == 256
  2457. void kernel_mul_mv_q4_K_f32_impl(
  2458. device const void * src0,
  2459. device const float * src1,
  2460. device float * dst,
  2461. constant int64_t & ne00,
  2462. constant int64_t & ne01,
  2463. constant int64_t & ne02,
  2464. constant int64_t & ne10,
  2465. constant int64_t & ne12,
  2466. constant int64_t & ne0,
  2467. constant int64_t & ne1,
  2468. constant uint & r2,
  2469. constant uint & r3,
  2470. uint3 tgpig[[threadgroup_position_in_grid]],
  2471. uint tiisg[[thread_index_in_simdgroup]],
  2472. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2473. const uint16_t kmask1 = 0x3f3f;
  2474. const uint16_t kmask2 = 0x0f0f;
  2475. const uint16_t kmask3 = 0xc0c0;
  2476. const int ix = tiisg/8; // 0...3
  2477. const int it = tiisg%8; // 0...7
  2478. const int iq = it/4; // 0 or 1
  2479. const int ir = it%4; // 0...3
  2480. const int nb = ne00/QK_K;
  2481. const int r0 = tgpig.x;
  2482. const int r1 = tgpig.y;
  2483. const int im = tgpig.z;
  2484. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2485. const int first_row = r0 * N_DST;
  2486. const int ib_row = first_row * nb;
  2487. const uint i12 = im%ne12;
  2488. const uint i13 = im/ne12;
  2489. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2490. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2491. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2492. float yl[16];
  2493. float yh[16];
  2494. float sumf[N_DST]={0.f}, all_sum;
  2495. const int step = sizeof(block_q4_K) * nb / 2;
  2496. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2497. uint16_t sc16[4];
  2498. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2499. for (int ib = ix; ib < nb; ib += 4) {
  2500. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2501. for (int i = 0; i < 8; ++i) {
  2502. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2503. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2504. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2505. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2506. }
  2507. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2508. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2509. device const half * dh = &x[ib].d;
  2510. for (int row = 0; row < N_DST; row++) {
  2511. sc16[0] = sc[0] & kmask1;
  2512. sc16[1] = sc[2] & kmask1;
  2513. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2514. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2515. device const uint16_t * q2 = q1 + 32;
  2516. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2517. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2518. for (int i = 0; i < 8; i += 2) {
  2519. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2520. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2521. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2522. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2523. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2524. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2525. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2526. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2527. }
  2528. float dall = dh[0];
  2529. float dmin = dh[1];
  2530. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2531. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2532. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2533. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2534. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2535. q1 += step;
  2536. sc += step;
  2537. dh += step;
  2538. }
  2539. y4 += 4 * QK_K;
  2540. }
  2541. for (int row = 0; row < N_DST; ++row) {
  2542. all_sum = simd_sum(sumf[row]);
  2543. if (tiisg == 0) {
  2544. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2545. }
  2546. }
  2547. }
  2548. #else
  2549. void kernel_mul_mv_q4_K_f32_impl(
  2550. device const void * src0,
  2551. device const float * src1,
  2552. device float * dst,
  2553. constant int64_t & ne00,
  2554. constant int64_t & ne01,
  2555. constant int64_t & ne02,
  2556. constant int64_t & ne10,
  2557. constant int64_t & ne12,
  2558. constant int64_t & ne0,
  2559. constant int64_t & ne1,
  2560. constant uint & r2,
  2561. constant uint & r3,
  2562. uint3 tgpig[[threadgroup_position_in_grid]],
  2563. uint tiisg[[thread_index_in_simdgroup]],
  2564. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2565. const int ix = tiisg/4; // 0...7
  2566. const int it = tiisg%4; // 0...3
  2567. const int nb = ne00/QK_K;
  2568. const int r0 = tgpig.x;
  2569. const int r1 = tgpig.y;
  2570. const int im = tgpig.z;
  2571. const int first_row = r0 * N_DST;
  2572. const int ib_row = first_row * nb;
  2573. const uint i12 = im%ne12;
  2574. const uint i13 = im/ne12;
  2575. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2576. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2577. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2578. float yl[8];
  2579. float yh[8];
  2580. float sumf[N_DST]={0.f}, all_sum;
  2581. const int step = sizeof(block_q4_K) * nb / 2;
  2582. device const float * y4 = y + ix * QK_K + 8 * it;
  2583. uint16_t sc16[4];
  2584. for (int ib = ix; ib < nb; ib += 8) {
  2585. float2 sumy = {0.f, 0.f};
  2586. for (int i = 0; i < 8; ++i) {
  2587. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2588. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2589. }
  2590. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2591. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2592. device const half * dh = x[ib].d;
  2593. for (int row = 0; row < N_DST; row++) {
  2594. sc16[0] = sc[0] & 0x000f;
  2595. sc16[1] = sc[0] & 0x0f00;
  2596. sc16[2] = sc[0] & 0x00f0;
  2597. sc16[3] = sc[0] & 0xf000;
  2598. float2 acc1 = {0.f, 0.f};
  2599. float2 acc2 = {0.f, 0.f};
  2600. for (int i = 0; i < 8; i += 2) {
  2601. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2602. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2603. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2604. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2605. }
  2606. float dall = dh[0];
  2607. float dmin = dh[1];
  2608. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2609. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2610. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2611. qs += step;
  2612. sc += step;
  2613. dh += step;
  2614. }
  2615. y4 += 8 * QK_K;
  2616. }
  2617. for (int row = 0; row < N_DST; ++row) {
  2618. all_sum = simd_sum(sumf[row]);
  2619. if (tiisg == 0) {
  2620. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2621. }
  2622. }
  2623. }
  2624. #endif
  2625. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2626. kernel void kernel_mul_mv_q4_K_f32(
  2627. device const void * src0,
  2628. device const float * src1,
  2629. device float * dst,
  2630. constant int64_t & ne00,
  2631. constant int64_t & ne01,
  2632. constant int64_t & ne02,
  2633. constant uint64_t & nb00,
  2634. constant uint64_t & nb01,
  2635. constant uint64_t & nb02,
  2636. constant int64_t & ne10,
  2637. constant int64_t & ne11,
  2638. constant int64_t & ne12,
  2639. constant uint64_t & nb10,
  2640. constant uint64_t & nb11,
  2641. constant uint64_t & nb12,
  2642. constant int64_t & ne0,
  2643. constant int64_t & ne1,
  2644. constant uint & r2,
  2645. constant uint & r3,
  2646. uint3 tgpig[[threadgroup_position_in_grid]],
  2647. uint tiisg[[thread_index_in_simdgroup]],
  2648. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2649. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2650. }
  2651. void kernel_mul_mv_q5_K_f32_impl(
  2652. device const void * src0,
  2653. device const float * src1,
  2654. device float * dst,
  2655. constant int64_t & ne00,
  2656. constant int64_t & ne01,
  2657. constant int64_t & ne02,
  2658. constant int64_t & ne10,
  2659. constant int64_t & ne12,
  2660. constant int64_t & ne0,
  2661. constant int64_t & ne1,
  2662. constant uint & r2,
  2663. constant uint & r3,
  2664. uint3 tgpig[[threadgroup_position_in_grid]],
  2665. uint tiisg[[thread_index_in_simdgroup]],
  2666. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2667. const int nb = ne00/QK_K;
  2668. const int64_t r0 = tgpig.x;
  2669. const int64_t r1 = tgpig.y;
  2670. const int im = tgpig.z;
  2671. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2672. const uint i12 = im%ne12;
  2673. const uint i13 = im/ne12;
  2674. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2675. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2676. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2677. float sumf[2]={0.f};
  2678. const int step = sizeof(block_q5_K) * nb;
  2679. #if QK_K == 256
  2680. #
  2681. float yl[16], yh[16];
  2682. const uint16_t kmask1 = 0x3f3f;
  2683. const uint16_t kmask2 = 0x0f0f;
  2684. const uint16_t kmask3 = 0xc0c0;
  2685. const int tid = tiisg/4;
  2686. const int ix = tiisg%4;
  2687. const int iq = tid/4;
  2688. const int ir = tid%4;
  2689. const int n = 8;
  2690. const int l0 = n*ir;
  2691. const int q_offset = 32*iq + l0;
  2692. const int y_offset = 64*iq + l0;
  2693. const uint8_t hm1 = 1u << (2*iq);
  2694. const uint8_t hm2 = hm1 << 1;
  2695. const uint8_t hm3 = hm1 << 4;
  2696. const uint8_t hm4 = hm2 << 4;
  2697. uint16_t sc16[4];
  2698. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2699. device const float * y1 = yy + ix*QK_K + y_offset;
  2700. for (int i = ix; i < nb; i += 4) {
  2701. device const uint8_t * q1 = x[i].qs + q_offset;
  2702. device const uint8_t * qh = x[i].qh + l0;
  2703. device const half * dh = &x[i].d;
  2704. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2705. device const float * y2 = y1 + 128;
  2706. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2707. for (int l = 0; l < 8; ++l) {
  2708. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2709. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2710. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2711. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2712. }
  2713. for (int row = 0; row < 2; ++row) {
  2714. device const uint8_t * q2 = q1 + 64;
  2715. sc16[0] = a[0] & kmask1;
  2716. sc16[1] = a[2] & kmask1;
  2717. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2718. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2719. float4 acc1 = {0.f};
  2720. float4 acc2 = {0.f};
  2721. for (int l = 0; l < n; ++l) {
  2722. uint8_t h = qh[l];
  2723. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2724. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2725. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2726. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2727. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2728. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2729. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2730. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2731. }
  2732. const float dall = dh[0];
  2733. const float dmin = dh[1];
  2734. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2735. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2736. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2737. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2738. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2739. q1 += step;
  2740. qh += step;
  2741. dh += step/2;
  2742. a += step/2;
  2743. }
  2744. y1 += 4 * QK_K;
  2745. }
  2746. #else
  2747. float yl[8], yh[8];
  2748. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2749. const int ix = tiisg%8;
  2750. const int iq = il/8; // 0, 0, 1, 1
  2751. const int in = il%8; // 0, 4, 0, 4
  2752. device const float * y = yy + ix*QK_K + il;
  2753. for (int i = ix; i < nb; i += 8) {
  2754. for (int l = 0; l < 4; ++l) {
  2755. yl[l+0] = y[l+ 0];
  2756. yl[l+4] = y[l+16];
  2757. yh[l+0] = y[l+32];
  2758. yh[l+4] = y[l+48];
  2759. }
  2760. device const half * dh = &x[i].d;
  2761. device const uint8_t * q = x[i].qs + il;
  2762. device const uint8_t * h = x[i].qh + in;
  2763. device const int8_t * s = x[i].scales;
  2764. for (int row = 0; row < 2; ++row) {
  2765. const float d = dh[0];
  2766. float2 acc = {0.f, 0.f};
  2767. for (int l = 0; l < 4; ++l) {
  2768. const uint8_t hl = h[l] >> iq;
  2769. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2770. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2771. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2772. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2773. }
  2774. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2775. q += step;
  2776. h += step;
  2777. s += step;
  2778. dh += step/2;
  2779. }
  2780. y += 8 * QK_K;
  2781. }
  2782. #endif
  2783. for (int row = 0; row < 2; ++row) {
  2784. const float tot = simd_sum(sumf[row]);
  2785. if (tiisg == 0) {
  2786. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2787. }
  2788. }
  2789. }
  2790. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2791. kernel void kernel_mul_mv_q5_K_f32(
  2792. device const void * src0,
  2793. device const float * src1,
  2794. device float * dst,
  2795. constant int64_t & ne00,
  2796. constant int64_t & ne01,
  2797. constant int64_t & ne02,
  2798. constant uint64_t & nb00,
  2799. constant uint64_t & nb01,
  2800. constant uint64_t & nb02,
  2801. constant int64_t & ne10,
  2802. constant int64_t & ne11,
  2803. constant int64_t & ne12,
  2804. constant uint64_t & nb10,
  2805. constant uint64_t & nb11,
  2806. constant uint64_t & nb12,
  2807. constant int64_t & ne0,
  2808. constant int64_t & ne1,
  2809. constant uint & r2,
  2810. constant uint & r3,
  2811. uint3 tgpig[[threadgroup_position_in_grid]],
  2812. uint tiisg[[thread_index_in_simdgroup]],
  2813. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2814. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2815. }
  2816. void kernel_mul_mv_q6_K_f32_impl(
  2817. device const void * src0,
  2818. device const float * src1,
  2819. device float * dst,
  2820. constant int64_t & ne00,
  2821. constant int64_t & ne01,
  2822. constant int64_t & ne02,
  2823. constant int64_t & ne10,
  2824. constant int64_t & ne12,
  2825. constant int64_t & ne0,
  2826. constant int64_t & ne1,
  2827. constant uint & r2,
  2828. constant uint & r3,
  2829. uint3 tgpig[[threadgroup_position_in_grid]],
  2830. uint tiisg[[thread_index_in_simdgroup]],
  2831. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2832. const uint8_t kmask1 = 0x03;
  2833. const uint8_t kmask2 = 0x0C;
  2834. const uint8_t kmask3 = 0x30;
  2835. const uint8_t kmask4 = 0xC0;
  2836. const int nb = ne00/QK_K;
  2837. const int64_t r0 = tgpig.x;
  2838. const int64_t r1 = tgpig.y;
  2839. const int im = tgpig.z;
  2840. const int row = 2 * r0 + sgitg;
  2841. const uint i12 = im%ne12;
  2842. const uint i13 = im/ne12;
  2843. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2844. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  2845. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2846. float sumf = 0;
  2847. #if QK_K == 256
  2848. const int tid = tiisg/2;
  2849. const int ix = tiisg%2;
  2850. const int ip = tid/8; // 0 or 1
  2851. const int il = tid%8;
  2852. const int n = 4;
  2853. const int l0 = n*il;
  2854. const int is = 8*ip + l0/16;
  2855. const int y_offset = 128*ip + l0;
  2856. const int q_offset_l = 64*ip + l0;
  2857. const int q_offset_h = 32*ip + l0;
  2858. for (int i = ix; i < nb; i += 2) {
  2859. device const uint8_t * q1 = x[i].ql + q_offset_l;
  2860. device const uint8_t * q2 = q1 + 32;
  2861. device const uint8_t * qh = x[i].qh + q_offset_h;
  2862. device const int8_t * sc = x[i].scales + is;
  2863. device const float * y = yy + i * QK_K + y_offset;
  2864. const float dall = x[i].d;
  2865. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2866. for (int l = 0; l < n; ++l) {
  2867. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2868. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2869. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  2870. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2871. }
  2872. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  2873. }
  2874. #else
  2875. const int ix = tiisg/4;
  2876. const int il = 4*(tiisg%4);
  2877. for (int i = ix; i < nb; i += 8) {
  2878. device const float * y = yy + i * QK_K + il;
  2879. device const uint8_t * ql = x[i].ql + il;
  2880. device const uint8_t * qh = x[i].qh + il;
  2881. device const int8_t * s = x[i].scales;
  2882. const float d = x[i].d;
  2883. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2884. for (int l = 0; l < 4; ++l) {
  2885. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2886. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2887. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  2888. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2889. }
  2890. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  2891. }
  2892. #endif
  2893. const float tot = simd_sum(sumf);
  2894. if (tiisg == 0) {
  2895. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2896. }
  2897. }
  2898. [[host_name("kernel_mul_mv_q6_K_f32")]]
  2899. kernel void kernel_mul_mv_q6_K_f32(
  2900. device const void * src0,
  2901. device const float * src1,
  2902. device float * dst,
  2903. constant int64_t & ne00,
  2904. constant int64_t & ne01,
  2905. constant int64_t & ne02,
  2906. constant uint64_t & nb00,
  2907. constant uint64_t & nb01,
  2908. constant uint64_t & nb02,
  2909. constant int64_t & ne10,
  2910. constant int64_t & ne11,
  2911. constant int64_t & ne12,
  2912. constant uint64_t & nb10,
  2913. constant uint64_t & nb11,
  2914. constant uint64_t & nb12,
  2915. constant int64_t & ne0,
  2916. constant int64_t & ne1,
  2917. constant uint & r2,
  2918. constant uint & r3,
  2919. uint3 tgpig[[threadgroup_position_in_grid]],
  2920. uint tiisg[[thread_index_in_simdgroup]],
  2921. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2922. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2923. }
  2924. // ======================= "True" 2-bit
  2925. void kernel_mul_mv_iq2_xxs_f32_impl(
  2926. device const void * src0,
  2927. device const float * src1,
  2928. device float * dst,
  2929. constant int64_t & ne00,
  2930. constant int64_t & ne01,
  2931. constant int64_t & ne02,
  2932. constant int64_t & ne10,
  2933. constant int64_t & ne12,
  2934. constant int64_t & ne0,
  2935. constant int64_t & ne1,
  2936. constant uint & r2,
  2937. constant uint & r3,
  2938. threadgroup int8_t * shared_values [[threadgroup(0)]],
  2939. uint3 tgpig[[threadgroup_position_in_grid]],
  2940. uint tiisg[[thread_index_in_simdgroup]],
  2941. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2942. const int nb = ne00/QK_K;
  2943. const int r0 = tgpig.x;
  2944. const int r1 = tgpig.y;
  2945. const int im = tgpig.z;
  2946. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2947. const int ib_row = first_row * nb;
  2948. const uint i12 = im%ne12;
  2949. const uint i13 = im/ne12;
  2950. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2951. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  2952. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2953. float yl[32];
  2954. float sumf[N_DST]={0.f}, all_sum;
  2955. const int nb32 = nb * (QK_K / 32);
  2956. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  2957. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  2958. {
  2959. int nval = 4;
  2960. int pos = (32*sgitg + tiisg)*nval;
  2961. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  2962. nval = 2;
  2963. pos = (32*sgitg + tiisg)*nval;
  2964. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  2965. threadgroup_barrier(mem_flags::mem_threadgroup);
  2966. }
  2967. const int ix = tiisg;
  2968. device const float * y4 = y + 32 * ix;
  2969. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  2970. for (int i = 0; i < 32; ++i) {
  2971. yl[i] = y4[i];
  2972. }
  2973. const int ibl = ib32 / (QK_K / 32);
  2974. const int ib = ib32 % (QK_K / 32);
  2975. device const block_iq2_xxs * xr = x + ibl;
  2976. device const uint16_t * q2 = xr->qs + 4 * ib;
  2977. device const half * dh = &xr->d;
  2978. for (int row = 0; row < N_DST; row++) {
  2979. const float db = dh[0];
  2980. device const uint8_t * aux8 = (device const uint8_t *)q2;
  2981. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  2982. const float d = db * (0.5f + (aux32 >> 28));
  2983. float sum = 0;
  2984. for (int l = 0; l < 4; ++l) {
  2985. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  2986. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  2987. for (int j = 0; j < 8; ++j) {
  2988. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  2989. }
  2990. }
  2991. sumf[row] += d * sum;
  2992. dh += nb*sizeof(block_iq2_xxs)/2;
  2993. q2 += nb*sizeof(block_iq2_xxs)/2;
  2994. }
  2995. y4 += 32 * 32;
  2996. }
  2997. for (int row = 0; row < N_DST; ++row) {
  2998. all_sum = simd_sum(sumf[row]);
  2999. if (tiisg == 0) {
  3000. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3001. }
  3002. }
  3003. }
  3004. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3005. kernel void kernel_mul_mv_iq2_xxs_f32(
  3006. device const void * src0,
  3007. device const float * src1,
  3008. device float * dst,
  3009. constant int64_t & ne00,
  3010. constant int64_t & ne01,
  3011. constant int64_t & ne02,
  3012. constant uint64_t & nb00,
  3013. constant uint64_t & nb01,
  3014. constant uint64_t & nb02,
  3015. constant int64_t & ne10,
  3016. constant int64_t & ne11,
  3017. constant int64_t & ne12,
  3018. constant uint64_t & nb10,
  3019. constant uint64_t & nb11,
  3020. constant uint64_t & nb12,
  3021. constant int64_t & ne0,
  3022. constant int64_t & ne1,
  3023. constant uint & r2,
  3024. constant uint & r3,
  3025. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3026. uint3 tgpig[[threadgroup_position_in_grid]],
  3027. uint tiisg[[thread_index_in_simdgroup]],
  3028. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3029. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3030. }
  3031. void kernel_mul_mv_iq2_xs_f32_impl(
  3032. device const void * src0,
  3033. device const float * src1,
  3034. device float * dst,
  3035. constant int64_t & ne00,
  3036. constant int64_t & ne01,
  3037. constant int64_t & ne02,
  3038. constant int64_t & ne10,
  3039. constant int64_t & ne12,
  3040. constant int64_t & ne0,
  3041. constant int64_t & ne1,
  3042. constant uint & r2,
  3043. constant uint & r3,
  3044. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3045. uint3 tgpig[[threadgroup_position_in_grid]],
  3046. uint tiisg[[thread_index_in_simdgroup]],
  3047. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3048. const int nb = ne00/QK_K;
  3049. const int r0 = tgpig.x;
  3050. const int r1 = tgpig.y;
  3051. const int im = tgpig.z;
  3052. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3053. const int ib_row = first_row * nb;
  3054. const uint i12 = im%ne12;
  3055. const uint i13 = im/ne12;
  3056. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3057. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3058. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3059. float yl[32];
  3060. float sumf[N_DST]={0.f}, all_sum;
  3061. const int nb32 = nb * (QK_K / 32);
  3062. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3063. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3064. {
  3065. int nval = 8;
  3066. int pos = (32*sgitg + tiisg)*nval;
  3067. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3068. nval = 2;
  3069. pos = (32*sgitg + tiisg)*nval;
  3070. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3071. threadgroup_barrier(mem_flags::mem_threadgroup);
  3072. }
  3073. const int ix = tiisg;
  3074. device const float * y4 = y + 32 * ix;
  3075. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3076. for (int i = 0; i < 32; ++i) {
  3077. yl[i] = y4[i];
  3078. }
  3079. const int ibl = ib32 / (QK_K / 32);
  3080. const int ib = ib32 % (QK_K / 32);
  3081. device const block_iq2_xs * xr = x + ibl;
  3082. device const uint16_t * q2 = xr->qs + 4 * ib;
  3083. device const uint8_t * sc = xr->scales + ib;
  3084. device const half * dh = &xr->d;
  3085. for (int row = 0; row < N_DST; row++) {
  3086. const float db = dh[0];
  3087. const uint8_t ls1 = sc[0] & 0xf;
  3088. const uint8_t ls2 = sc[0] >> 4;
  3089. const float d1 = db * (0.5f + ls1);
  3090. const float d2 = db * (0.5f + ls2);
  3091. float sum1 = 0, sum2 = 0;
  3092. for (int l = 0; l < 2; ++l) {
  3093. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3094. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3095. for (int j = 0; j < 8; ++j) {
  3096. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3097. }
  3098. }
  3099. for (int l = 2; l < 4; ++l) {
  3100. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3101. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3102. for (int j = 0; j < 8; ++j) {
  3103. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3104. }
  3105. }
  3106. sumf[row] += d1 * sum1 + d2 * sum2;
  3107. dh += nb*sizeof(block_iq2_xs)/2;
  3108. q2 += nb*sizeof(block_iq2_xs)/2;
  3109. sc += nb*sizeof(block_iq2_xs);
  3110. }
  3111. y4 += 32 * 32;
  3112. }
  3113. for (int row = 0; row < N_DST; ++row) {
  3114. all_sum = simd_sum(sumf[row]);
  3115. if (tiisg == 0) {
  3116. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3117. }
  3118. }
  3119. }
  3120. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3121. kernel void kernel_mul_mv_iq2_xs_f32(
  3122. device const void * src0,
  3123. device const float * src1,
  3124. device float * dst,
  3125. constant int64_t & ne00,
  3126. constant int64_t & ne01,
  3127. constant int64_t & ne02,
  3128. constant uint64_t & nb00,
  3129. constant uint64_t & nb01,
  3130. constant uint64_t & nb02,
  3131. constant int64_t & ne10,
  3132. constant int64_t & ne11,
  3133. constant int64_t & ne12,
  3134. constant uint64_t & nb10,
  3135. constant uint64_t & nb11,
  3136. constant uint64_t & nb12,
  3137. constant int64_t & ne0,
  3138. constant int64_t & ne1,
  3139. constant uint & r2,
  3140. constant uint & r3,
  3141. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3142. uint3 tgpig[[threadgroup_position_in_grid]],
  3143. uint tiisg[[thread_index_in_simdgroup]],
  3144. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3145. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3146. }
  3147. void kernel_mul_mv_iq3_xxs_f32_impl(
  3148. device const void * src0,
  3149. device const float * src1,
  3150. device float * dst,
  3151. constant int64_t & ne00,
  3152. constant int64_t & ne01,
  3153. constant int64_t & ne02,
  3154. constant int64_t & ne10,
  3155. constant int64_t & ne12,
  3156. constant int64_t & ne0,
  3157. constant int64_t & ne1,
  3158. constant uint & r2,
  3159. constant uint & r3,
  3160. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3161. uint3 tgpig[[threadgroup_position_in_grid]],
  3162. uint tiisg[[thread_index_in_simdgroup]],
  3163. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3164. const int nb = ne00/QK_K;
  3165. const int r0 = tgpig.x;
  3166. const int r1 = tgpig.y;
  3167. const int im = tgpig.z;
  3168. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3169. const int ib_row = first_row * nb;
  3170. const uint i12 = im%ne12;
  3171. const uint i13 = im/ne12;
  3172. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3173. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3174. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3175. float yl[32];
  3176. float sumf[N_DST]={0.f}, all_sum;
  3177. const int nb32 = nb * (QK_K / 32);
  3178. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3179. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3180. {
  3181. int nval = 4;
  3182. int pos = (32*sgitg + tiisg)*nval;
  3183. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3184. nval = 2;
  3185. pos = (32*sgitg + tiisg)*nval;
  3186. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3187. threadgroup_barrier(mem_flags::mem_threadgroup);
  3188. }
  3189. const int ix = tiisg;
  3190. device const float * y4 = y + 32 * ix;
  3191. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3192. for (int i = 0; i < 32; ++i) {
  3193. yl[i] = y4[i];
  3194. }
  3195. const int ibl = ib32 / (QK_K / 32);
  3196. const int ib = ib32 % (QK_K / 32);
  3197. device const block_iq3_xxs * xr = x + ibl;
  3198. device const uint8_t * q3 = xr->qs + 8 * ib;
  3199. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3200. device const half * dh = &xr->d;
  3201. for (int row = 0; row < N_DST; row++) {
  3202. const float db = dh[0];
  3203. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3204. const float d = db * (0.5f + (aux32 >> 28));
  3205. float2 sum = {0};
  3206. for (int l = 0; l < 4; ++l) {
  3207. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3208. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3209. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3210. for (int j = 0; j < 4; ++j) {
  3211. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3212. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3213. }
  3214. }
  3215. sumf[row] += d * (sum[0] + sum[1]);
  3216. dh += nb*sizeof(block_iq3_xxs)/2;
  3217. q3 += nb*sizeof(block_iq3_xxs);
  3218. gas += nb*sizeof(block_iq3_xxs)/2;
  3219. }
  3220. y4 += 32 * 32;
  3221. }
  3222. for (int row = 0; row < N_DST; ++row) {
  3223. all_sum = simd_sum(sumf[row]);
  3224. if (tiisg == 0) {
  3225. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3226. }
  3227. }
  3228. }
  3229. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3230. kernel void kernel_mul_mv_iq3_xxs_f32(
  3231. device const void * src0,
  3232. device const float * src1,
  3233. device float * dst,
  3234. constant int64_t & ne00,
  3235. constant int64_t & ne01,
  3236. constant int64_t & ne02,
  3237. constant uint64_t & nb00,
  3238. constant uint64_t & nb01,
  3239. constant uint64_t & nb02,
  3240. constant int64_t & ne10,
  3241. constant int64_t & ne11,
  3242. constant int64_t & ne12,
  3243. constant uint64_t & nb10,
  3244. constant uint64_t & nb11,
  3245. constant uint64_t & nb12,
  3246. constant int64_t & ne0,
  3247. constant int64_t & ne1,
  3248. constant uint & r2,
  3249. constant uint & r3,
  3250. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3251. uint3 tgpig[[threadgroup_position_in_grid]],
  3252. uint tiisg[[thread_index_in_simdgroup]],
  3253. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3254. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3255. }
  3256. void kernel_mul_mv_iq3_s_f32_impl(
  3257. device const void * src0,
  3258. device const float * src1,
  3259. device float * dst,
  3260. constant int64_t & ne00,
  3261. constant int64_t & ne01,
  3262. constant int64_t & ne02,
  3263. constant int64_t & ne10,
  3264. constant int64_t & ne12,
  3265. constant int64_t & ne0,
  3266. constant int64_t & ne1,
  3267. constant uint & r2,
  3268. constant uint & r3,
  3269. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3270. uint3 tgpig[[threadgroup_position_in_grid]],
  3271. uint tiisg[[thread_index_in_simdgroup]],
  3272. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3273. const int nb = ne00/QK_K;
  3274. const int r0 = tgpig.x;
  3275. const int r1 = tgpig.y;
  3276. const int im = tgpig.z;
  3277. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3278. const int ib_row = first_row * nb;
  3279. const uint i12 = im%ne12;
  3280. const uint i13 = im/ne12;
  3281. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3282. device const block_iq3_s * x = (device const block_iq3_s *) src0 + ib_row + offset0;
  3283. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3284. float yl[32];
  3285. float sumf[N_DST]={0.f}, all_sum;
  3286. const int nb32 = nb * (QK_K / 32);
  3287. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3288. {
  3289. int nval = 8;
  3290. int pos = (32*sgitg + tiisg)*nval;
  3291. for (int i = 0; i < nval; ++i) values[pos + i] = iq3s_grid[pos + i];
  3292. threadgroup_barrier(mem_flags::mem_threadgroup);
  3293. }
  3294. const int ix = tiisg;
  3295. device const float * y4 = y + 32 * ix;
  3296. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3297. for (int i = 0; i < 32; ++i) {
  3298. yl[i] = y4[i];
  3299. }
  3300. const int ibl = ib32 / (QK_K / 32);
  3301. const int ib = ib32 % (QK_K / 32);
  3302. device const block_iq3_s * xr = x + ibl;
  3303. device const uint8_t * qs = xr->qs + 8 * ib;
  3304. device const uint8_t * qh = xr->qh + ib;
  3305. device const uint8_t * sc = xr->scales + (ib/2);
  3306. device const uint8_t * signs = xr->signs + 4 * ib;
  3307. device const half * dh = &xr->d;
  3308. for (int row = 0; row < N_DST; row++) {
  3309. const float db = dh[0];
  3310. const float d = db * (1 + 2*((sc[0] >> 4*(ib%2)) & 0xf));
  3311. float2 sum = {0};
  3312. for (int l = 0; l < 4; ++l) {
  3313. const threadgroup uint32_t * table1 = qh[0] & kmask_iq2xs[2*l+0] ? values + 256 : values;
  3314. const threadgroup uint32_t * table2 = qh[0] & kmask_iq2xs[2*l+1] ? values + 256 : values;
  3315. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(table1 + qs[2*l+0]);
  3316. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(table2 + qs[2*l+1]);
  3317. for (int j = 0; j < 4; ++j) {
  3318. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l] & kmask_iq2xs[j+0]);
  3319. sum[1] += yl[8*l + j + 4] * grid2[j] * select(1, -1, signs[l] & kmask_iq2xs[j+4]);
  3320. }
  3321. }
  3322. sumf[row] += d * (sum[0] + sum[1]);
  3323. dh += nb*sizeof(block_iq3_s)/2;
  3324. qs += nb*sizeof(block_iq3_s);
  3325. qh += nb*sizeof(block_iq3_s);
  3326. sc += nb*sizeof(block_iq3_s);
  3327. signs += nb*sizeof(block_iq3_s);
  3328. }
  3329. y4 += 32 * 32;
  3330. }
  3331. for (int row = 0; row < N_DST; ++row) {
  3332. all_sum = simd_sum(sumf[row]);
  3333. if (tiisg == 0) {
  3334. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3335. }
  3336. }
  3337. }
  3338. [[host_name("kernel_mul_mv_iq3_s_f32")]]
  3339. kernel void kernel_mul_mv_iq3_s_f32(
  3340. device const void * src0,
  3341. device const float * src1,
  3342. device float * dst,
  3343. constant int64_t & ne00,
  3344. constant int64_t & ne01,
  3345. constant int64_t & ne02,
  3346. constant uint64_t & nb00,
  3347. constant uint64_t & nb01,
  3348. constant uint64_t & nb02,
  3349. constant int64_t & ne10,
  3350. constant int64_t & ne11,
  3351. constant int64_t & ne12,
  3352. constant uint64_t & nb10,
  3353. constant uint64_t & nb11,
  3354. constant uint64_t & nb12,
  3355. constant int64_t & ne0,
  3356. constant int64_t & ne1,
  3357. constant uint & r2,
  3358. constant uint & r3,
  3359. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3360. uint3 tgpig[[threadgroup_position_in_grid]],
  3361. uint tiisg[[thread_index_in_simdgroup]],
  3362. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3363. kernel_mul_mv_iq3_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3364. }
  3365. void kernel_mul_mv_iq2_s_f32_impl(
  3366. device const void * src0,
  3367. device const float * src1,
  3368. device float * dst,
  3369. constant int64_t & ne00,
  3370. constant int64_t & ne01,
  3371. constant int64_t & ne02,
  3372. constant int64_t & ne10,
  3373. constant int64_t & ne12,
  3374. constant int64_t & ne0,
  3375. constant int64_t & ne1,
  3376. constant uint & r2,
  3377. constant uint & r3,
  3378. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3379. uint3 tgpig[[threadgroup_position_in_grid]],
  3380. uint tiisg[[thread_index_in_simdgroup]],
  3381. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3382. const int nb = ne00/QK_K;
  3383. const int r0 = tgpig.x;
  3384. const int r1 = tgpig.y;
  3385. const int im = tgpig.z;
  3386. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3387. const int ib_row = first_row * nb;
  3388. const uint i12 = im%ne12;
  3389. const uint i13 = im/ne12;
  3390. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3391. device const block_iq2_s * x = (device const block_iq2_s *) src0 + ib_row + offset0;
  3392. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3393. float yl[32];
  3394. float sumf[N_DST]={0.f}, all_sum;
  3395. const int nb32 = nb * (QK_K / 32);
  3396. //threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3397. //{
  3398. // int nval = 32;
  3399. // int pos = (32*sgitg + tiisg)*nval;
  3400. // for (int i = 0; i < nval; ++i) values[pos + i] = iq2s_grid[pos + i];
  3401. // threadgroup_barrier(mem_flags::mem_threadgroup);
  3402. //}
  3403. const int ix = tiisg;
  3404. device const float * y4 = y + 32 * ix;
  3405. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3406. for (int i = 0; i < 32; ++i) {
  3407. yl[i] = y4[i];
  3408. }
  3409. const int ibl = ib32 / (QK_K / 32);
  3410. const int ib = ib32 % (QK_K / 32);
  3411. device const block_iq2_s * xr = x + ibl;
  3412. device const uint8_t * qs = xr->qs + 4 * ib;
  3413. device const uint8_t * qh = xr->qh + ib;
  3414. device const uint8_t * sc = xr->scales + ib;
  3415. device const uint8_t * signs = qs + QK_K/8;
  3416. device const half * dh = &xr->d;
  3417. for (int row = 0; row < N_DST; row++) {
  3418. const float db = dh[0];
  3419. const float d1 = db * (0.5f + (sc[0] & 0xf));
  3420. const float d2 = db * (0.5f + (sc[0] >> 4));
  3421. float2 sum = {0};
  3422. for (int l = 0; l < 2; ++l) {
  3423. //const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3424. //const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3425. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3426. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3427. for (int j = 0; j < 8; ++j) {
  3428. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l+0] & kmask_iq2xs[j]);
  3429. sum[1] += yl[8*l + j + 16] * grid2[j] * select(1, -1, signs[l+2] & kmask_iq2xs[j]);
  3430. }
  3431. }
  3432. sumf[row] += d1 * sum[0] + d2 * sum[1];
  3433. dh += nb*sizeof(block_iq2_s)/2;
  3434. qs += nb*sizeof(block_iq2_s);
  3435. qh += nb*sizeof(block_iq2_s);
  3436. sc += nb*sizeof(block_iq2_s);
  3437. signs += nb*sizeof(block_iq2_s);
  3438. }
  3439. y4 += 32 * 32;
  3440. }
  3441. for (int row = 0; row < N_DST; ++row) {
  3442. all_sum = simd_sum(sumf[row]);
  3443. if (tiisg == 0) {
  3444. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3445. }
  3446. }
  3447. }
  3448. [[host_name("kernel_mul_mv_iq2_s_f32")]]
  3449. kernel void kernel_mul_mv_iq2_s_f32(
  3450. device const void * src0,
  3451. device const float * src1,
  3452. device float * dst,
  3453. constant int64_t & ne00,
  3454. constant int64_t & ne01,
  3455. constant int64_t & ne02,
  3456. constant uint64_t & nb00,
  3457. constant uint64_t & nb01,
  3458. constant uint64_t & nb02,
  3459. constant int64_t & ne10,
  3460. constant int64_t & ne11,
  3461. constant int64_t & ne12,
  3462. constant uint64_t & nb10,
  3463. constant uint64_t & nb11,
  3464. constant uint64_t & nb12,
  3465. constant int64_t & ne0,
  3466. constant int64_t & ne1,
  3467. constant uint & r2,
  3468. constant uint & r3,
  3469. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3470. uint3 tgpig[[threadgroup_position_in_grid]],
  3471. uint tiisg[[thread_index_in_simdgroup]],
  3472. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3473. kernel_mul_mv_iq2_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3474. }
  3475. void kernel_mul_mv_iq1_s_f32_impl(
  3476. device const void * src0,
  3477. device const float * src1,
  3478. device float * dst,
  3479. constant int64_t & ne00,
  3480. constant int64_t & ne01,
  3481. constant int64_t & ne02,
  3482. constant int64_t & ne10,
  3483. constant int64_t & ne12,
  3484. constant int64_t & ne0,
  3485. constant int64_t & ne1,
  3486. constant uint & r2,
  3487. constant uint & r3,
  3488. uint3 tgpig[[threadgroup_position_in_grid]],
  3489. uint tiisg[[thread_index_in_simdgroup]],
  3490. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3491. const int nb = ne00/QK_K;
  3492. const int r0 = tgpig.x;
  3493. const int r1 = tgpig.y;
  3494. const int im = tgpig.z;
  3495. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3496. const int ib_row = first_row * nb;
  3497. const uint i12 = im%ne12;
  3498. const uint i13 = im/ne12;
  3499. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3500. device const block_iq1_s * x = (device const block_iq1_s *) src0 + ib_row + offset0;
  3501. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3502. float yl[32];
  3503. float sumf[N_DST]={0.f}, all_sum;
  3504. const int nb32 = nb * (QK_K / 32);
  3505. const int ix = tiisg;
  3506. device const float * y4 = y + 32 * ix;
  3507. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3508. float sumy = 0;
  3509. for (int i = 0; i < 32; ++i) {
  3510. yl[i] = y4[i];
  3511. sumy += yl[i];
  3512. }
  3513. const int ibl = ib32 / (QK_K / 32);
  3514. const int ib = ib32 % (QK_K / 32);
  3515. device const block_iq1_s * xr = x + ibl;
  3516. device const uint8_t * qs = xr->qs + 4 * ib;
  3517. device const uint16_t * qh = xr->qh + ib;
  3518. device const half * dh = &xr->d;
  3519. for (int row = 0; row < N_DST; row++) {
  3520. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  3521. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 5) & 0x700)));
  3522. constant uint8_t * grid3 = (constant uint8_t *)(iq1s_grid_gpu + (qs[2] | ((qh[0] << 2) & 0x700)));
  3523. constant uint8_t * grid4 = (constant uint8_t *)(iq1s_grid_gpu + (qs[3] | ((qh[0] >> 1) & 0x700)));
  3524. float sum = 0;
  3525. for (int j = 0; j < 4; ++j) {
  3526. sum += yl[j+ 0] * (grid1[j] & 0xf) + yl[j+ 4] * (grid1[j] >> 4)
  3527. + yl[j+ 8] * (grid2[j] & 0xf) + yl[j+12] * (grid2[j] >> 4)
  3528. + yl[j+16] * (grid3[j] & 0xf) + yl[j+20] * (grid3[j] >> 4)
  3529. + yl[j+24] * (grid4[j] & 0xf) + yl[j+28] * (grid4[j] >> 4);
  3530. }
  3531. sumf[row] += (float)dh[0] * (sum + sumy * (qh[0] & 0x8000 ? -1 - IQ1S_DELTA : -1 + IQ1S_DELTA)) * (2*((qh[0] >> 12) & 7) + 1);
  3532. dh += nb*sizeof(block_iq1_s)/2;
  3533. qs += nb*sizeof(block_iq1_s);
  3534. qh += nb*sizeof(block_iq1_s)/2;
  3535. }
  3536. y4 += 32 * 32;
  3537. }
  3538. for (int row = 0; row < N_DST; ++row) {
  3539. all_sum = simd_sum(sumf[row]);
  3540. if (tiisg == 0) {
  3541. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3542. }
  3543. }
  3544. }
  3545. constexpr constant static float kvalues_iq4nl_f[16] = {
  3546. -127.f, -104.f, -83.f, -65.f, -49.f, -35.f, -22.f, -10.f, 1.f, 13.f, 25.f, 38.f, 53.f, 69.f, 89.f, 113.f
  3547. };
  3548. void kernel_mul_mv_iq4_nl_f32_impl(
  3549. device const void * src0,
  3550. device const float * src1,
  3551. device float * dst,
  3552. constant int64_t & ne00,
  3553. constant int64_t & ne01,
  3554. constant int64_t & ne02,
  3555. constant int64_t & ne10,
  3556. constant int64_t & ne12,
  3557. constant int64_t & ne0,
  3558. constant int64_t & ne1,
  3559. constant uint & r2,
  3560. constant uint & r3,
  3561. threadgroup float * shared_values [[threadgroup(0)]],
  3562. uint3 tgpig[[threadgroup_position_in_grid]],
  3563. uint tiisg[[thread_index_in_simdgroup]],
  3564. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3565. const int nb = ne00/QK4_NL;
  3566. const int r0 = tgpig.x;
  3567. const int r1 = tgpig.y;
  3568. const int im = tgpig.z;
  3569. const int first_row = (r0 * 2 + sgitg) * 2;
  3570. const int ib_row = first_row * nb;
  3571. const uint i12 = im%ne12;
  3572. const uint i13 = im/ne12;
  3573. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3574. device const block_iq4_nl * x = (device const block_iq4_nl *) src0 + ib_row + offset0;
  3575. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3576. const int ix = tiisg/2; // 0...15
  3577. const int it = tiisg%2; // 0 or 1
  3578. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3579. threadgroup_barrier(mem_flags::mem_threadgroup);
  3580. float4 yl[4];
  3581. float sumf[2]={0.f}, all_sum;
  3582. device const float * yb = y + ix * QK4_NL + it * 8;
  3583. uint32_t aux32[2];
  3584. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3585. float4 qf1, qf2;
  3586. for (int ib = ix; ib < nb; ib += 16) {
  3587. device const float4 * y4 = (device const float4 *)yb;
  3588. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3589. for (int row = 0; row < 2; ++row) {
  3590. device const block_iq4_nl & xb = x[row*nb + ib];
  3591. device const uint16_t * q4 = (device const uint16_t *)(xb.qs + 8*it);
  3592. float4 acc1 = {0.f}, acc2 = {0.f};
  3593. aux32[0] = q4[0] | (q4[1] << 16);
  3594. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3595. aux32[0] &= 0x0f0f0f0f;
  3596. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3597. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3598. acc1 += yl[0] * qf1;
  3599. acc2 += yl[1] * qf2;
  3600. aux32[0] = q4[2] | (q4[3] << 16);
  3601. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3602. aux32[0] &= 0x0f0f0f0f;
  3603. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3604. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3605. acc1 += yl[2] * qf1;
  3606. acc2 += yl[3] * qf2;
  3607. acc1 += acc2;
  3608. sumf[row] += (float)xb.d * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3609. }
  3610. yb += 16 * QK4_NL;
  3611. }
  3612. for (int row = 0; row < 2; ++row) {
  3613. all_sum = simd_sum(sumf[row]);
  3614. if (tiisg == 0) {
  3615. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3616. }
  3617. }
  3618. }
  3619. #if QK_K != 64
  3620. void kernel_mul_mv_iq4_xs_f32_impl(
  3621. device const void * src0,
  3622. device const float * src1,
  3623. device float * dst,
  3624. constant int64_t & ne00,
  3625. constant int64_t & ne01,
  3626. constant int64_t & ne02,
  3627. constant int64_t & ne10,
  3628. constant int64_t & ne12,
  3629. constant int64_t & ne0,
  3630. constant int64_t & ne1,
  3631. constant uint & r2,
  3632. constant uint & r3,
  3633. threadgroup float * shared_values [[threadgroup(0)]],
  3634. uint3 tgpig[[threadgroup_position_in_grid]],
  3635. uint tiisg[[thread_index_in_simdgroup]],
  3636. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3637. const int nb = ne00/QK_K;
  3638. const int r0 = tgpig.x;
  3639. const int r1 = tgpig.y;
  3640. const int im = tgpig.z;
  3641. const int first_row = (r0 * 2 + sgitg) * 2;
  3642. const int ib_row = first_row * nb;
  3643. const uint i12 = im%ne12;
  3644. const uint i13 = im/ne12;
  3645. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3646. device const block_iq4_xs * x = (device const block_iq4_xs *) src0 + ib_row + offset0;
  3647. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3648. const int ix = tiisg/16; // 0 or 1
  3649. const int it = tiisg%16; // 0...15
  3650. const int ib = it/2;
  3651. const int il = it%2;
  3652. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3653. threadgroup_barrier(mem_flags::mem_threadgroup);
  3654. float4 yl[4];
  3655. float sumf[2]={0.f}, all_sum;
  3656. device const float * yb = y + ix * QK_K + ib * 32 + il * 8;
  3657. uint32_t aux32[2];
  3658. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3659. float4 qf1, qf2;
  3660. for (int ibl = ix; ibl < nb; ibl += 2) {
  3661. device const float4 * y4 = (device const float4 *)yb;
  3662. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3663. for (int row = 0; row < 2; ++row) {
  3664. device const block_iq4_xs & xb = x[row*nb + ibl];
  3665. device const uint32_t * q4 = (device const uint32_t *)(xb.qs + 16*ib + 8*il);
  3666. float4 acc1 = {0.f}, acc2 = {0.f};
  3667. aux32[0] = q4[0] & 0x0f0f0f0f;
  3668. aux32[1] = (q4[0] >> 4) & 0x0f0f0f0f;
  3669. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3670. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3671. acc1 += yl[0] * qf1;
  3672. acc2 += yl[1] * qf2;
  3673. aux32[0] = q4[1] & 0x0f0f0f0f;
  3674. aux32[1] = (q4[1] >> 4) & 0x0f0f0f0f;
  3675. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3676. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3677. acc1 += yl[2] * qf1;
  3678. acc2 += yl[3] * qf2;
  3679. acc1 += acc2;
  3680. const int ls = (((xb.scales_l[ib/2] >> 4*(ib%2)) & 0xf) | (((xb.scales_h >> 2*ib) & 3) << 4)) - 32;
  3681. sumf[row] += (float)xb.d * ls * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3682. }
  3683. yb += 2 * QK_K;
  3684. }
  3685. for (int row = 0; row < 2; ++row) {
  3686. all_sum = simd_sum(sumf[row]);
  3687. if (tiisg == 0) {
  3688. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3689. }
  3690. }
  3691. }
  3692. #endif
  3693. [[host_name("kernel_mul_mv_iq1_s_f32")]]
  3694. kernel void kernel_mul_mv_iq1_s_f32(
  3695. device const void * src0,
  3696. device const float * src1,
  3697. device float * dst,
  3698. constant int64_t & ne00,
  3699. constant int64_t & ne01,
  3700. constant int64_t & ne02,
  3701. constant uint64_t & nb00,
  3702. constant uint64_t & nb01,
  3703. constant uint64_t & nb02,
  3704. constant int64_t & ne10,
  3705. constant int64_t & ne11,
  3706. constant int64_t & ne12,
  3707. constant uint64_t & nb10,
  3708. constant uint64_t & nb11,
  3709. constant uint64_t & nb12,
  3710. constant int64_t & ne0,
  3711. constant int64_t & ne1,
  3712. constant uint & r2,
  3713. constant uint & r3,
  3714. uint3 tgpig[[threadgroup_position_in_grid]],
  3715. uint tiisg[[thread_index_in_simdgroup]],
  3716. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3717. kernel_mul_mv_iq1_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3718. }
  3719. [[host_name("kernel_mul_mv_iq4_nl_f32")]]
  3720. kernel void kernel_mul_mv_iq4_nl_f32(
  3721. device const void * src0,
  3722. device const float * src1,
  3723. device float * dst,
  3724. constant int64_t & ne00,
  3725. constant int64_t & ne01,
  3726. constant int64_t & ne02,
  3727. constant uint64_t & nb00,
  3728. constant uint64_t & nb01,
  3729. constant uint64_t & nb02,
  3730. constant int64_t & ne10,
  3731. constant int64_t & ne11,
  3732. constant int64_t & ne12,
  3733. constant uint64_t & nb10,
  3734. constant uint64_t & nb11,
  3735. constant uint64_t & nb12,
  3736. constant int64_t & ne0,
  3737. constant int64_t & ne1,
  3738. constant uint & r2,
  3739. constant uint & r3,
  3740. threadgroup float * shared_values [[threadgroup(0)]],
  3741. uint3 tgpig[[threadgroup_position_in_grid]],
  3742. uint tiisg[[thread_index_in_simdgroup]],
  3743. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3744. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3745. }
  3746. [[host_name("kernel_mul_mv_iq4_xs_f32")]]
  3747. kernel void kernel_mul_mv_iq4_xs_f32(
  3748. device const void * src0,
  3749. device const float * src1,
  3750. device float * dst,
  3751. constant int64_t & ne00,
  3752. constant int64_t & ne01,
  3753. constant int64_t & ne02,
  3754. constant uint64_t & nb00,
  3755. constant uint64_t & nb01,
  3756. constant uint64_t & nb02,
  3757. constant int64_t & ne10,
  3758. constant int64_t & ne11,
  3759. constant int64_t & ne12,
  3760. constant uint64_t & nb10,
  3761. constant uint64_t & nb11,
  3762. constant uint64_t & nb12,
  3763. constant int64_t & ne0,
  3764. constant int64_t & ne1,
  3765. constant uint & r2,
  3766. constant uint & r3,
  3767. threadgroup float * shared_values [[threadgroup(0)]],
  3768. uint3 tgpig[[threadgroup_position_in_grid]],
  3769. uint tiisg[[thread_index_in_simdgroup]],
  3770. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3771. #if QK_K == 64
  3772. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3773. #else
  3774. kernel_mul_mv_iq4_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3775. #endif
  3776. }
  3777. //============================= templates and their specializations =============================
  3778. // NOTE: this is not dequantizing - we are simply fitting the template
  3779. template <typename type4x4>
  3780. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  3781. float4x4 temp = *(((device float4x4 *)src));
  3782. for (int i = 0; i < 16; i++){
  3783. reg[i/4][i%4] = temp[i/4][i%4];
  3784. }
  3785. }
  3786. template <typename type4x4>
  3787. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  3788. half4x4 temp = *(((device half4x4 *)src));
  3789. for (int i = 0; i < 16; i++){
  3790. reg[i/4][i%4] = temp[i/4][i%4];
  3791. }
  3792. }
  3793. template <typename type4x4>
  3794. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  3795. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  3796. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3797. const float d2 = d1 / 256.f;
  3798. const float md = -8.h * xb->d;
  3799. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3800. const ushort mask1 = mask0 << 8;
  3801. for (int i=0;i<8;i++) {
  3802. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  3803. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  3804. }
  3805. }
  3806. template <typename type4x4>
  3807. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  3808. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  3809. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3810. const float d2 = d1 / 256.f;
  3811. const float m = xb->m;
  3812. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3813. const ushort mask1 = mask0 << 8;
  3814. for (int i=0;i<8;i++) {
  3815. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  3816. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  3817. }
  3818. }
  3819. template <typename type4x4>
  3820. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  3821. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  3822. const float d = xb->d;
  3823. const float md = -16.h * xb->d;
  3824. const ushort mask = il ? 0x00F0 : 0x000F;
  3825. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3826. const int x_mv = il ? 4 : 0;
  3827. const int gh_mv = il ? 12 : 0;
  3828. const int gh_bk = il ? 0 : 4;
  3829. for (int i = 0; i < 8; i++) {
  3830. // extract the 5-th bits for x0 and x1
  3831. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3832. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3833. // combine the 4-bits from qs with the 5th bit
  3834. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3835. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3836. reg[i/2][2*(i%2)+0] = d * x0 + md;
  3837. reg[i/2][2*(i%2)+1] = d * x1 + md;
  3838. }
  3839. }
  3840. template <typename type4x4>
  3841. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  3842. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  3843. const float d = xb->d;
  3844. const float m = xb->m;
  3845. const ushort mask = il ? 0x00F0 : 0x000F;
  3846. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3847. const int x_mv = il ? 4 : 0;
  3848. const int gh_mv = il ? 12 : 0;
  3849. const int gh_bk = il ? 0 : 4;
  3850. for (int i = 0; i < 8; i++) {
  3851. // extract the 5-th bits for x0 and x1
  3852. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3853. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3854. // combine the 4-bits from qs with the 5th bit
  3855. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3856. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3857. reg[i/2][2*(i%2)+0] = d * x0 + m;
  3858. reg[i/2][2*(i%2)+1] = d * x1 + m;
  3859. }
  3860. }
  3861. template <typename type4x4>
  3862. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  3863. device const int8_t * qs = ((device const int8_t *)xb->qs);
  3864. const half d = xb->d;
  3865. for (int i = 0; i < 16; i++) {
  3866. reg[i/4][i%4] = (qs[i + 16*il] * d);
  3867. }
  3868. }
  3869. template <typename type4x4>
  3870. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  3871. const float d = xb->d;
  3872. const float min = xb->dmin;
  3873. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3874. float dl, ml;
  3875. uint8_t sc = xb->scales[il];
  3876. #if QK_K == 256
  3877. q = q + 32*(il/8) + 16*(il&1);
  3878. il = (il/2)%4;
  3879. #endif
  3880. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3881. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3882. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  3883. for (int i = 0; i < 16; ++i) {
  3884. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3885. }
  3886. }
  3887. template <typename type4x4>
  3888. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  3889. const half d_all = xb->d;
  3890. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3891. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  3892. device const int8_t * scales = (device const int8_t *)xb->scales;
  3893. #if QK_K == 256
  3894. q = q + 32 * (il/8) + 16 * (il&1);
  3895. h = h + 16 * (il&1);
  3896. uint8_t m = 1 << (il/2);
  3897. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  3898. ((il/4)>0 ? 12 : 3);
  3899. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  3900. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  3901. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  3902. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  3903. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  3904. const float ml = 4.f * dl;
  3905. il = (il/2) & 3;
  3906. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3907. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3908. dl *= coef;
  3909. for (int i = 0; i < 16; ++i) {
  3910. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  3911. }
  3912. #else
  3913. float kcoef = il&1 ? 1.f/16.f : 1.f;
  3914. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  3915. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  3916. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3917. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3918. uint8_t m = 1<<(il*2);
  3919. for (int i = 0; i < 16; ++i) {
  3920. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  3921. }
  3922. #endif
  3923. }
  3924. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  3925. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  3926. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  3927. }
  3928. template <typename type4x4>
  3929. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  3930. device const uchar * q = xb->qs;
  3931. #if QK_K == 256
  3932. short is = (il/4) * 2;
  3933. q = q + (il/4) * 32 + 16 * (il&1);
  3934. il = il & 3;
  3935. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3936. const float d = il < 2 ? xb->d : xb->d / 16.h;
  3937. const float min = xb->dmin;
  3938. const float dl = d * sc[0];
  3939. const float ml = min * sc[1];
  3940. #else
  3941. (void) get_scale_min_k4_just2;
  3942. q = q + 16 * (il&1);
  3943. device const uint8_t * s = xb->scales;
  3944. device const half2 * dh = (device const half2 *)xb->d;
  3945. const float2 d = (float2)dh[0];
  3946. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  3947. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  3948. #endif
  3949. const ushort mask = il<2 ? 0x0F : 0xF0;
  3950. for (int i = 0; i < 16; ++i) {
  3951. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3952. }
  3953. }
  3954. template <typename type4x4>
  3955. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  3956. device const uint8_t * q = xb->qs;
  3957. device const uint8_t * qh = xb->qh;
  3958. #if QK_K == 256
  3959. short is = (il/4) * 2;
  3960. q = q + 32 * (il/4) + 16 * (il&1);
  3961. qh = qh + 16 * (il&1);
  3962. uint8_t ul = 1 << (il/2);
  3963. il = il & 3;
  3964. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3965. const float d = il < 2 ? xb->d : xb->d / 16.f;
  3966. const float min = xb->dmin;
  3967. const float dl = d * sc[0];
  3968. const float ml = min * sc[1];
  3969. const ushort mask = il<2 ? 0x0F : 0xF0;
  3970. const float qh_val = il<2 ? 16.f : 256.f;
  3971. for (int i = 0; i < 16; ++i) {
  3972. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  3973. }
  3974. #else
  3975. q = q + 16 * (il&1);
  3976. device const int8_t * s = xb->scales;
  3977. const float dl = xb->d * s[il];
  3978. uint8_t m = 1<<(il*2);
  3979. const float coef = il<2 ? 1.f : 1.f/16.f;
  3980. const ushort mask = il<2 ? 0x0F : 0xF0;
  3981. for (int i = 0; i < 16; ++i) {
  3982. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  3983. }
  3984. #endif
  3985. }
  3986. template <typename type4x4>
  3987. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  3988. const half d_all = xb->d;
  3989. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  3990. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  3991. device const int8_t * scales = (device const int8_t *)xb->scales;
  3992. #if QK_K == 256
  3993. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  3994. qh = qh + 32*(il/8) + 16*(il&1);
  3995. float sc = scales[(il%2) + 2 * ((il/2))];
  3996. il = (il/2) & 3;
  3997. #else
  3998. ql = ql + 16 * (il&1);
  3999. float sc = scales[il];
  4000. #endif
  4001. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4002. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  4003. const float coef = il>1 ? 1.f/16.f : 1.f;
  4004. const float ml = d_all * sc * 32.f;
  4005. const float dl = d_all * sc * coef;
  4006. for (int i = 0; i < 16; ++i) {
  4007. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  4008. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  4009. reg[i/4][i%4] = dl * q - ml;
  4010. }
  4011. }
  4012. template <typename type4x4>
  4013. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  4014. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4015. const float d = xb->d;
  4016. const int ib32 = il/2;
  4017. il = il%2;
  4018. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4019. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  4020. device const uint16_t * q2 = xb->qs + 4*ib32;
  4021. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  4022. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  4023. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  4024. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  4025. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  4026. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  4027. for (int i = 0; i < 8; ++i) {
  4028. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4029. }
  4030. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  4031. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  4032. for (int i = 0; i < 8; ++i) {
  4033. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4034. }
  4035. }
  4036. template <typename type4x4>
  4037. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  4038. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4039. const float d = xb->d;
  4040. const int ib32 = il/2;
  4041. il = il%2;
  4042. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4043. device const uint16_t * q2 = xb->qs + 4*ib32;
  4044. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4045. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  4046. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  4047. for (int i = 0; i < 8; ++i) {
  4048. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4049. }
  4050. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  4051. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  4052. for (int i = 0; i < 8; ++i) {
  4053. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4054. }
  4055. }
  4056. template <typename type4x4>
  4057. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  4058. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4059. const float d = xb->d;
  4060. const int ib32 = il/2;
  4061. il = il%2;
  4062. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4063. device const uint8_t * q3 = xb->qs + 8*ib32;
  4064. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  4065. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  4066. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  4067. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  4068. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  4069. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  4070. for (int i = 0; i < 4; ++i) {
  4071. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4072. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4073. }
  4074. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  4075. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  4076. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  4077. for (int i = 0; i < 4; ++i) {
  4078. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4079. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4080. }
  4081. }
  4082. template <typename type4x4>
  4083. void dequantize_iq3_s(device const block_iq3_s * xb, short il, thread type4x4 & reg) {
  4084. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4085. const float d = xb->d;
  4086. const int ib32 = il/2;
  4087. il = il%2;
  4088. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4089. device const uint8_t * qs = xb->qs + 8*ib32;
  4090. device const uint8_t * signs = xb->signs + 4*ib32 + 2*il;
  4091. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4092. const float dl = d * (1 + 2*((xb->scales[ib32/2] >> 4*(ib32%2)) & 0xf));
  4093. constant uint8_t * grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+0] | ((qh << 8) & 256)));
  4094. constant uint8_t * grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+1] | ((qh << 7) & 256)));
  4095. for (int i = 0; i < 4; ++i) {
  4096. reg[0][i] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i+0]);
  4097. reg[1][i] = dl * grid2[i] * select(1, -1, signs[0] & kmask_iq2xs[i+4]);
  4098. }
  4099. grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+2] | ((qh << 6) & 256)));
  4100. grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+3] | ((qh << 5) & 256)));
  4101. for (int i = 0; i < 4; ++i) {
  4102. reg[2][i] = dl * grid1[i] * select(1, -1, signs[1] & kmask_iq2xs[i+0]);
  4103. reg[3][i] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i+4]);
  4104. }
  4105. }
  4106. template <typename type4x4>
  4107. void dequantize_iq2_s(device const block_iq2_s * xb, short il, thread type4x4 & reg) {
  4108. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4109. const float d = xb->d;
  4110. const int ib32 = il/2;
  4111. il = il%2;
  4112. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4113. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4114. device const uint8_t * signs = qs + QK_K/8;
  4115. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4116. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4117. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[0] | ((qh << 8) & 0x300)));
  4118. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[1] | ((qh << 6) & 0x300)));
  4119. for (int i = 0; i < 8; ++i) {
  4120. reg[i/4+0][i%4] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i]);
  4121. reg[i/4+2][i%4] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i]);
  4122. }
  4123. }
  4124. template <typename type4x4>
  4125. void dequantize_iq1_s(device const block_iq1_s * xb, short il, thread type4x4 & reg) {
  4126. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4127. const int ib32 = il/2;
  4128. il = il%2;
  4129. const float d = xb->d;
  4130. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4131. device const uint16_t * qh = xb->qh;
  4132. const float dl = d * (2*((qh[ib32] >> 12) & 7) + 1);
  4133. const float ml = dl * (qh[ib32] & 0x8000 ? -1 - IQ1S_DELTA : -1 + IQ1S_DELTA);
  4134. const uint16_t h = qh[ib32] >> 6*il;
  4135. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((h << 8) & 0x700)));
  4136. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((h << 5) & 0x700)));
  4137. for (int i = 0; i < 4; ++i) {
  4138. reg[0][i] = dl * (grid1[i] & 0xf) + ml;
  4139. reg[1][i] = dl * (grid1[i] >> 4) + ml;
  4140. reg[2][i] = dl * (grid2[i] & 0xf) + ml;
  4141. reg[3][i] = dl * (grid2[i] >> 4) + ml;
  4142. }
  4143. }
  4144. template <typename type4x4>
  4145. void dequantize_iq4_nl(device const block_iq4_nl * xb, short il, thread type4x4 & reg) {
  4146. device const uint16_t * q4 = (device const uint16_t *)xb->qs;
  4147. const float d = xb->d;
  4148. uint32_t aux32;
  4149. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4150. for (int i = 0; i < 4; ++i) {
  4151. aux32 = ((q4[2*i] | (q4[2*i+1] << 16)) >> 4*il) & 0x0f0f0f0f;
  4152. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4153. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4154. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4155. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4156. }
  4157. }
  4158. template <typename type4x4>
  4159. void dequantize_iq4_xs(device const block_iq4_xs * xb, short il, thread type4x4 & reg) {
  4160. #if QK_K == 64
  4161. dequantize_iq4_nl(xb, il, reg);
  4162. #else
  4163. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4164. const int ib32 = il/2;
  4165. il = il%2;
  4166. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4167. device const uint32_t * q4 = (device const uint32_t *)xb->qs + 4*ib32;
  4168. const int ls = ((xb->scales_l[ib32/2] >> 4*(ib32%2)) & 0xf) | (((xb->scales_h >> 2*ib32) & 3) << 4);
  4169. const float d = (float)xb->d * (ls - 32);
  4170. uint32_t aux32;
  4171. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4172. for (int i = 0; i < 4; ++i) {
  4173. aux32 = (q4[i] >> 4*il) & 0x0f0f0f0f;
  4174. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4175. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4176. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4177. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4178. }
  4179. #endif
  4180. }
  4181. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  4182. kernel void kernel_get_rows(
  4183. device const void * src0,
  4184. device const char * src1,
  4185. device float * dst,
  4186. constant int64_t & ne00,
  4187. constant uint64_t & nb01,
  4188. constant uint64_t & nb02,
  4189. constant int64_t & ne10,
  4190. constant uint64_t & nb10,
  4191. constant uint64_t & nb11,
  4192. constant uint64_t & nb1,
  4193. constant uint64_t & nb2,
  4194. uint3 tgpig[[threadgroup_position_in_grid]],
  4195. uint tiitg[[thread_index_in_threadgroup]],
  4196. uint3 tptg [[threads_per_threadgroup]]) {
  4197. //const int64_t i = tgpig;
  4198. //const int64_t r = ((device int32_t *) src1)[i];
  4199. const int64_t i10 = tgpig.x;
  4200. const int64_t i11 = tgpig.y;
  4201. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4202. const int64_t i02 = i11;
  4203. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  4204. float4x4 temp;
  4205. dequantize_func(
  4206. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  4207. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  4208. }
  4209. }
  4210. kernel void kernel_get_rows_f32(
  4211. device const void * src0,
  4212. device const char * src1,
  4213. device float * dst,
  4214. constant int64_t & ne00,
  4215. constant uint64_t & nb01,
  4216. constant uint64_t & nb02,
  4217. constant int64_t & ne10,
  4218. constant uint64_t & nb10,
  4219. constant uint64_t & nb11,
  4220. constant uint64_t & nb1,
  4221. constant uint64_t & nb2,
  4222. uint3 tgpig[[threadgroup_position_in_grid]],
  4223. uint tiitg[[thread_index_in_threadgroup]],
  4224. uint3 tptg [[threads_per_threadgroup]]) {
  4225. const int64_t i10 = tgpig.x;
  4226. const int64_t i11 = tgpig.y;
  4227. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4228. const int64_t i02 = i11;
  4229. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4230. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4231. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4232. }
  4233. }
  4234. kernel void kernel_get_rows_f16(
  4235. device const void * src0,
  4236. device const char * src1,
  4237. device float * dst,
  4238. constant int64_t & ne00,
  4239. constant uint64_t & nb01,
  4240. constant uint64_t & nb02,
  4241. constant int64_t & ne10,
  4242. constant uint64_t & nb10,
  4243. constant uint64_t & nb11,
  4244. constant uint64_t & nb1,
  4245. constant uint64_t & nb2,
  4246. uint3 tgpig[[threadgroup_position_in_grid]],
  4247. uint tiitg[[thread_index_in_threadgroup]],
  4248. uint3 tptg [[threads_per_threadgroup]]) {
  4249. const int64_t i10 = tgpig.x;
  4250. const int64_t i11 = tgpig.y;
  4251. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4252. const int64_t i02 = i11;
  4253. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4254. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4255. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4256. }
  4257. }
  4258. kernel void kernel_get_rows_i32(
  4259. device const void * src0,
  4260. device const char * src1,
  4261. device int32_t * dst,
  4262. constant int64_t & ne00,
  4263. constant uint64_t & nb01,
  4264. constant uint64_t & nb02,
  4265. constant int64_t & ne10,
  4266. constant uint64_t & nb10,
  4267. constant uint64_t & nb11,
  4268. constant uint64_t & nb1,
  4269. constant uint64_t & nb2,
  4270. uint3 tgpig[[threadgroup_position_in_grid]],
  4271. uint tiitg[[thread_index_in_threadgroup]],
  4272. uint3 tptg [[threads_per_threadgroup]]) {
  4273. const int64_t i10 = tgpig.x;
  4274. const int64_t i11 = tgpig.y;
  4275. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4276. const int64_t i02 = i11;
  4277. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4278. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4279. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4280. }
  4281. }
  4282. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  4283. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  4284. #define BLOCK_SIZE_K 32
  4285. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  4286. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  4287. #define THREAD_PER_BLOCK 128
  4288. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  4289. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  4290. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  4291. #define SG_MAT_ROW 8
  4292. // each block_q contains 16*nl weights
  4293. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4294. void kernel_mul_mm_impl(device const uchar * src0,
  4295. device const uchar * src1,
  4296. device float * dst,
  4297. constant int64_t & ne00,
  4298. constant int64_t & ne02,
  4299. constant uint64_t & nb01,
  4300. constant uint64_t & nb02,
  4301. constant int64_t & ne12,
  4302. constant uint64_t & nb10,
  4303. constant uint64_t & nb11,
  4304. constant uint64_t & nb12,
  4305. constant int64_t & ne0,
  4306. constant int64_t & ne1,
  4307. constant uint & r2,
  4308. constant uint & r3,
  4309. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4310. uint3 tgpig[[threadgroup_position_in_grid]],
  4311. uint tiitg[[thread_index_in_threadgroup]],
  4312. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4313. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4314. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4315. const uint r0 = tgpig.y;
  4316. const uint r1 = tgpig.x;
  4317. const uint im = tgpig.z;
  4318. // if this block is of 64x32 shape or smaller
  4319. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4320. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4321. // a thread shouldn't load data outside of the matrix
  4322. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4323. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4324. simdgroup_half8x8 ma[4];
  4325. simdgroup_float8x8 mb[2];
  4326. simdgroup_float8x8 c_res[8];
  4327. for (int i = 0; i < 8; i++){
  4328. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4329. }
  4330. short il = (tiitg % THREAD_PER_ROW);
  4331. const uint i12 = im%ne12;
  4332. const uint i13 = im/ne12;
  4333. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4334. ushort offset1 = il/nl;
  4335. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4336. device const float * y = (device const float *)(src1
  4337. + nb12 * im
  4338. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4339. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4340. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4341. // load data and store to threadgroup memory
  4342. half4x4 temp_a;
  4343. dequantize_func(x, il, temp_a);
  4344. threadgroup_barrier(mem_flags::mem_threadgroup);
  4345. #pragma unroll(16)
  4346. for (int i = 0; i < 16; i++) {
  4347. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4348. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4349. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4350. }
  4351. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4352. il = (il + 2 < nl) ? il + 2 : il % 2;
  4353. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4354. y += BLOCK_SIZE_K;
  4355. threadgroup_barrier(mem_flags::mem_threadgroup);
  4356. // load matrices from threadgroup memory and conduct outer products
  4357. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4358. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4359. #pragma unroll(4)
  4360. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4361. #pragma unroll(4)
  4362. for (int i = 0; i < 4; i++) {
  4363. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4364. }
  4365. simdgroup_barrier(mem_flags::mem_none);
  4366. #pragma unroll(2)
  4367. for (int i = 0; i < 2; i++) {
  4368. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4369. }
  4370. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4371. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4372. #pragma unroll(8)
  4373. for (int i = 0; i < 8; i++){
  4374. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4375. }
  4376. }
  4377. }
  4378. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4379. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4380. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4381. for (int i = 0; i < 8; i++) {
  4382. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4383. }
  4384. } else {
  4385. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4386. threadgroup_barrier(mem_flags::mem_threadgroup);
  4387. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4388. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4389. for (int i = 0; i < 8; i++) {
  4390. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4391. }
  4392. threadgroup_barrier(mem_flags::mem_threadgroup);
  4393. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4394. if (sgitg == 0) {
  4395. for (int i = 0; i < n_rows; i++) {
  4396. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4397. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4398. }
  4399. }
  4400. }
  4401. }
  4402. }
  4403. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4404. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4405. void kernel_mul_mm_id_impl(
  4406. device const uchar * src0,
  4407. device const uchar * src1,
  4408. threadgroup short * src1ids,
  4409. device float * dst,
  4410. constant int64_t & ne00,
  4411. constant int64_t & ne02,
  4412. constant uint64_t & nb01,
  4413. constant uint64_t & nb02,
  4414. constant int64_t & ne12,
  4415. constant uint64_t & nb10,
  4416. constant uint64_t & nb11,
  4417. constant uint64_t & nb12,
  4418. constant int64_t & ne0,
  4419. int64_t ne1,
  4420. constant uint & r2,
  4421. constant uint & r3,
  4422. threadgroup uchar * shared_memory,
  4423. uint3 tgpig[[threadgroup_position_in_grid]],
  4424. uint tiitg[[thread_index_in_threadgroup]],
  4425. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4426. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4427. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4428. const uint r0 = tgpig.y;
  4429. const uint r1 = tgpig.x;
  4430. const uint im = tgpig.z;
  4431. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4432. // if this block is of 64x32 shape or smaller
  4433. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4434. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4435. // a thread shouldn't load data outside of the matrix
  4436. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4437. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4438. simdgroup_half8x8 ma[4];
  4439. simdgroup_float8x8 mb[2];
  4440. simdgroup_float8x8 c_res[8];
  4441. for (int i = 0; i < 8; i++){
  4442. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4443. }
  4444. short il = (tiitg % THREAD_PER_ROW);
  4445. const uint i12 = im%ne12;
  4446. const uint i13 = im/ne12;
  4447. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4448. ushort offset1 = il/nl;
  4449. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4450. device const float * y = (device const float *)(src1
  4451. + nb12 * im
  4452. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4453. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4454. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4455. // load data and store to threadgroup memory
  4456. half4x4 temp_a;
  4457. dequantize_func(x, il, temp_a);
  4458. threadgroup_barrier(mem_flags::mem_threadgroup);
  4459. for (int i = 0; i < 16; i++) {
  4460. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4461. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4462. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4463. }
  4464. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4465. il = (il + 2 < nl) ? il + 2 : il % 2;
  4466. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4467. y += BLOCK_SIZE_K;
  4468. threadgroup_barrier(mem_flags::mem_threadgroup);
  4469. // load matrices from threadgroup memory and conduct outer products
  4470. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4471. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4472. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4473. for (int i = 0; i < 4; i++) {
  4474. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4475. }
  4476. simdgroup_barrier(mem_flags::mem_none);
  4477. for (int i = 0; i < 2; i++) {
  4478. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4479. }
  4480. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4481. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4482. for (int i = 0; i < 8; i++){
  4483. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4484. }
  4485. }
  4486. }
  4487. {
  4488. threadgroup_barrier(mem_flags::mem_threadgroup);
  4489. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4490. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4491. for (int i = 0; i < 8; i++) {
  4492. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4493. }
  4494. threadgroup_barrier(mem_flags::mem_threadgroup);
  4495. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4496. if (sgitg == 0) {
  4497. for (int i = 0; i < n_rows; i++) {
  4498. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4499. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4500. }
  4501. }
  4502. }
  4503. }
  4504. }
  4505. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4506. kernel void kernel_mul_mm(device const uchar * src0,
  4507. device const uchar * src1,
  4508. device float * dst,
  4509. constant int64_t & ne00,
  4510. constant int64_t & ne02,
  4511. constant uint64_t & nb01,
  4512. constant uint64_t & nb02,
  4513. constant int64_t & ne12,
  4514. constant uint64_t & nb10,
  4515. constant uint64_t & nb11,
  4516. constant uint64_t & nb12,
  4517. constant int64_t & ne0,
  4518. constant int64_t & ne1,
  4519. constant uint & r2,
  4520. constant uint & r3,
  4521. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4522. uint3 tgpig[[threadgroup_position_in_grid]],
  4523. uint tiitg[[thread_index_in_threadgroup]],
  4524. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4525. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4526. src0,
  4527. src1,
  4528. dst,
  4529. ne00,
  4530. ne02,
  4531. nb01,
  4532. nb02,
  4533. ne12,
  4534. nb10,
  4535. nb11,
  4536. nb12,
  4537. ne0,
  4538. ne1,
  4539. r2,
  4540. r3,
  4541. shared_memory,
  4542. tgpig,
  4543. tiitg,
  4544. sgitg);
  4545. }
  4546. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4547. kernel void kernel_mul_mm_id(
  4548. device const uchar * ids,
  4549. device const uchar * src1,
  4550. device float * dst,
  4551. constant uint64_t & nbi1,
  4552. constant int64_t & ne00,
  4553. constant int64_t & ne02,
  4554. constant uint64_t & nb01,
  4555. constant uint64_t & nb02,
  4556. constant int64_t & ne12,
  4557. constant int64_t & ne13,
  4558. constant uint64_t & nb10,
  4559. constant uint64_t & nb11,
  4560. constant uint64_t & nb12,
  4561. constant int64_t & ne0,
  4562. constant int64_t & ne1,
  4563. constant uint64_t & nb1,
  4564. constant uint & r2,
  4565. constant uint & r3,
  4566. constant int & idx,
  4567. device const uchar * src00,
  4568. device const uchar * src01,
  4569. device const uchar * src02,
  4570. device const uchar * src03,
  4571. device const uchar * src04,
  4572. device const uchar * src05,
  4573. device const uchar * src06,
  4574. device const uchar * src07,
  4575. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4576. uint3 tgpig[[threadgroup_position_in_grid]],
  4577. uint tiitg[[thread_index_in_threadgroup]],
  4578. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4579. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4580. // expert id
  4581. const int32_t id = tgpig.z/(ne12*ne13);
  4582. tgpig.z = tgpig.z%(ne12*ne13);
  4583. // row indices of src1 for expert id
  4584. threadgroup short * src1ids = (threadgroup short *)(shared_memory + 8192);
  4585. int64_t _ne1 = 0;
  4586. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4587. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4588. src1ids[_ne1++] = i1;
  4589. }
  4590. }
  4591. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4592. src0s[id],
  4593. src1,
  4594. src1ids,
  4595. dst,
  4596. ne00,
  4597. ne02,
  4598. nb01,
  4599. nb02,
  4600. ne12,
  4601. nb10,
  4602. nb11,
  4603. nb12,
  4604. ne0,
  4605. _ne1,
  4606. r2,
  4607. r3,
  4608. shared_memory,
  4609. tgpig,
  4610. tiitg,
  4611. sgitg);
  4612. }
  4613. #if QK_K == 256
  4614. #define QK_NL 16
  4615. #else
  4616. #define QK_NL 4
  4617. #endif
  4618. //
  4619. // get rows
  4620. //
  4621. typedef void (get_rows_t)(
  4622. device const void * src0,
  4623. device const char * src1,
  4624. device float * dst,
  4625. constant int64_t & ne00,
  4626. constant uint64_t & nb01,
  4627. constant uint64_t & nb02,
  4628. constant int64_t & ne10,
  4629. constant uint64_t & nb10,
  4630. constant uint64_t & nb11,
  4631. constant uint64_t & nb1,
  4632. constant uint64_t & nb2,
  4633. uint3, uint, uint3);
  4634. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4635. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4636. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4637. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4638. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4639. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4640. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4641. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4642. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4643. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4644. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4645. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4646. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4647. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4648. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4649. template [[host_name("kernel_get_rows_iq3_s")]] kernel get_rows_t kernel_get_rows<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4650. template [[host_name("kernel_get_rows_iq2_s")]] kernel get_rows_t kernel_get_rows<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4651. template [[host_name("kernel_get_rows_iq1_s")]] kernel get_rows_t kernel_get_rows<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4652. template [[host_name("kernel_get_rows_iq4_nl")]] kernel get_rows_t kernel_get_rows<block_iq4_nl, 2, dequantize_iq4_nl>;
  4653. #if QK_K == 64
  4654. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, 2, dequantize_iq4_xs>;
  4655. #else
  4656. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4657. #endif
  4658. //
  4659. // matrix-matrix multiplication
  4660. //
  4661. typedef void (mat_mm_t)(
  4662. device const uchar * src0,
  4663. device const uchar * src1,
  4664. device float * dst,
  4665. constant int64_t & ne00,
  4666. constant int64_t & ne02,
  4667. constant uint64_t & nb01,
  4668. constant uint64_t & nb02,
  4669. constant int64_t & ne12,
  4670. constant uint64_t & nb10,
  4671. constant uint64_t & nb11,
  4672. constant uint64_t & nb12,
  4673. constant int64_t & ne0,
  4674. constant int64_t & ne1,
  4675. constant uint & r2,
  4676. constant uint & r3,
  4677. threadgroup uchar *,
  4678. uint3, uint, uint);
  4679. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  4680. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  4681. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  4682. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  4683. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  4684. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  4685. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  4686. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  4687. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  4688. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  4689. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  4690. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  4691. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4692. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4693. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4694. template [[host_name("kernel_mul_mm_iq3_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4695. template [[host_name("kernel_mul_mm_iq2_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4696. template [[host_name("kernel_mul_mm_iq1_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4697. template [[host_name("kernel_mul_mm_iq4_nl_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_nl>;
  4698. #if QK_K == 64
  4699. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_xs>;
  4700. #else
  4701. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4702. #endif
  4703. //
  4704. // indirect matrix-matrix multiplication
  4705. //
  4706. typedef void (mat_mm_id_t)(
  4707. device const uchar * ids,
  4708. device const uchar * src1,
  4709. device float * dst,
  4710. constant uint64_t & nbi1,
  4711. constant int64_t & ne00,
  4712. constant int64_t & ne02,
  4713. constant uint64_t & nb01,
  4714. constant uint64_t & nb02,
  4715. constant int64_t & ne12,
  4716. constant int64_t & ne13,
  4717. constant uint64_t & nb10,
  4718. constant uint64_t & nb11,
  4719. constant uint64_t & nb12,
  4720. constant int64_t & ne0,
  4721. constant int64_t & ne1,
  4722. constant uint64_t & nb1,
  4723. constant uint & r2,
  4724. constant uint & r3,
  4725. constant int & idx,
  4726. device const uchar * src00,
  4727. device const uchar * src01,
  4728. device const uchar * src02,
  4729. device const uchar * src03,
  4730. device const uchar * src04,
  4731. device const uchar * src05,
  4732. device const uchar * src06,
  4733. device const uchar * src07,
  4734. threadgroup uchar *,
  4735. uint3, uint, uint);
  4736. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  4737. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  4738. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  4739. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  4740. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  4741. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  4742. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  4743. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  4744. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  4745. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  4746. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  4747. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  4748. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4749. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4750. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4751. template [[host_name("kernel_mul_mm_id_iq3_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4752. template [[host_name("kernel_mul_mm_id_iq2_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4753. template [[host_name("kernel_mul_mm_id_iq1_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4754. template [[host_name("kernel_mul_mm_id_iq4_nl_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_nl, 2, dequantize_iq4_nl>;
  4755. #if QK_K == 64
  4756. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, 2, dequantize_iq4_xs>;
  4757. #else
  4758. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4759. #endif
  4760. //
  4761. // matrix-vector multiplication
  4762. //
  4763. [[host_name("kernel_mul_mv_id_f32_f32")]]
  4764. kernel void kernel_mul_mv_id_f32_f32(
  4765. device const char * ids,
  4766. device const char * src1,
  4767. device float * dst,
  4768. constant uint64_t & nbi1,
  4769. constant int64_t & ne00,
  4770. constant int64_t & ne01,
  4771. constant int64_t & ne02,
  4772. constant uint64_t & nb00,
  4773. constant uint64_t & nb01,
  4774. constant uint64_t & nb02,
  4775. constant int64_t & ne10,
  4776. constant int64_t & ne11,
  4777. constant int64_t & ne12,
  4778. constant int64_t & ne13,
  4779. constant uint64_t & nb10,
  4780. constant uint64_t & nb11,
  4781. constant uint64_t & nb12,
  4782. constant int64_t & ne0,
  4783. constant int64_t & ne1,
  4784. constant uint64_t & nb1,
  4785. constant uint & r2,
  4786. constant uint & r3,
  4787. constant int & idx,
  4788. device const char * src00,
  4789. device const char * src01,
  4790. device const char * src02,
  4791. device const char * src03,
  4792. device const char * src04,
  4793. device const char * src05,
  4794. device const char * src06,
  4795. device const char * src07,
  4796. uint3 tgpig[[threadgroup_position_in_grid]],
  4797. uint tiitg[[thread_index_in_threadgroup]],
  4798. uint tiisg[[thread_index_in_simdgroup]],
  4799. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4800. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4801. const int64_t bid = tgpig.z/(ne12*ne13);
  4802. tgpig.z = tgpig.z%(ne12*ne13);
  4803. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4804. kernel_mul_mv_f32_f32_impl(
  4805. src0[id],
  4806. src1 + bid*nb11,
  4807. dst + bid*ne0,
  4808. ne00,
  4809. ne01,
  4810. ne02,
  4811. nb00,
  4812. nb01,
  4813. nb02,
  4814. ne10,
  4815. ne11,
  4816. ne12,
  4817. nb10,
  4818. nb11,
  4819. nb12,
  4820. ne0,
  4821. ne1,
  4822. r2,
  4823. r3,
  4824. tgpig,
  4825. tiisg);
  4826. }
  4827. [[host_name("kernel_mul_mv_id_f16_f32")]]
  4828. kernel void kernel_mul_mv_id_f16_f32(
  4829. device const char * ids,
  4830. device const char * src1,
  4831. device float * dst,
  4832. constant uint64_t & nbi1,
  4833. constant int64_t & ne00,
  4834. constant int64_t & ne01,
  4835. constant int64_t & ne02,
  4836. constant uint64_t & nb00,
  4837. constant uint64_t & nb01,
  4838. constant uint64_t & nb02,
  4839. constant int64_t & ne10,
  4840. constant int64_t & ne11,
  4841. constant int64_t & ne12,
  4842. constant int64_t & ne13,
  4843. constant uint64_t & nb10,
  4844. constant uint64_t & nb11,
  4845. constant uint64_t & nb12,
  4846. constant int64_t & ne0,
  4847. constant int64_t & ne1,
  4848. constant uint64_t & nb1,
  4849. constant uint & r2,
  4850. constant uint & r3,
  4851. constant int & idx,
  4852. device const char * src00,
  4853. device const char * src01,
  4854. device const char * src02,
  4855. device const char * src03,
  4856. device const char * src04,
  4857. device const char * src05,
  4858. device const char * src06,
  4859. device const char * src07,
  4860. uint3 tgpig[[threadgroup_position_in_grid]],
  4861. uint tiitg[[thread_index_in_threadgroup]],
  4862. uint tiisg[[thread_index_in_simdgroup]],
  4863. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4864. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4865. const int64_t bid = tgpig.z/(ne12*ne13);
  4866. tgpig.z = tgpig.z%(ne12*ne13);
  4867. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4868. kernel_mul_mv_f16_f32_impl(
  4869. src0[id],
  4870. src1 + bid*nb11,
  4871. dst + bid*ne0,
  4872. ne00,
  4873. ne01,
  4874. ne02,
  4875. nb00,
  4876. nb01,
  4877. nb02,
  4878. ne10,
  4879. ne11,
  4880. ne12,
  4881. nb10,
  4882. nb11,
  4883. nb12,
  4884. ne0,
  4885. ne1,
  4886. r2,
  4887. r3,
  4888. tgpig,
  4889. tiisg);
  4890. }
  4891. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  4892. kernel void kernel_mul_mv_id_q8_0_f32(
  4893. device const char * ids,
  4894. device const char * src1,
  4895. device float * dst,
  4896. constant uint64_t & nbi1,
  4897. constant int64_t & ne00,
  4898. constant int64_t & ne01,
  4899. constant int64_t & ne02,
  4900. constant uint64_t & nb00,
  4901. constant uint64_t & nb01,
  4902. constant uint64_t & nb02,
  4903. constant int64_t & ne10,
  4904. constant int64_t & ne11,
  4905. constant int64_t & ne12,
  4906. constant int64_t & ne13,
  4907. constant uint64_t & nb10,
  4908. constant uint64_t & nb11,
  4909. constant uint64_t & nb12,
  4910. constant int64_t & ne0,
  4911. constant int64_t & ne1,
  4912. constant uint64_t & nb1,
  4913. constant uint & r2,
  4914. constant uint & r3,
  4915. constant int & idx,
  4916. device const char * src00,
  4917. device const char * src01,
  4918. device const char * src02,
  4919. device const char * src03,
  4920. device const char * src04,
  4921. device const char * src05,
  4922. device const char * src06,
  4923. device const char * src07,
  4924. uint3 tgpig[[threadgroup_position_in_grid]],
  4925. uint tiitg[[thread_index_in_threadgroup]],
  4926. uint tiisg[[thread_index_in_simdgroup]],
  4927. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4928. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4929. const int64_t bid = tgpig.z/(ne12*ne13);
  4930. tgpig.z = tgpig.z%(ne12*ne13);
  4931. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4932. kernel_mul_mv_q8_0_f32_impl(
  4933. src0[id],
  4934. (device const float *) (src1 + bid*nb11),
  4935. dst + bid*ne0,
  4936. ne00,
  4937. ne01,
  4938. ne02,
  4939. ne10,
  4940. ne12,
  4941. ne0,
  4942. ne1,
  4943. r2,
  4944. r3,
  4945. tgpig,
  4946. tiisg,
  4947. sgitg);
  4948. }
  4949. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  4950. kernel void kernel_mul_mv_id_q4_0_f32(
  4951. device const char * ids,
  4952. device const char * src1,
  4953. device float * dst,
  4954. constant uint64_t & nbi1,
  4955. constant int64_t & ne00,
  4956. constant int64_t & ne01,
  4957. constant int64_t & ne02,
  4958. constant uint64_t & nb00,
  4959. constant uint64_t & nb01,
  4960. constant uint64_t & nb02,
  4961. constant int64_t & ne10,
  4962. constant int64_t & ne11,
  4963. constant int64_t & ne12,
  4964. constant int64_t & ne13,
  4965. constant uint64_t & nb10,
  4966. constant uint64_t & nb11,
  4967. constant uint64_t & nb12,
  4968. constant int64_t & ne0,
  4969. constant int64_t & ne1,
  4970. constant uint64_t & nb1,
  4971. constant uint & r2,
  4972. constant uint & r3,
  4973. constant int & idx,
  4974. device const char * src00,
  4975. device const char * src01,
  4976. device const char * src02,
  4977. device const char * src03,
  4978. device const char * src04,
  4979. device const char * src05,
  4980. device const char * src06,
  4981. device const char * src07,
  4982. uint3 tgpig[[threadgroup_position_in_grid]],
  4983. uint tiitg[[thread_index_in_threadgroup]],
  4984. uint tiisg[[thread_index_in_simdgroup]],
  4985. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4986. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4987. const int64_t bid = tgpig.z/(ne12*ne13);
  4988. tgpig.z = tgpig.z%(ne12*ne13);
  4989. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4990. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4991. src0[id],
  4992. (device const float *) (src1 + bid*nb11),
  4993. dst + bid*ne0,
  4994. ne00,
  4995. ne01,
  4996. ne02,
  4997. ne10,
  4998. ne12,
  4999. ne0,
  5000. ne1,
  5001. r2,
  5002. r3,
  5003. tgpig,
  5004. tiisg,
  5005. sgitg);
  5006. }
  5007. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  5008. kernel void kernel_mul_mv_id_q4_1_f32(
  5009. device const char * ids,
  5010. device const char * src1,
  5011. device float * dst,
  5012. constant uint64_t & nbi1,
  5013. constant int64_t & ne00,
  5014. constant int64_t & ne01,
  5015. constant int64_t & ne02,
  5016. constant uint64_t & nb00,
  5017. constant uint64_t & nb01,
  5018. constant uint64_t & nb02,
  5019. constant int64_t & ne10,
  5020. constant int64_t & ne11,
  5021. constant int64_t & ne12,
  5022. constant int64_t & ne13,
  5023. constant uint64_t & nb10,
  5024. constant uint64_t & nb11,
  5025. constant uint64_t & nb12,
  5026. constant int64_t & ne0,
  5027. constant int64_t & ne1,
  5028. constant uint64_t & nb1,
  5029. constant uint & r2,
  5030. constant uint & r3,
  5031. constant int & idx,
  5032. device const char * src00,
  5033. device const char * src01,
  5034. device const char * src02,
  5035. device const char * src03,
  5036. device const char * src04,
  5037. device const char * src05,
  5038. device const char * src06,
  5039. device const char * src07,
  5040. uint3 tgpig[[threadgroup_position_in_grid]],
  5041. uint tiitg[[thread_index_in_threadgroup]],
  5042. uint tiisg[[thread_index_in_simdgroup]],
  5043. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5044. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5045. const int64_t bid = tgpig.z/(ne12*ne13);
  5046. tgpig.z = tgpig.z%(ne12*ne13);
  5047. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5048. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5049. src0[id],
  5050. (device const float *) (src1 + bid*nb11),
  5051. dst + bid*ne0,
  5052. ne00,
  5053. ne01,
  5054. ne02,
  5055. ne10,
  5056. ne12,
  5057. ne0,
  5058. ne1,
  5059. r2,
  5060. r3,
  5061. tgpig,
  5062. tiisg,
  5063. sgitg);
  5064. }
  5065. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  5066. kernel void kernel_mul_mv_id_q5_0_f32(
  5067. device const char * ids,
  5068. device const char * src1,
  5069. device float * dst,
  5070. constant uint64_t & nbi1,
  5071. constant int64_t & ne00,
  5072. constant int64_t & ne01,
  5073. constant int64_t & ne02,
  5074. constant uint64_t & nb00,
  5075. constant uint64_t & nb01,
  5076. constant uint64_t & nb02,
  5077. constant int64_t & ne10,
  5078. constant int64_t & ne11,
  5079. constant int64_t & ne12,
  5080. constant int64_t & ne13,
  5081. constant uint64_t & nb10,
  5082. constant uint64_t & nb11,
  5083. constant uint64_t & nb12,
  5084. constant int64_t & ne0,
  5085. constant int64_t & ne1,
  5086. constant uint64_t & nb1,
  5087. constant uint & r2,
  5088. constant uint & r3,
  5089. constant int & idx,
  5090. device const char * src00,
  5091. device const char * src01,
  5092. device const char * src02,
  5093. device const char * src03,
  5094. device const char * src04,
  5095. device const char * src05,
  5096. device const char * src06,
  5097. device const char * src07,
  5098. uint3 tgpig[[threadgroup_position_in_grid]],
  5099. uint tiitg[[thread_index_in_threadgroup]],
  5100. uint tiisg[[thread_index_in_simdgroup]],
  5101. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5102. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5103. const int64_t bid = tgpig.z/(ne12*ne13);
  5104. tgpig.z = tgpig.z%(ne12*ne13);
  5105. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5106. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5107. src0[id],
  5108. (device const float *) (src1 + bid*nb11),
  5109. dst + bid*ne0,
  5110. ne00,
  5111. ne01,
  5112. ne02,
  5113. ne10,
  5114. ne12,
  5115. ne0,
  5116. ne1,
  5117. r2,
  5118. r3,
  5119. tgpig,
  5120. tiisg,
  5121. sgitg);
  5122. }
  5123. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  5124. kernel void kernel_mul_mv_id_q5_1_f32(
  5125. device const char * ids,
  5126. device const char * src1,
  5127. device float * dst,
  5128. constant uint64_t & nbi1,
  5129. constant int64_t & ne00,
  5130. constant int64_t & ne01,
  5131. constant int64_t & ne02,
  5132. constant uint64_t & nb00,
  5133. constant uint64_t & nb01,
  5134. constant uint64_t & nb02,
  5135. constant int64_t & ne10,
  5136. constant int64_t & ne11,
  5137. constant int64_t & ne12,
  5138. constant int64_t & ne13,
  5139. constant uint64_t & nb10,
  5140. constant uint64_t & nb11,
  5141. constant uint64_t & nb12,
  5142. constant int64_t & ne0,
  5143. constant int64_t & ne1,
  5144. constant uint64_t & nb1,
  5145. constant uint & r2,
  5146. constant uint & r3,
  5147. constant int & idx,
  5148. device const char * src00,
  5149. device const char * src01,
  5150. device const char * src02,
  5151. device const char * src03,
  5152. device const char * src04,
  5153. device const char * src05,
  5154. device const char * src06,
  5155. device const char * src07,
  5156. uint3 tgpig[[threadgroup_position_in_grid]],
  5157. uint tiitg[[thread_index_in_threadgroup]],
  5158. uint tiisg[[thread_index_in_simdgroup]],
  5159. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5160. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5161. const int64_t bid = tgpig.z/(ne12*ne13);
  5162. tgpig.z = tgpig.z%(ne12*ne13);
  5163. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5164. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5165. src0[id],
  5166. (device const float *) (src1 + bid*nb11),
  5167. dst + bid*ne0,
  5168. ne00,
  5169. ne01,
  5170. ne02,
  5171. ne10,
  5172. ne12,
  5173. ne0,
  5174. ne1,
  5175. r2,
  5176. r3,
  5177. tgpig,
  5178. tiisg,
  5179. sgitg);
  5180. }
  5181. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  5182. kernel void kernel_mul_mv_id_q2_K_f32(
  5183. device const char * ids,
  5184. device const char * src1,
  5185. device float * dst,
  5186. constant uint64_t & nbi1,
  5187. constant int64_t & ne00,
  5188. constant int64_t & ne01,
  5189. constant int64_t & ne02,
  5190. constant uint64_t & nb00,
  5191. constant uint64_t & nb01,
  5192. constant uint64_t & nb02,
  5193. constant int64_t & ne10,
  5194. constant int64_t & ne11,
  5195. constant int64_t & ne12,
  5196. constant int64_t & ne13,
  5197. constant uint64_t & nb10,
  5198. constant uint64_t & nb11,
  5199. constant uint64_t & nb12,
  5200. constant int64_t & ne0,
  5201. constant int64_t & ne1,
  5202. constant uint64_t & nb1,
  5203. constant uint & r2,
  5204. constant uint & r3,
  5205. constant int & idx,
  5206. device const char * src00,
  5207. device const char * src01,
  5208. device const char * src02,
  5209. device const char * src03,
  5210. device const char * src04,
  5211. device const char * src05,
  5212. device const char * src06,
  5213. device const char * src07,
  5214. uint3 tgpig[[threadgroup_position_in_grid]],
  5215. uint tiitg[[thread_index_in_threadgroup]],
  5216. uint tiisg[[thread_index_in_simdgroup]],
  5217. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5218. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5219. const int64_t bid = tgpig.z/(ne12*ne13);
  5220. tgpig.z = tgpig.z%(ne12*ne13);
  5221. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5222. kernel_mul_mv_q2_K_f32_impl(
  5223. src0[id],
  5224. (device const float *) (src1 + bid*nb11),
  5225. dst + bid*ne0,
  5226. ne00,
  5227. ne01,
  5228. ne02,
  5229. ne10,
  5230. ne12,
  5231. ne0,
  5232. ne1,
  5233. r2,
  5234. r3,
  5235. tgpig,
  5236. tiisg,
  5237. sgitg);
  5238. }
  5239. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  5240. kernel void kernel_mul_mv_id_q3_K_f32(
  5241. device const char * ids,
  5242. device const char * src1,
  5243. device float * dst,
  5244. constant uint64_t & nbi1,
  5245. constant int64_t & ne00,
  5246. constant int64_t & ne01,
  5247. constant int64_t & ne02,
  5248. constant uint64_t & nb00,
  5249. constant uint64_t & nb01,
  5250. constant uint64_t & nb02,
  5251. constant int64_t & ne10,
  5252. constant int64_t & ne11,
  5253. constant int64_t & ne12,
  5254. constant int64_t & ne13,
  5255. constant uint64_t & nb10,
  5256. constant uint64_t & nb11,
  5257. constant uint64_t & nb12,
  5258. constant int64_t & ne0,
  5259. constant int64_t & ne1,
  5260. constant uint64_t & nb1,
  5261. constant uint & r2,
  5262. constant uint & r3,
  5263. constant int & idx,
  5264. device const char * src00,
  5265. device const char * src01,
  5266. device const char * src02,
  5267. device const char * src03,
  5268. device const char * src04,
  5269. device const char * src05,
  5270. device const char * src06,
  5271. device const char * src07,
  5272. uint3 tgpig[[threadgroup_position_in_grid]],
  5273. uint tiitg[[thread_index_in_threadgroup]],
  5274. uint tiisg[[thread_index_in_simdgroup]],
  5275. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5276. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5277. const int64_t bid = tgpig.z/(ne12*ne13);
  5278. tgpig.z = tgpig.z%(ne12*ne13);
  5279. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5280. kernel_mul_mv_q3_K_f32_impl(
  5281. src0[id],
  5282. (device const float *) (src1 + bid*nb11),
  5283. dst + bid*ne0,
  5284. ne00,
  5285. ne01,
  5286. ne02,
  5287. ne10,
  5288. ne12,
  5289. ne0,
  5290. ne1,
  5291. r2,
  5292. r3,
  5293. tgpig,
  5294. tiisg,
  5295. sgitg);
  5296. }
  5297. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  5298. kernel void kernel_mul_mv_id_q4_K_f32(
  5299. device const char * ids,
  5300. device const char * src1,
  5301. device float * dst,
  5302. constant uint64_t & nbi1,
  5303. constant int64_t & ne00,
  5304. constant int64_t & ne01,
  5305. constant int64_t & ne02,
  5306. constant uint64_t & nb00,
  5307. constant uint64_t & nb01,
  5308. constant uint64_t & nb02,
  5309. constant int64_t & ne10,
  5310. constant int64_t & ne11,
  5311. constant int64_t & ne12,
  5312. constant int64_t & ne13,
  5313. constant uint64_t & nb10,
  5314. constant uint64_t & nb11,
  5315. constant uint64_t & nb12,
  5316. constant int64_t & ne0,
  5317. constant int64_t & ne1,
  5318. constant uint64_t & nb1,
  5319. constant uint & r2,
  5320. constant uint & r3,
  5321. constant int & idx,
  5322. device const char * src00,
  5323. device const char * src01,
  5324. device const char * src02,
  5325. device const char * src03,
  5326. device const char * src04,
  5327. device const char * src05,
  5328. device const char * src06,
  5329. device const char * src07,
  5330. uint3 tgpig[[threadgroup_position_in_grid]],
  5331. uint tiitg[[thread_index_in_threadgroup]],
  5332. uint tiisg[[thread_index_in_simdgroup]],
  5333. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5334. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5335. const int64_t bid = tgpig.z/(ne12*ne13);
  5336. tgpig.z = tgpig.z%(ne12*ne13);
  5337. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5338. kernel_mul_mv_q4_K_f32_impl(
  5339. src0[id],
  5340. (device const float *) (src1 + bid*nb11),
  5341. dst + bid*ne0,
  5342. ne00,
  5343. ne01,
  5344. ne02,
  5345. ne10,
  5346. ne12,
  5347. ne0,
  5348. ne1,
  5349. r2,
  5350. r3,
  5351. tgpig,
  5352. tiisg,
  5353. sgitg);
  5354. }
  5355. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5356. kernel void kernel_mul_mv_id_q5_K_f32(
  5357. device const char * ids,
  5358. device const char * src1,
  5359. device float * dst,
  5360. constant uint64_t & nbi1,
  5361. constant int64_t & ne00,
  5362. constant int64_t & ne01,
  5363. constant int64_t & ne02,
  5364. constant uint64_t & nb00,
  5365. constant uint64_t & nb01,
  5366. constant uint64_t & nb02,
  5367. constant int64_t & ne10,
  5368. constant int64_t & ne11,
  5369. constant int64_t & ne12,
  5370. constant int64_t & ne13,
  5371. constant uint64_t & nb10,
  5372. constant uint64_t & nb11,
  5373. constant uint64_t & nb12,
  5374. constant int64_t & ne0,
  5375. constant int64_t & ne1,
  5376. constant uint64_t & nb1,
  5377. constant uint & r2,
  5378. constant uint & r3,
  5379. constant int & idx,
  5380. device const char * src00,
  5381. device const char * src01,
  5382. device const char * src02,
  5383. device const char * src03,
  5384. device const char * src04,
  5385. device const char * src05,
  5386. device const char * src06,
  5387. device const char * src07,
  5388. uint3 tgpig[[threadgroup_position_in_grid]],
  5389. uint tiitg[[thread_index_in_threadgroup]],
  5390. uint tiisg[[thread_index_in_simdgroup]],
  5391. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5392. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5393. const int64_t bid = tgpig.z/(ne12*ne13);
  5394. tgpig.z = tgpig.z%(ne12*ne13);
  5395. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5396. kernel_mul_mv_q5_K_f32_impl(
  5397. src0[id],
  5398. (device const float *) (src1 + bid*nb11),
  5399. dst + bid*ne0,
  5400. ne00,
  5401. ne01,
  5402. ne02,
  5403. ne10,
  5404. ne12,
  5405. ne0,
  5406. ne1,
  5407. r2,
  5408. r3,
  5409. tgpig,
  5410. tiisg,
  5411. sgitg);
  5412. }
  5413. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5414. kernel void kernel_mul_mv_id_q6_K_f32(
  5415. device const char * ids,
  5416. device const char * src1,
  5417. device float * dst,
  5418. constant uint64_t & nbi1,
  5419. constant int64_t & ne00,
  5420. constant int64_t & ne01,
  5421. constant int64_t & ne02,
  5422. constant uint64_t & nb00,
  5423. constant uint64_t & nb01,
  5424. constant uint64_t & nb02,
  5425. constant int64_t & ne10,
  5426. constant int64_t & ne11,
  5427. constant int64_t & ne12,
  5428. constant int64_t & ne13,
  5429. constant uint64_t & nb10,
  5430. constant uint64_t & nb11,
  5431. constant uint64_t & nb12,
  5432. constant int64_t & ne0,
  5433. constant int64_t & ne1,
  5434. constant uint64_t & nb1,
  5435. constant uint & r2,
  5436. constant uint & r3,
  5437. constant int & idx,
  5438. device const char * src00,
  5439. device const char * src01,
  5440. device const char * src02,
  5441. device const char * src03,
  5442. device const char * src04,
  5443. device const char * src05,
  5444. device const char * src06,
  5445. device const char * src07,
  5446. uint3 tgpig[[threadgroup_position_in_grid]],
  5447. uint tiitg[[thread_index_in_threadgroup]],
  5448. uint tiisg[[thread_index_in_simdgroup]],
  5449. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5450. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5451. const int64_t bid = tgpig.z/(ne12*ne13);
  5452. tgpig.z = tgpig.z%(ne12*ne13);
  5453. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5454. kernel_mul_mv_q6_K_f32_impl(
  5455. src0[id],
  5456. (device const float *) (src1 + bid*nb11),
  5457. dst + bid*ne0,
  5458. ne00,
  5459. ne01,
  5460. ne02,
  5461. ne10,
  5462. ne12,
  5463. ne0,
  5464. ne1,
  5465. r2,
  5466. r3,
  5467. tgpig,
  5468. tiisg,
  5469. sgitg);
  5470. }
  5471. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5472. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5473. device const char * ids,
  5474. device const char * src1,
  5475. device float * dst,
  5476. constant uint64_t & nbi1,
  5477. constant int64_t & ne00,
  5478. constant int64_t & ne01,
  5479. constant int64_t & ne02,
  5480. constant uint64_t & nb00,
  5481. constant uint64_t & nb01,
  5482. constant uint64_t & nb02,
  5483. constant int64_t & ne10,
  5484. constant int64_t & ne11,
  5485. constant int64_t & ne12,
  5486. constant int64_t & ne13,
  5487. constant uint64_t & nb10,
  5488. constant uint64_t & nb11,
  5489. constant uint64_t & nb12,
  5490. constant int64_t & ne0,
  5491. constant int64_t & ne1,
  5492. constant uint64_t & nb1,
  5493. constant uint & r2,
  5494. constant uint & r3,
  5495. constant int & idx,
  5496. device const char * src00,
  5497. device const char * src01,
  5498. device const char * src02,
  5499. device const char * src03,
  5500. device const char * src04,
  5501. device const char * src05,
  5502. device const char * src06,
  5503. device const char * src07,
  5504. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5505. uint3 tgpig[[threadgroup_position_in_grid]],
  5506. uint tiitg[[thread_index_in_threadgroup]],
  5507. uint tiisg[[thread_index_in_simdgroup]],
  5508. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5509. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5510. const int64_t bid = tgpig.z/(ne12*ne13);
  5511. tgpig.z = tgpig.z%(ne12*ne13);
  5512. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5513. kernel_mul_mv_iq2_xxs_f32_impl(
  5514. src0[id],
  5515. (device const float *) (src1 + bid*nb11),
  5516. dst + bid*ne0,
  5517. ne00,
  5518. ne01,
  5519. ne02,
  5520. ne10,
  5521. ne12,
  5522. ne0,
  5523. ne1,
  5524. r2,
  5525. r3,
  5526. shared_values,
  5527. tgpig,
  5528. tiisg,
  5529. sgitg);
  5530. }
  5531. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5532. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5533. device const char * ids,
  5534. device const char * src1,
  5535. device float * dst,
  5536. constant uint64_t & nbi1,
  5537. constant int64_t & ne00,
  5538. constant int64_t & ne01,
  5539. constant int64_t & ne02,
  5540. constant uint64_t & nb00,
  5541. constant uint64_t & nb01,
  5542. constant uint64_t & nb02,
  5543. constant int64_t & ne10,
  5544. constant int64_t & ne11,
  5545. constant int64_t & ne12,
  5546. constant int64_t & ne13,
  5547. constant uint64_t & nb10,
  5548. constant uint64_t & nb11,
  5549. constant uint64_t & nb12,
  5550. constant int64_t & ne0,
  5551. constant int64_t & ne1,
  5552. constant uint64_t & nb1,
  5553. constant uint & r2,
  5554. constant uint & r3,
  5555. constant int & idx,
  5556. device const char * src00,
  5557. device const char * src01,
  5558. device const char * src02,
  5559. device const char * src03,
  5560. device const char * src04,
  5561. device const char * src05,
  5562. device const char * src06,
  5563. device const char * src07,
  5564. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5565. uint3 tgpig[[threadgroup_position_in_grid]],
  5566. uint tiitg[[thread_index_in_threadgroup]],
  5567. uint tiisg[[thread_index_in_simdgroup]],
  5568. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5569. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5570. const int64_t bid = tgpig.z/(ne12*ne13);
  5571. tgpig.z = tgpig.z%(ne12*ne13);
  5572. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5573. kernel_mul_mv_iq2_xs_f32_impl(
  5574. src0[id],
  5575. (device const float *) (src1 + bid*nb11),
  5576. dst + bid*ne0,
  5577. ne00,
  5578. ne01,
  5579. ne02,
  5580. ne10,
  5581. ne12,
  5582. ne0,
  5583. ne1,
  5584. r2,
  5585. r3,
  5586. shared_values,
  5587. tgpig,
  5588. tiisg,
  5589. sgitg);
  5590. }
  5591. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5592. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5593. device const char * ids,
  5594. device const char * src1,
  5595. device float * dst,
  5596. constant uint64_t & nbi1,
  5597. constant int64_t & ne00,
  5598. constant int64_t & ne01,
  5599. constant int64_t & ne02,
  5600. constant uint64_t & nb00,
  5601. constant uint64_t & nb01,
  5602. constant uint64_t & nb02,
  5603. constant int64_t & ne10,
  5604. constant int64_t & ne11,
  5605. constant int64_t & ne12,
  5606. constant int64_t & ne13,
  5607. constant uint64_t & nb10,
  5608. constant uint64_t & nb11,
  5609. constant uint64_t & nb12,
  5610. constant int64_t & ne0,
  5611. constant int64_t & ne1,
  5612. constant uint64_t & nb1,
  5613. constant uint & r2,
  5614. constant uint & r3,
  5615. constant int & idx,
  5616. device const char * src00,
  5617. device const char * src01,
  5618. device const char * src02,
  5619. device const char * src03,
  5620. device const char * src04,
  5621. device const char * src05,
  5622. device const char * src06,
  5623. device const char * src07,
  5624. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5625. uint3 tgpig[[threadgroup_position_in_grid]],
  5626. uint tiitg[[thread_index_in_threadgroup]],
  5627. uint tiisg[[thread_index_in_simdgroup]],
  5628. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5629. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5630. const int64_t bid = tgpig.z/(ne12*ne13);
  5631. tgpig.z = tgpig.z%(ne12*ne13);
  5632. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5633. kernel_mul_mv_iq3_xxs_f32_impl(
  5634. src0[id],
  5635. (device const float *) (src1 + bid*nb11),
  5636. dst + bid*ne0,
  5637. ne00,
  5638. ne01,
  5639. ne02,
  5640. ne10,
  5641. ne12,
  5642. ne0,
  5643. ne1,
  5644. r2,
  5645. r3,
  5646. shared_values,
  5647. tgpig,
  5648. tiisg,
  5649. sgitg);
  5650. }
  5651. [[host_name("kernel_mul_mv_id_iq3_s_f32")]]
  5652. kernel void kernel_mul_mv_id_iq3_s_f32(
  5653. device const char * ids,
  5654. device const char * src1,
  5655. device float * dst,
  5656. constant uint64_t & nbi1,
  5657. constant int64_t & ne00,
  5658. constant int64_t & ne01,
  5659. constant int64_t & ne02,
  5660. constant uint64_t & nb00,
  5661. constant uint64_t & nb01,
  5662. constant uint64_t & nb02,
  5663. constant int64_t & ne10,
  5664. constant int64_t & ne11,
  5665. constant int64_t & ne12,
  5666. constant int64_t & ne13,
  5667. constant uint64_t & nb10,
  5668. constant uint64_t & nb11,
  5669. constant uint64_t & nb12,
  5670. constant int64_t & ne0,
  5671. constant int64_t & ne1,
  5672. constant uint64_t & nb1,
  5673. constant uint & r2,
  5674. constant uint & r3,
  5675. constant int & idx,
  5676. device const char * src00,
  5677. device const char * src01,
  5678. device const char * src02,
  5679. device const char * src03,
  5680. device const char * src04,
  5681. device const char * src05,
  5682. device const char * src06,
  5683. device const char * src07,
  5684. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5685. uint3 tgpig[[threadgroup_position_in_grid]],
  5686. uint tiitg[[thread_index_in_threadgroup]],
  5687. uint tiisg[[thread_index_in_simdgroup]],
  5688. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5689. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5690. const int64_t bid = tgpig.z/(ne12*ne13);
  5691. tgpig.z = tgpig.z%(ne12*ne13);
  5692. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5693. kernel_mul_mv_iq3_s_f32_impl(
  5694. src0[id],
  5695. (device const float *) (src1 + bid*nb11),
  5696. dst + bid*ne0,
  5697. ne00,
  5698. ne01,
  5699. ne02,
  5700. ne10,
  5701. ne12,
  5702. ne0,
  5703. ne1,
  5704. r2,
  5705. r3,
  5706. shared_values,
  5707. tgpig,
  5708. tiisg,
  5709. sgitg);
  5710. }
  5711. [[host_name("kernel_mul_mv_id_iq2_s_f32")]]
  5712. kernel void kernel_mul_mv_id_iq2_s_f32(
  5713. device const char * ids,
  5714. device const char * src1,
  5715. device float * dst,
  5716. constant uint64_t & nbi1,
  5717. constant int64_t & ne00,
  5718. constant int64_t & ne01,
  5719. constant int64_t & ne02,
  5720. constant uint64_t & nb00,
  5721. constant uint64_t & nb01,
  5722. constant uint64_t & nb02,
  5723. constant int64_t & ne10,
  5724. constant int64_t & ne11,
  5725. constant int64_t & ne12,
  5726. constant int64_t & ne13,
  5727. constant uint64_t & nb10,
  5728. constant uint64_t & nb11,
  5729. constant uint64_t & nb12,
  5730. constant int64_t & ne0,
  5731. constant int64_t & ne1,
  5732. constant uint64_t & nb1,
  5733. constant uint & r2,
  5734. constant uint & r3,
  5735. constant int & idx,
  5736. device const char * src00,
  5737. device const char * src01,
  5738. device const char * src02,
  5739. device const char * src03,
  5740. device const char * src04,
  5741. device const char * src05,
  5742. device const char * src06,
  5743. device const char * src07,
  5744. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5745. uint3 tgpig[[threadgroup_position_in_grid]],
  5746. uint tiitg[[thread_index_in_threadgroup]],
  5747. uint tiisg[[thread_index_in_simdgroup]],
  5748. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5749. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5750. const int64_t bid = tgpig.z/(ne12*ne13);
  5751. tgpig.z = tgpig.z%(ne12*ne13);
  5752. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5753. kernel_mul_mv_iq2_s_f32_impl(
  5754. src0[id],
  5755. (device const float *) (src1 + bid*nb11),
  5756. dst + bid*ne0,
  5757. ne00,
  5758. ne01,
  5759. ne02,
  5760. ne10,
  5761. ne12,
  5762. ne0,
  5763. ne1,
  5764. r2,
  5765. r3,
  5766. shared_values,
  5767. tgpig,
  5768. tiisg,
  5769. sgitg);
  5770. }
  5771. [[host_name("kernel_mul_mv_id_iq1_s_f32")]]
  5772. kernel void kernel_mul_mv_id_iq1_s_f32(
  5773. device const char * ids,
  5774. device const char * src1,
  5775. device float * dst,
  5776. constant uint64_t & nbi1,
  5777. constant int64_t & ne00,
  5778. constant int64_t & ne01,
  5779. constant int64_t & ne02,
  5780. constant uint64_t & nb00,
  5781. constant uint64_t & nb01,
  5782. constant uint64_t & nb02,
  5783. constant int64_t & ne10,
  5784. constant int64_t & ne11,
  5785. constant int64_t & ne12,
  5786. constant int64_t & ne13,
  5787. constant uint64_t & nb10,
  5788. constant uint64_t & nb11,
  5789. constant uint64_t & nb12,
  5790. constant int64_t & ne0,
  5791. constant int64_t & ne1,
  5792. constant uint64_t & nb1,
  5793. constant uint & r2,
  5794. constant uint & r3,
  5795. constant int & idx,
  5796. device const char * src00,
  5797. device const char * src01,
  5798. device const char * src02,
  5799. device const char * src03,
  5800. device const char * src04,
  5801. device const char * src05,
  5802. device const char * src06,
  5803. device const char * src07,
  5804. uint3 tgpig[[threadgroup_position_in_grid]],
  5805. uint tiitg[[thread_index_in_threadgroup]],
  5806. uint tiisg[[thread_index_in_simdgroup]],
  5807. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5808. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5809. const int64_t bid = tgpig.z/(ne12*ne13);
  5810. tgpig.z = tgpig.z%(ne12*ne13);
  5811. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5812. kernel_mul_mv_iq1_s_f32_impl(
  5813. src0[id],
  5814. (device const float *) (src1 + bid*nb11),
  5815. dst + bid*ne0,
  5816. ne00,
  5817. ne01,
  5818. ne02,
  5819. ne10,
  5820. ne12,
  5821. ne0,
  5822. ne1,
  5823. r2,
  5824. r3,
  5825. tgpig,
  5826. tiisg,
  5827. sgitg);
  5828. }
  5829. [[host_name("kernel_mul_mv_id_iq4_nl_f32")]]
  5830. kernel void kernel_mul_mv_id_iq4_nl_f32(
  5831. device const char * ids,
  5832. device const char * src1,
  5833. device float * dst,
  5834. constant uint64_t & nbi1,
  5835. constant int64_t & ne00,
  5836. constant int64_t & ne01,
  5837. constant int64_t & ne02,
  5838. constant uint64_t & nb00,
  5839. constant uint64_t & nb01,
  5840. constant uint64_t & nb02,
  5841. constant int64_t & ne10,
  5842. constant int64_t & ne11,
  5843. constant int64_t & ne12,
  5844. constant int64_t & ne13,
  5845. constant uint64_t & nb10,
  5846. constant uint64_t & nb11,
  5847. constant uint64_t & nb12,
  5848. constant int64_t & ne0,
  5849. constant int64_t & ne1,
  5850. constant uint64_t & nb1,
  5851. constant uint & r2,
  5852. constant uint & r3,
  5853. constant int & idx,
  5854. device const char * src00,
  5855. device const char * src01,
  5856. device const char * src02,
  5857. device const char * src03,
  5858. device const char * src04,
  5859. device const char * src05,
  5860. device const char * src06,
  5861. device const char * src07,
  5862. threadgroup float * shared_values [[threadgroup(0)]],
  5863. uint3 tgpig[[threadgroup_position_in_grid]],
  5864. uint tiitg[[thread_index_in_threadgroup]],
  5865. uint tiisg[[thread_index_in_simdgroup]],
  5866. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5867. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5868. const int64_t bid = tgpig.z/(ne12*ne13);
  5869. tgpig.z = tgpig.z%(ne12*ne13);
  5870. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5871. kernel_mul_mv_iq4_nl_f32_impl(
  5872. src0[id],
  5873. (device const float *) (src1 + bid*nb11),
  5874. dst + bid*ne0,
  5875. ne00,
  5876. ne01,
  5877. ne02,
  5878. ne10,
  5879. ne12,
  5880. ne0,
  5881. ne1,
  5882. r2,
  5883. r3,
  5884. shared_values,
  5885. tgpig,
  5886. tiisg,
  5887. sgitg);
  5888. }
  5889. [[host_name("kernel_mul_mv_id_iq4_xs_f32")]]
  5890. kernel void kernel_mul_mv_id_iq4_xs_f32(
  5891. device const char * ids,
  5892. device const char * src1,
  5893. device float * dst,
  5894. constant uint64_t & nbi1,
  5895. constant int64_t & ne00,
  5896. constant int64_t & ne01,
  5897. constant int64_t & ne02,
  5898. constant uint64_t & nb00,
  5899. constant uint64_t & nb01,
  5900. constant uint64_t & nb02,
  5901. constant int64_t & ne10,
  5902. constant int64_t & ne11,
  5903. constant int64_t & ne12,
  5904. constant int64_t & ne13,
  5905. constant uint64_t & nb10,
  5906. constant uint64_t & nb11,
  5907. constant uint64_t & nb12,
  5908. constant int64_t & ne0,
  5909. constant int64_t & ne1,
  5910. constant uint64_t & nb1,
  5911. constant uint & r2,
  5912. constant uint & r3,
  5913. constant int & idx,
  5914. device const char * src00,
  5915. device const char * src01,
  5916. device const char * src02,
  5917. device const char * src03,
  5918. device const char * src04,
  5919. device const char * src05,
  5920. device const char * src06,
  5921. device const char * src07,
  5922. threadgroup float * shared_values [[threadgroup(0)]],
  5923. uint3 tgpig[[threadgroup_position_in_grid]],
  5924. uint tiitg[[thread_index_in_threadgroup]],
  5925. uint tiisg[[thread_index_in_simdgroup]],
  5926. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5927. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5928. const int64_t bid = tgpig.z/(ne12*ne13);
  5929. tgpig.z = tgpig.z%(ne12*ne13);
  5930. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5931. #if QK_K == 64
  5932. kernel_mul_mv_iq4_nl_f32_impl(
  5933. #else
  5934. kernel_mul_mv_iq4_xs_f32_impl(
  5935. #endif
  5936. src0[id],
  5937. (device const float *) (src1 + bid*nb11),
  5938. dst + bid*ne0,
  5939. ne00,
  5940. ne01,
  5941. ne02,
  5942. ne10,
  5943. ne12,
  5944. ne0,
  5945. ne1,
  5946. r2,
  5947. r3,
  5948. shared_values,
  5949. tgpig,
  5950. tiisg,
  5951. sgitg);
  5952. }