ggml-metal.metal 251 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208
  1. #define GGML_COMMON_DECL_METAL
  2. #define GGML_COMMON_IMPL_METAL
  3. #include "ggml-common.h"
  4. #include <metal_stdlib>
  5. using namespace metal;
  6. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  7. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  8. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  9. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  10. enum ggml_sort_order {
  11. GGML_SORT_ORDER_ASC,
  12. GGML_SORT_ORDER_DESC,
  13. };
  14. // general-purpose kernel for addition, multiplication and division of two tensors
  15. // pros: works for non-contiguous tensors, supports broadcast across all dims
  16. // cons: not very efficient
  17. kernel void kernel_add(
  18. device const char * src0,
  19. device const char * src1,
  20. device char * dst,
  21. constant int64_t & ne00,
  22. constant int64_t & ne01,
  23. constant int64_t & ne02,
  24. constant int64_t & ne03,
  25. constant uint64_t & nb00,
  26. constant uint64_t & nb01,
  27. constant uint64_t & nb02,
  28. constant uint64_t & nb03,
  29. constant int64_t & ne10,
  30. constant int64_t & ne11,
  31. constant int64_t & ne12,
  32. constant int64_t & ne13,
  33. constant uint64_t & nb10,
  34. constant uint64_t & nb11,
  35. constant uint64_t & nb12,
  36. constant uint64_t & nb13,
  37. constant int64_t & ne0,
  38. constant int64_t & ne1,
  39. constant int64_t & ne2,
  40. constant int64_t & ne3,
  41. constant uint64_t & nb0,
  42. constant uint64_t & nb1,
  43. constant uint64_t & nb2,
  44. constant uint64_t & nb3,
  45. constant int64_t & offs,
  46. uint3 tgpig[[threadgroup_position_in_grid]],
  47. uint3 tpitg[[thread_position_in_threadgroup]],
  48. uint3 ntg[[threads_per_threadgroup]]) {
  49. const int64_t i03 = tgpig.z;
  50. const int64_t i02 = tgpig.y;
  51. const int64_t i01 = tgpig.x;
  52. const int64_t i13 = i03 % ne13;
  53. const int64_t i12 = i02 % ne12;
  54. const int64_t i11 = i01 % ne11;
  55. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  56. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  57. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  58. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  59. const int i10 = i0 % ne10;
  60. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  61. }
  62. }
  63. kernel void kernel_mul(
  64. device const char * src0,
  65. device const char * src1,
  66. device char * dst,
  67. constant int64_t & ne00,
  68. constant int64_t & ne01,
  69. constant int64_t & ne02,
  70. constant int64_t & ne03,
  71. constant uint64_t & nb00,
  72. constant uint64_t & nb01,
  73. constant uint64_t & nb02,
  74. constant uint64_t & nb03,
  75. constant int64_t & ne10,
  76. constant int64_t & ne11,
  77. constant int64_t & ne12,
  78. constant int64_t & ne13,
  79. constant uint64_t & nb10,
  80. constant uint64_t & nb11,
  81. constant uint64_t & nb12,
  82. constant uint64_t & nb13,
  83. constant int64_t & ne0,
  84. constant int64_t & ne1,
  85. constant int64_t & ne2,
  86. constant int64_t & ne3,
  87. constant uint64_t & nb0,
  88. constant uint64_t & nb1,
  89. constant uint64_t & nb2,
  90. constant uint64_t & nb3,
  91. uint3 tgpig[[threadgroup_position_in_grid]],
  92. uint3 tpitg[[thread_position_in_threadgroup]],
  93. uint3 ntg[[threads_per_threadgroup]]) {
  94. const int64_t i03 = tgpig.z;
  95. const int64_t i02 = tgpig.y;
  96. const int64_t i01 = tgpig.x;
  97. const int64_t i13 = i03 % ne13;
  98. const int64_t i12 = i02 % ne12;
  99. const int64_t i11 = i01 % ne11;
  100. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  101. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  102. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  103. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  104. const int i10 = i0 % ne10;
  105. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  106. }
  107. }
  108. kernel void kernel_div(
  109. device const char * src0,
  110. device const char * src1,
  111. device char * dst,
  112. constant int64_t & ne00,
  113. constant int64_t & ne01,
  114. constant int64_t & ne02,
  115. constant int64_t & ne03,
  116. constant uint64_t & nb00,
  117. constant uint64_t & nb01,
  118. constant uint64_t & nb02,
  119. constant uint64_t & nb03,
  120. constant int64_t & ne10,
  121. constant int64_t & ne11,
  122. constant int64_t & ne12,
  123. constant int64_t & ne13,
  124. constant uint64_t & nb10,
  125. constant uint64_t & nb11,
  126. constant uint64_t & nb12,
  127. constant uint64_t & nb13,
  128. constant int64_t & ne0,
  129. constant int64_t & ne1,
  130. constant int64_t & ne2,
  131. constant int64_t & ne3,
  132. constant uint64_t & nb0,
  133. constant uint64_t & nb1,
  134. constant uint64_t & nb2,
  135. constant uint64_t & nb3,
  136. uint3 tgpig[[threadgroup_position_in_grid]],
  137. uint3 tpitg[[thread_position_in_threadgroup]],
  138. uint3 ntg[[threads_per_threadgroup]]) {
  139. const int64_t i03 = tgpig.z;
  140. const int64_t i02 = tgpig.y;
  141. const int64_t i01 = tgpig.x;
  142. const int64_t i13 = i03 % ne13;
  143. const int64_t i12 = i02 % ne12;
  144. const int64_t i11 = i01 % ne11;
  145. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  146. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  147. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  148. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  149. const int i10 = i0 % ne10;
  150. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  151. }
  152. }
  153. // assumption: src1 is a row
  154. // broadcast src1 into src0
  155. kernel void kernel_add_row(
  156. device const float4 * src0,
  157. device const float4 * src1,
  158. device float4 * dst,
  159. constant uint64_t & nb [[buffer(28)]],
  160. uint tpig[[thread_position_in_grid]]) {
  161. dst[tpig] = src0[tpig] + src1[tpig % nb];
  162. }
  163. kernel void kernel_mul_row(
  164. device const float4 * src0,
  165. device const float4 * src1,
  166. device float4 * dst,
  167. constant uint64_t & nb [[buffer(28)]],
  168. uint tpig[[thread_position_in_grid]]) {
  169. dst[tpig] = src0[tpig] * src1[tpig % nb];
  170. }
  171. kernel void kernel_div_row(
  172. device const float4 * src0,
  173. device const float4 * src1,
  174. device float4 * dst,
  175. constant uint64_t & nb [[buffer(28)]],
  176. uint tpig[[thread_position_in_grid]]) {
  177. dst[tpig] = src0[tpig] / src1[tpig % nb];
  178. }
  179. kernel void kernel_scale(
  180. device const float * src0,
  181. device float * dst,
  182. constant float & scale,
  183. uint tpig[[thread_position_in_grid]]) {
  184. dst[tpig] = src0[tpig] * scale;
  185. }
  186. kernel void kernel_scale_4(
  187. device const float4 * src0,
  188. device float4 * dst,
  189. constant float & scale,
  190. uint tpig[[thread_position_in_grid]]) {
  191. dst[tpig] = src0[tpig] * scale;
  192. }
  193. kernel void kernel_relu(
  194. device const float * src0,
  195. device float * dst,
  196. uint tpig[[thread_position_in_grid]]) {
  197. dst[tpig] = max(0.0f, src0[tpig]);
  198. }
  199. kernel void kernel_tanh(
  200. device const float * src0,
  201. device float * dst,
  202. uint tpig[[thread_position_in_grid]]) {
  203. device const float & x = src0[tpig];
  204. dst[tpig] = precise::tanh(x);
  205. }
  206. constant float GELU_COEF_A = 0.044715f;
  207. constant float GELU_QUICK_COEF = -1.702f;
  208. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  209. kernel void kernel_gelu(
  210. device const float4 * src0,
  211. device float4 * dst,
  212. uint tpig[[thread_position_in_grid]]) {
  213. device const float4 & x = src0[tpig];
  214. // BEWARE !!!
  215. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  216. // This was observed with Falcon 7B and 40B models
  217. //
  218. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  219. }
  220. kernel void kernel_gelu_quick(
  221. device const float4 * src0,
  222. device float4 * dst,
  223. uint tpig[[thread_position_in_grid]]) {
  224. device const float4 & x = src0[tpig];
  225. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  226. }
  227. kernel void kernel_silu(
  228. device const float4 * src0,
  229. device float4 * dst,
  230. uint tpig[[thread_position_in_grid]]) {
  231. device const float4 & x = src0[tpig];
  232. dst[tpig] = x / (1.0f + exp(-x));
  233. }
  234. kernel void kernel_sqr(
  235. device const float * src0,
  236. device float * dst,
  237. uint tpig[[thread_position_in_grid]]) {
  238. dst[tpig] = src0[tpig] * src0[tpig];
  239. }
  240. kernel void kernel_sum_rows(
  241. device const float * src0,
  242. device float * dst,
  243. constant int64_t & ne00,
  244. constant int64_t & ne01,
  245. constant int64_t & ne02,
  246. constant int64_t & ne03,
  247. constant uint64_t & nb00,
  248. constant uint64_t & nb01,
  249. constant uint64_t & nb02,
  250. constant uint64_t & nb03,
  251. constant int64_t & ne10,
  252. constant int64_t & ne11,
  253. constant int64_t & ne12,
  254. constant int64_t & ne13,
  255. constant uint64_t & nb10,
  256. constant uint64_t & nb11,
  257. constant uint64_t & nb12,
  258. constant uint64_t & nb13,
  259. constant int64_t & ne0,
  260. constant int64_t & ne1,
  261. constant int64_t & ne2,
  262. constant int64_t & ne3,
  263. constant uint64_t & nb0,
  264. constant uint64_t & nb1,
  265. constant uint64_t & nb2,
  266. constant uint64_t & nb3,
  267. uint3 tpig[[thread_position_in_grid]]) {
  268. int64_t i3 = tpig.z;
  269. int64_t i2 = tpig.y;
  270. int64_t i1 = tpig.x;
  271. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  272. return;
  273. }
  274. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  275. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  276. float row_sum = 0;
  277. for (int64_t i0 = 0; i0 < ne00; i0++) {
  278. row_sum += src_row[i0];
  279. }
  280. dst_row[0] = row_sum;
  281. }
  282. kernel void kernel_soft_max(
  283. device const float * src0,
  284. device const float * src1,
  285. device const float * src2,
  286. device float * dst,
  287. constant int64_t & ne00,
  288. constant int64_t & ne01,
  289. constant int64_t & ne02,
  290. constant float & scale,
  291. constant float & max_bias,
  292. constant float & m0,
  293. constant float & m1,
  294. constant uint32_t & n_head_log2,
  295. threadgroup float * buf [[threadgroup(0)]],
  296. uint tgpig[[threadgroup_position_in_grid]],
  297. uint tpitg[[thread_position_in_threadgroup]],
  298. uint sgitg[[simdgroup_index_in_threadgroup]],
  299. uint tiisg[[thread_index_in_simdgroup]],
  300. uint ntg[[threads_per_threadgroup]]) {
  301. const int64_t i03 = (tgpig) / (ne02*ne01);
  302. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  303. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  304. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  305. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  306. device const float * ppos = src2 != src0 ? src2 : nullptr;
  307. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  308. float slope = 0.0f;
  309. // ALiBi
  310. if (max_bias > 0.0f) {
  311. const int64_t h = i02;
  312. const float base = h < n_head_log2 ? m0 : m1;
  313. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  314. slope = pow(base, exp);
  315. }
  316. // parallel max
  317. float lmax = -INFINITY;
  318. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  319. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  320. }
  321. // find the max value in the block
  322. float max_val = simd_max(lmax);
  323. if (ntg > N_SIMDWIDTH) {
  324. if (sgitg == 0) {
  325. buf[tiisg] = -INFINITY;
  326. }
  327. threadgroup_barrier(mem_flags::mem_threadgroup);
  328. if (tiisg == 0) {
  329. buf[sgitg] = max_val;
  330. }
  331. threadgroup_barrier(mem_flags::mem_threadgroup);
  332. max_val = buf[tiisg];
  333. max_val = simd_max(max_val);
  334. }
  335. // parallel sum
  336. float lsum = 0.0f;
  337. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  338. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  339. lsum += exp_psrc0;
  340. pdst[i00] = exp_psrc0;
  341. }
  342. // This barrier fixes a failing test
  343. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  344. threadgroup_barrier(mem_flags::mem_none);
  345. float sum = simd_sum(lsum);
  346. if (ntg > N_SIMDWIDTH) {
  347. if (sgitg == 0) {
  348. buf[tiisg] = 0.0f;
  349. }
  350. threadgroup_barrier(mem_flags::mem_threadgroup);
  351. if (tiisg == 0) {
  352. buf[sgitg] = sum;
  353. }
  354. threadgroup_barrier(mem_flags::mem_threadgroup);
  355. sum = buf[tiisg];
  356. sum = simd_sum(sum);
  357. }
  358. const float inv_sum = 1.0f/sum;
  359. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  360. pdst[i00] *= inv_sum;
  361. }
  362. }
  363. kernel void kernel_soft_max_4(
  364. device const float * src0,
  365. device const float * src1,
  366. device const float * src2,
  367. device float * dst,
  368. constant int64_t & ne00,
  369. constant int64_t & ne01,
  370. constant int64_t & ne02,
  371. constant float & scale,
  372. constant float & max_bias,
  373. constant float & m0,
  374. constant float & m1,
  375. constant uint32_t & n_head_log2,
  376. threadgroup float * buf [[threadgroup(0)]],
  377. uint tgpig[[threadgroup_position_in_grid]],
  378. uint tpitg[[thread_position_in_threadgroup]],
  379. uint sgitg[[simdgroup_index_in_threadgroup]],
  380. uint tiisg[[thread_index_in_simdgroup]],
  381. uint ntg[[threads_per_threadgroup]]) {
  382. const int64_t i03 = (tgpig) / (ne02*ne01);
  383. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  384. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  385. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  386. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  387. device const float4 * ppos = src2 != src0 ? (device const float4 *)(src2) : nullptr;
  388. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  389. float slope = 0.0f;
  390. if (max_bias > 0.0f) {
  391. const int64_t h = i02;
  392. const float base = h < n_head_log2 ? m0 : m1;
  393. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  394. slope = pow(base, exp);
  395. }
  396. // parallel max
  397. float4 lmax4 = -INFINITY;
  398. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  399. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  400. }
  401. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  402. float max_val = simd_max(lmax);
  403. if (ntg > N_SIMDWIDTH) {
  404. if (sgitg == 0) {
  405. buf[tiisg] = -INFINITY;
  406. }
  407. threadgroup_barrier(mem_flags::mem_threadgroup);
  408. if (tiisg == 0) {
  409. buf[sgitg] = max_val;
  410. }
  411. threadgroup_barrier(mem_flags::mem_threadgroup);
  412. max_val = buf[tiisg];
  413. max_val = simd_max(max_val);
  414. }
  415. // parallel sum
  416. float4 lsum4 = 0.0f;
  417. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  418. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  419. lsum4 += exp_psrc4;
  420. pdst4[i00] = exp_psrc4;
  421. }
  422. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  423. // This barrier fixes a failing test
  424. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  425. threadgroup_barrier(mem_flags::mem_none);
  426. float sum = simd_sum(lsum);
  427. if (ntg > N_SIMDWIDTH) {
  428. if (sgitg == 0) {
  429. buf[tiisg] = 0.0f;
  430. }
  431. threadgroup_barrier(mem_flags::mem_threadgroup);
  432. if (tiisg == 0) {
  433. buf[sgitg] = sum;
  434. }
  435. threadgroup_barrier(mem_flags::mem_threadgroup);
  436. sum = buf[tiisg];
  437. sum = simd_sum(sum);
  438. }
  439. const float inv_sum = 1.0f/sum;
  440. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  441. pdst4[i00] *= inv_sum;
  442. }
  443. }
  444. kernel void kernel_diag_mask_inf(
  445. device const float * src0,
  446. device float * dst,
  447. constant int64_t & ne00,
  448. constant int64_t & ne01,
  449. constant int & n_past,
  450. uint3 tpig[[thread_position_in_grid]]) {
  451. const int64_t i02 = tpig[2];
  452. const int64_t i01 = tpig[1];
  453. const int64_t i00 = tpig[0];
  454. if (i00 > n_past + i01) {
  455. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  456. } else {
  457. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  458. }
  459. }
  460. kernel void kernel_diag_mask_inf_8(
  461. device const float4 * src0,
  462. device float4 * dst,
  463. constant int64_t & ne00,
  464. constant int64_t & ne01,
  465. constant int & n_past,
  466. uint3 tpig[[thread_position_in_grid]]) {
  467. const int64_t i = 2*tpig[0];
  468. dst[i+0] = src0[i+0];
  469. dst[i+1] = src0[i+1];
  470. int64_t i4 = 4*i;
  471. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  472. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  473. const int64_t i00 = i4;
  474. for (int k = 3; k >= 0; --k) {
  475. if (i00 + 4 + k <= n_past + i01) {
  476. break;
  477. }
  478. dst[i+1][k] = -INFINITY;
  479. if (i00 + k > n_past + i01) {
  480. dst[i][k] = -INFINITY;
  481. }
  482. }
  483. }
  484. kernel void kernel_norm(
  485. device const void * src0,
  486. device float * dst,
  487. constant int64_t & ne00,
  488. constant uint64_t & nb01,
  489. constant float & eps,
  490. threadgroup float * sum [[threadgroup(0)]],
  491. uint tgpig[[threadgroup_position_in_grid]],
  492. uint tpitg[[thread_position_in_threadgroup]],
  493. uint ntg[[threads_per_threadgroup]]) {
  494. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  495. // MEAN
  496. // parallel sum
  497. sum[tpitg] = 0.0f;
  498. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  499. sum[tpitg] += x[i00];
  500. }
  501. // reduce
  502. threadgroup_barrier(mem_flags::mem_threadgroup);
  503. for (uint i = ntg/2; i > 0; i /= 2) {
  504. if (tpitg < i) {
  505. sum[tpitg] += sum[tpitg + i];
  506. }
  507. threadgroup_barrier(mem_flags::mem_threadgroup);
  508. }
  509. const float mean = sum[0] / ne00;
  510. // recenter and VARIANCE
  511. threadgroup_barrier(mem_flags::mem_threadgroup);
  512. device float * y = dst + tgpig*ne00;
  513. sum[tpitg] = 0.0f;
  514. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  515. y[i00] = x[i00] - mean;
  516. sum[tpitg] += y[i00] * y[i00];
  517. }
  518. // reduce
  519. threadgroup_barrier(mem_flags::mem_threadgroup);
  520. for (uint i = ntg/2; i > 0; i /= 2) {
  521. if (tpitg < i) {
  522. sum[tpitg] += sum[tpitg + i];
  523. }
  524. threadgroup_barrier(mem_flags::mem_threadgroup);
  525. }
  526. const float variance = sum[0] / ne00;
  527. const float scale = 1.0f/sqrt(variance + eps);
  528. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  529. y[i00] = y[i00] * scale;
  530. }
  531. }
  532. kernel void kernel_rms_norm(
  533. device const void * src0,
  534. device float * dst,
  535. constant int64_t & ne00,
  536. constant uint64_t & nb01,
  537. constant float & eps,
  538. threadgroup float * buf [[threadgroup(0)]],
  539. uint tgpig[[threadgroup_position_in_grid]],
  540. uint tpitg[[thread_position_in_threadgroup]],
  541. uint sgitg[[simdgroup_index_in_threadgroup]],
  542. uint tiisg[[thread_index_in_simdgroup]],
  543. uint ntg[[threads_per_threadgroup]]) {
  544. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  545. float4 sumf = 0;
  546. float all_sum = 0;
  547. // parallel sum
  548. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  549. sumf += x[i00] * x[i00];
  550. }
  551. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  552. all_sum = simd_sum(all_sum);
  553. if (ntg > N_SIMDWIDTH) {
  554. if (sgitg == 0) {
  555. buf[tiisg] = 0.0f;
  556. }
  557. threadgroup_barrier(mem_flags::mem_threadgroup);
  558. if (tiisg == 0) {
  559. buf[sgitg] = all_sum;
  560. }
  561. threadgroup_barrier(mem_flags::mem_threadgroup);
  562. all_sum = buf[tiisg];
  563. all_sum = simd_sum(all_sum);
  564. }
  565. const float mean = all_sum/ne00;
  566. const float scale = 1.0f/sqrt(mean + eps);
  567. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  568. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  569. y[i00] = x[i00] * scale;
  570. }
  571. }
  572. kernel void kernel_group_norm(
  573. device const float * src0,
  574. device float * dst,
  575. constant int64_t & ne00,
  576. constant int64_t & ne01,
  577. constant int64_t & ne02,
  578. constant uint64_t & nb00,
  579. constant uint64_t & nb01,
  580. constant uint64_t & nb02,
  581. constant int32_t & n_groups,
  582. constant float & eps,
  583. threadgroup float * buf [[threadgroup(0)]],
  584. uint tgpig[[threadgroup_position_in_grid]],
  585. uint tpitg[[thread_position_in_threadgroup]],
  586. uint sgitg[[simdgroup_index_in_threadgroup]],
  587. uint tiisg[[thread_index_in_simdgroup]],
  588. uint ntg[[threads_per_threadgroup]]) {
  589. const int64_t ne = ne00*ne01*ne02;
  590. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  591. int start = tgpig * gs;
  592. int end = start + gs;
  593. start += tpitg;
  594. if (end >= ne) {
  595. end = ne;
  596. }
  597. float tmp = 0.0f; // partial sum for thread in warp
  598. for (int j = start; j < end; j += ntg) {
  599. tmp += src0[j];
  600. }
  601. threadgroup_barrier(mem_flags::mem_threadgroup);
  602. tmp = simd_sum(tmp);
  603. if (ntg > N_SIMDWIDTH) {
  604. if (sgitg == 0) {
  605. buf[tiisg] = 0.0f;
  606. }
  607. threadgroup_barrier(mem_flags::mem_threadgroup);
  608. if (tiisg == 0) {
  609. buf[sgitg] = tmp;
  610. }
  611. threadgroup_barrier(mem_flags::mem_threadgroup);
  612. tmp = buf[tiisg];
  613. tmp = simd_sum(tmp);
  614. }
  615. const float mean = tmp / gs;
  616. tmp = 0.0f;
  617. for (int j = start; j < end; j += ntg) {
  618. float xi = src0[j] - mean;
  619. dst[j] = xi;
  620. tmp += xi * xi;
  621. }
  622. tmp = simd_sum(tmp);
  623. if (ntg > N_SIMDWIDTH) {
  624. if (sgitg == 0) {
  625. buf[tiisg] = 0.0f;
  626. }
  627. threadgroup_barrier(mem_flags::mem_threadgroup);
  628. if (tiisg == 0) {
  629. buf[sgitg] = tmp;
  630. }
  631. threadgroup_barrier(mem_flags::mem_threadgroup);
  632. tmp = buf[tiisg];
  633. tmp = simd_sum(tmp);
  634. }
  635. const float variance = tmp / gs;
  636. const float scale = 1.0f/sqrt(variance + eps);
  637. for (int j = start; j < end; j += ntg) {
  638. dst[j] *= scale;
  639. }
  640. }
  641. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  642. // il indicates where the q4 quants begin (0 or QK4_0/4)
  643. // we assume that the yl's have been multiplied with the appropriate scale factor
  644. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  645. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  646. float d = qb_curr->d;
  647. float2 acc = 0.f;
  648. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  649. for (int i = 0; i < 8; i+=2) {
  650. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  651. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  652. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  653. + yl[i + 9] * (qs[i / 2] & 0xF000);
  654. }
  655. return d * (sumy * -8.f + acc[0] + acc[1]);
  656. }
  657. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  658. // il indicates where the q4 quants begin (0 or QK4_0/4)
  659. // we assume that the yl's have been multiplied with the appropriate scale factor
  660. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  661. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  662. float d = qb_curr->d;
  663. float m = qb_curr->m;
  664. float2 acc = 0.f;
  665. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  666. for (int i = 0; i < 8; i+=2) {
  667. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  668. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  669. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  670. + yl[i + 9] * (qs[i / 2] & 0xF000);
  671. }
  672. return d * (acc[0] + acc[1]) + sumy * m;
  673. }
  674. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  675. // il indicates where the q5 quants begin (0 or QK5_0/4)
  676. // we assume that the yl's have been multiplied with the appropriate scale factor
  677. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  678. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  679. float d = qb_curr->d;
  680. float2 acc = 0.f;
  681. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  682. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  683. for (int i = 0; i < 8; i+=2) {
  684. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  685. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  686. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  687. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  688. }
  689. return d * (sumy * -16.f + acc[0] + acc[1]);
  690. }
  691. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  692. // il indicates where the q5 quants begin (0 or QK5_1/4)
  693. // we assume that the yl's have been multiplied with the appropriate scale factor
  694. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  695. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  696. float d = qb_curr->d;
  697. float m = qb_curr->m;
  698. float2 acc = 0.f;
  699. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  700. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  701. for (int i = 0; i < 8; i+=2) {
  702. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  703. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  704. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  705. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  706. }
  707. return d * (acc[0] + acc[1]) + sumy * m;
  708. }
  709. // putting them in the kernel cause a significant performance penalty
  710. #define N_DST 4 // each SIMD group works on 4 rows
  711. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  712. //Note: This is a template, but strictly speaking it only applies to
  713. // quantizations where the block size is 32. It also does not
  714. // guard against the number of rows not being divisible by
  715. // N_DST, so this is another explicit assumption of the implementation.
  716. template<typename block_q_type, int nr, int nsg, int nw>
  717. void mul_vec_q_n_f32_impl(
  718. device const void * src0,
  719. device const float * src1,
  720. device float * dst,
  721. int64_t ne00,
  722. int64_t ne01,
  723. int64_t ne02,
  724. int64_t ne10,
  725. int64_t ne12,
  726. int64_t ne0,
  727. int64_t ne1,
  728. uint r2,
  729. uint r3,
  730. uint3 tgpig, uint tiisg, uint sgitg) {
  731. const int nb = ne00/QK4_0;
  732. const int r0 = tgpig.x;
  733. const int r1 = tgpig.y;
  734. const int im = tgpig.z;
  735. const int first_row = (r0 * nsg + sgitg) * nr;
  736. const uint i12 = im%ne12;
  737. const uint i13 = im/ne12;
  738. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  739. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  740. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  741. float yl[16]; // src1 vector cache
  742. float sumf[nr] = {0.f};
  743. const int ix = (tiisg/2);
  744. const int il = (tiisg%2)*8;
  745. device const float * yb = y + ix * QK4_0 + il;
  746. // each thread in a SIMD group deals with half a block.
  747. for (int ib = ix; ib < nb; ib += nw/2) {
  748. float sumy = 0;
  749. for (int i = 0; i < 8; i += 2) {
  750. sumy += yb[i] + yb[i+1];
  751. yl[i+0] = yb[i+ 0];
  752. yl[i+1] = yb[i+ 1]/256.f;
  753. sumy += yb[i+16] + yb[i+17];
  754. yl[i+8] = yb[i+16]/16.f;
  755. yl[i+9] = yb[i+17]/4096.f;
  756. }
  757. for (int row = 0; row < nr; row++) {
  758. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  759. }
  760. yb += QK4_0 * 16;
  761. }
  762. for (int row = 0; row < nr; ++row) {
  763. const float tot = simd_sum(sumf[row]);
  764. if (tiisg == 0 && first_row + row < ne01) {
  765. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  766. }
  767. }
  768. }
  769. kernel void kernel_mul_mv_q4_0_f32(
  770. device const void * src0,
  771. device const float * src1,
  772. device float * dst,
  773. constant int64_t & ne00,
  774. constant int64_t & ne01,
  775. constant int64_t & ne02,
  776. constant uint64_t & nb00,
  777. constant uint64_t & nb01,
  778. constant uint64_t & nb02,
  779. constant int64_t & ne10,
  780. constant int64_t & ne11,
  781. constant int64_t & ne12,
  782. constant uint64_t & nb10,
  783. constant uint64_t & nb11,
  784. constant uint64_t & nb12,
  785. constant int64_t & ne0,
  786. constant int64_t & ne1,
  787. constant uint & r2,
  788. constant uint & r3,
  789. uint3 tgpig[[threadgroup_position_in_grid]],
  790. uint tiisg[[thread_index_in_simdgroup]],
  791. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  792. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  793. }
  794. kernel void kernel_mul_mv_q4_1_f32(
  795. device const void * src0,
  796. device const float * src1,
  797. device float * dst,
  798. constant int64_t & ne00,
  799. constant int64_t & ne01,
  800. constant int64_t & ne02,
  801. constant uint64_t & nb00,
  802. constant uint64_t & nb01,
  803. constant uint64_t & nb02,
  804. constant int64_t & ne10,
  805. constant int64_t & ne11,
  806. constant int64_t & ne12,
  807. constant uint64_t & nb10,
  808. constant uint64_t & nb11,
  809. constant uint64_t & nb12,
  810. constant int64_t & ne0,
  811. constant int64_t & ne1,
  812. constant uint & r2,
  813. constant uint & r3,
  814. uint3 tgpig[[threadgroup_position_in_grid]],
  815. uint tiisg[[thread_index_in_simdgroup]],
  816. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  817. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  818. }
  819. kernel void kernel_mul_mv_q5_0_f32(
  820. device const void * src0,
  821. device const float * src1,
  822. device float * dst,
  823. constant int64_t & ne00,
  824. constant int64_t & ne01,
  825. constant int64_t & ne02,
  826. constant uint64_t & nb00,
  827. constant uint64_t & nb01,
  828. constant uint64_t & nb02,
  829. constant int64_t & ne10,
  830. constant int64_t & ne11,
  831. constant int64_t & ne12,
  832. constant uint64_t & nb10,
  833. constant uint64_t & nb11,
  834. constant uint64_t & nb12,
  835. constant int64_t & ne0,
  836. constant int64_t & ne1,
  837. constant uint & r2,
  838. constant uint & r3,
  839. uint3 tgpig[[threadgroup_position_in_grid]],
  840. uint tiisg[[thread_index_in_simdgroup]],
  841. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  842. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  843. }
  844. kernel void kernel_mul_mv_q5_1_f32(
  845. device const void * src0,
  846. device const float * src1,
  847. device float * dst,
  848. constant int64_t & ne00,
  849. constant int64_t & ne01,
  850. constant int64_t & ne02,
  851. constant uint64_t & nb00,
  852. constant uint64_t & nb01,
  853. constant uint64_t & nb02,
  854. constant int64_t & ne10,
  855. constant int64_t & ne11,
  856. constant int64_t & ne12,
  857. constant uint64_t & nb10,
  858. constant uint64_t & nb11,
  859. constant uint64_t & nb12,
  860. constant int64_t & ne0,
  861. constant int64_t & ne1,
  862. constant uint & r2,
  863. constant uint & r3,
  864. uint3 tgpig[[threadgroup_position_in_grid]],
  865. uint tiisg[[thread_index_in_simdgroup]],
  866. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  867. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  868. }
  869. #define NB_Q8_0 8
  870. void kernel_mul_mv_q8_0_f32_impl(
  871. device const void * src0,
  872. device const float * src1,
  873. device float * dst,
  874. constant int64_t & ne00,
  875. constant int64_t & ne01,
  876. constant int64_t & ne02,
  877. constant int64_t & ne10,
  878. constant int64_t & ne12,
  879. constant int64_t & ne0,
  880. constant int64_t & ne1,
  881. constant uint & r2,
  882. constant uint & r3,
  883. uint3 tgpig[[threadgroup_position_in_grid]],
  884. uint tiisg[[thread_index_in_simdgroup]],
  885. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  886. const int nr = N_DST;
  887. const int nsg = N_SIMDGROUP;
  888. const int nw = N_SIMDWIDTH;
  889. const int nb = ne00/QK8_0;
  890. const int r0 = tgpig.x;
  891. const int r1 = tgpig.y;
  892. const int im = tgpig.z;
  893. const int first_row = (r0 * nsg + sgitg) * nr;
  894. const uint i12 = im%ne12;
  895. const uint i13 = im/ne12;
  896. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  897. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  898. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  899. float yl[NB_Q8_0];
  900. float sumf[nr]={0.f};
  901. const int ix = tiisg/4;
  902. const int il = tiisg%4;
  903. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  904. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  905. for (int ib = ix; ib < nb; ib += nw/4) {
  906. for (int i = 0; i < NB_Q8_0; ++i) {
  907. yl[i] = yb[i];
  908. }
  909. for (int row = 0; row < nr; row++) {
  910. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  911. float sumq = 0.f;
  912. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  913. sumq += qs[iq] * yl[iq];
  914. }
  915. sumf[row] += sumq*x[ib+row*nb].d;
  916. }
  917. yb += NB_Q8_0 * nw;
  918. }
  919. for (int row = 0; row < nr; ++row) {
  920. const float tot = simd_sum(sumf[row]);
  921. if (tiisg == 0 && first_row + row < ne01) {
  922. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  923. }
  924. }
  925. }
  926. [[host_name("kernel_mul_mv_q8_0_f32")]]
  927. kernel void kernel_mul_mv_q8_0_f32(
  928. device const void * src0,
  929. device const float * src1,
  930. device float * dst,
  931. constant int64_t & ne00,
  932. constant int64_t & ne01,
  933. constant int64_t & ne02,
  934. constant uint64_t & nb00,
  935. constant uint64_t & nb01,
  936. constant uint64_t & nb02,
  937. constant int64_t & ne10,
  938. constant int64_t & ne11,
  939. constant int64_t & ne12,
  940. constant uint64_t & nb10,
  941. constant uint64_t & nb11,
  942. constant uint64_t & nb12,
  943. constant int64_t & ne0,
  944. constant int64_t & ne1,
  945. constant uint & r2,
  946. constant uint & r3,
  947. uint3 tgpig[[threadgroup_position_in_grid]],
  948. uint tiisg[[thread_index_in_simdgroup]],
  949. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  950. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  951. }
  952. #define N_F32_F32 4
  953. void kernel_mul_mv_f32_f32_impl(
  954. device const char * src0,
  955. device const char * src1,
  956. device float * dst,
  957. constant int64_t & ne00,
  958. constant int64_t & ne01,
  959. constant int64_t & ne02,
  960. constant uint64_t & nb00,
  961. constant uint64_t & nb01,
  962. constant uint64_t & nb02,
  963. constant int64_t & ne10,
  964. constant int64_t & ne11,
  965. constant int64_t & ne12,
  966. constant uint64_t & nb10,
  967. constant uint64_t & nb11,
  968. constant uint64_t & nb12,
  969. constant int64_t & ne0,
  970. constant int64_t & ne1,
  971. constant uint & r2,
  972. constant uint & r3,
  973. uint3 tgpig[[threadgroup_position_in_grid]],
  974. uint tiisg[[thread_index_in_simdgroup]]) {
  975. const int64_t r0 = tgpig.x;
  976. const int64_t rb = tgpig.y*N_F32_F32;
  977. const int64_t im = tgpig.z;
  978. const uint i12 = im%ne12;
  979. const uint i13 = im/ne12;
  980. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  981. device const float * x = (device const float *) (src0 + offset0);
  982. if (ne00 < 128) {
  983. for (int row = 0; row < N_F32_F32; ++row) {
  984. int r1 = rb + row;
  985. if (r1 >= ne11) {
  986. break;
  987. }
  988. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  989. float sumf = 0;
  990. for (int i = tiisg; i < ne00; i += 32) {
  991. sumf += (float) x[i] * (float) y[i];
  992. }
  993. float all_sum = simd_sum(sumf);
  994. if (tiisg == 0) {
  995. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  996. }
  997. }
  998. } else {
  999. device const float4 * x4 = (device const float4 *)x;
  1000. for (int row = 0; row < N_F32_F32; ++row) {
  1001. int r1 = rb + row;
  1002. if (r1 >= ne11) {
  1003. break;
  1004. }
  1005. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1006. device const float4 * y4 = (device const float4 *) y;
  1007. float sumf = 0;
  1008. for (int i = tiisg; i < ne00/4; i += 32) {
  1009. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1010. }
  1011. float all_sum = simd_sum(sumf);
  1012. if (tiisg == 0) {
  1013. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1014. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1015. }
  1016. }
  1017. }
  1018. }
  1019. [[host_name("kernel_mul_mv_f32_f32")]]
  1020. kernel void kernel_mul_mv_f32_f32(
  1021. device const char * src0,
  1022. device const char * src1,
  1023. device float * dst,
  1024. constant int64_t & ne00,
  1025. constant int64_t & ne01,
  1026. constant int64_t & ne02,
  1027. constant uint64_t & nb00,
  1028. constant uint64_t & nb01,
  1029. constant uint64_t & nb02,
  1030. constant int64_t & ne10,
  1031. constant int64_t & ne11,
  1032. constant int64_t & ne12,
  1033. constant uint64_t & nb10,
  1034. constant uint64_t & nb11,
  1035. constant uint64_t & nb12,
  1036. constant int64_t & ne0,
  1037. constant int64_t & ne1,
  1038. constant uint & r2,
  1039. constant uint & r3,
  1040. uint3 tgpig[[threadgroup_position_in_grid]],
  1041. uint tiisg[[thread_index_in_simdgroup]]) {
  1042. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1043. }
  1044. #define N_F16_F16 4
  1045. kernel void kernel_mul_mv_f16_f16(
  1046. device const char * src0,
  1047. device const char * src1,
  1048. device float * dst,
  1049. constant int64_t & ne00,
  1050. constant int64_t & ne01,
  1051. constant int64_t & ne02,
  1052. constant uint64_t & nb00,
  1053. constant uint64_t & nb01,
  1054. constant uint64_t & nb02,
  1055. constant int64_t & ne10,
  1056. constant int64_t & ne11,
  1057. constant int64_t & ne12,
  1058. constant uint64_t & nb10,
  1059. constant uint64_t & nb11,
  1060. constant uint64_t & nb12,
  1061. constant int64_t & ne0,
  1062. constant int64_t & ne1,
  1063. constant uint & r2,
  1064. constant uint & r3,
  1065. uint3 tgpig[[threadgroup_position_in_grid]],
  1066. uint tiisg[[thread_index_in_simdgroup]]) {
  1067. const int64_t r0 = tgpig.x;
  1068. const int64_t rb = tgpig.y*N_F16_F16;
  1069. const int64_t im = tgpig.z;
  1070. const uint i12 = im%ne12;
  1071. const uint i13 = im/ne12;
  1072. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1073. device const half * x = (device const half *) (src0 + offset0);
  1074. if (ne00 < 128) {
  1075. for (int row = 0; row < N_F16_F16; ++row) {
  1076. int r1 = rb + row;
  1077. if (r1 >= ne11) {
  1078. break;
  1079. }
  1080. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1081. float sumf = 0;
  1082. for (int i = tiisg; i < ne00; i += 32) {
  1083. sumf += (half) x[i] * (half) y[i];
  1084. }
  1085. float all_sum = simd_sum(sumf);
  1086. if (tiisg == 0) {
  1087. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1088. }
  1089. }
  1090. } else {
  1091. device const half4 * x4 = (device const half4 *)x;
  1092. for (int row = 0; row < N_F16_F16; ++row) {
  1093. int r1 = rb + row;
  1094. if (r1 >= ne11) {
  1095. break;
  1096. }
  1097. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1098. device const half4 * y4 = (device const half4 *) y;
  1099. float sumf = 0;
  1100. for (int i = tiisg; i < ne00/4; i += 32) {
  1101. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1102. }
  1103. float all_sum = simd_sum(sumf);
  1104. if (tiisg == 0) {
  1105. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1106. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1107. }
  1108. }
  1109. }
  1110. }
  1111. void kernel_mul_mv_f16_f32_1row_impl(
  1112. device const char * src0,
  1113. device const char * src1,
  1114. device float * dst,
  1115. constant int64_t & ne00,
  1116. constant int64_t & ne01,
  1117. constant int64_t & ne02,
  1118. constant uint64_t & nb00,
  1119. constant uint64_t & nb01,
  1120. constant uint64_t & nb02,
  1121. constant int64_t & ne10,
  1122. constant int64_t & ne11,
  1123. constant int64_t & ne12,
  1124. constant uint64_t & nb10,
  1125. constant uint64_t & nb11,
  1126. constant uint64_t & nb12,
  1127. constant int64_t & ne0,
  1128. constant int64_t & ne1,
  1129. constant uint & r2,
  1130. constant uint & r3,
  1131. uint3 tgpig[[threadgroup_position_in_grid]],
  1132. uint tiisg[[thread_index_in_simdgroup]]) {
  1133. const int64_t r0 = tgpig.x;
  1134. const int64_t r1 = tgpig.y;
  1135. const int64_t im = tgpig.z;
  1136. const uint i12 = im%ne12;
  1137. const uint i13 = im/ne12;
  1138. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1139. device const half * x = (device const half *) (src0 + offset0);
  1140. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1141. float sumf = 0;
  1142. if (ne00 < 128) {
  1143. for (int i = tiisg; i < ne00; i += 32) {
  1144. sumf += (float) x[i] * (float) y[i];
  1145. }
  1146. float all_sum = simd_sum(sumf);
  1147. if (tiisg == 0) {
  1148. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1149. }
  1150. } else {
  1151. device const half4 * x4 = (device const half4 *) x;
  1152. device const float4 * y4 = (device const float4 *) y;
  1153. for (int i = tiisg; i < ne00/4; i += 32) {
  1154. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1155. }
  1156. float all_sum = simd_sum(sumf);
  1157. if (tiisg == 0) {
  1158. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1159. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1160. }
  1161. }
  1162. }
  1163. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1164. kernel void kernel_mul_mv_f16_f32_1row(
  1165. device const char * src0,
  1166. device const char * src1,
  1167. device float * dst,
  1168. constant int64_t & ne00,
  1169. constant int64_t & ne01,
  1170. constant int64_t & ne02,
  1171. constant uint64_t & nb00,
  1172. constant uint64_t & nb01,
  1173. constant uint64_t & nb02,
  1174. constant int64_t & ne10,
  1175. constant int64_t & ne11,
  1176. constant int64_t & ne12,
  1177. constant uint64_t & nb10,
  1178. constant uint64_t & nb11,
  1179. constant uint64_t & nb12,
  1180. constant int64_t & ne0,
  1181. constant int64_t & ne1,
  1182. constant uint & r2,
  1183. constant uint & r3,
  1184. uint3 tgpig[[threadgroup_position_in_grid]],
  1185. uint tiisg[[thread_index_in_simdgroup]]) {
  1186. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1187. }
  1188. #define N_F16_F32 4
  1189. void kernel_mul_mv_f16_f32_impl(
  1190. device const char * src0,
  1191. device const char * src1,
  1192. device float * dst,
  1193. constant int64_t & ne00,
  1194. constant int64_t & ne01,
  1195. constant int64_t & ne02,
  1196. constant uint64_t & nb00,
  1197. constant uint64_t & nb01,
  1198. constant uint64_t & nb02,
  1199. constant int64_t & ne10,
  1200. constant int64_t & ne11,
  1201. constant int64_t & ne12,
  1202. constant uint64_t & nb10,
  1203. constant uint64_t & nb11,
  1204. constant uint64_t & nb12,
  1205. constant int64_t & ne0,
  1206. constant int64_t & ne1,
  1207. constant uint & r2,
  1208. constant uint & r3,
  1209. uint3 tgpig[[threadgroup_position_in_grid]],
  1210. uint tiisg[[thread_index_in_simdgroup]]) {
  1211. const int64_t r0 = tgpig.x;
  1212. const int64_t rb = tgpig.y*N_F16_F32;
  1213. const int64_t im = tgpig.z;
  1214. const uint i12 = im%ne12;
  1215. const uint i13 = im/ne12;
  1216. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1217. device const half * x = (device const half *) (src0 + offset0);
  1218. if (ne00 < 128) {
  1219. for (int row = 0; row < N_F16_F32; ++row) {
  1220. int r1 = rb + row;
  1221. if (r1 >= ne11) {
  1222. break;
  1223. }
  1224. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1225. float sumf = 0;
  1226. for (int i = tiisg; i < ne00; i += 32) {
  1227. sumf += (float) x[i] * (float) y[i];
  1228. }
  1229. float all_sum = simd_sum(sumf);
  1230. if (tiisg == 0) {
  1231. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1232. }
  1233. }
  1234. } else {
  1235. device const half4 * x4 = (device const half4 *)x;
  1236. for (int row = 0; row < N_F16_F32; ++row) {
  1237. int r1 = rb + row;
  1238. if (r1 >= ne11) {
  1239. break;
  1240. }
  1241. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1242. device const float4 * y4 = (device const float4 *) y;
  1243. float sumf = 0;
  1244. for (int i = tiisg; i < ne00/4; i += 32) {
  1245. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1246. }
  1247. float all_sum = simd_sum(sumf);
  1248. if (tiisg == 0) {
  1249. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1250. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1251. }
  1252. }
  1253. }
  1254. }
  1255. [[host_name("kernel_mul_mv_f16_f32")]]
  1256. kernel void kernel_mul_mv_f16_f32(
  1257. device const char * src0,
  1258. device const char * src1,
  1259. device float * dst,
  1260. constant int64_t & ne00,
  1261. constant int64_t & ne01,
  1262. constant int64_t & ne02,
  1263. constant uint64_t & nb00,
  1264. constant uint64_t & nb01,
  1265. constant uint64_t & nb02,
  1266. constant int64_t & ne10,
  1267. constant int64_t & ne11,
  1268. constant int64_t & ne12,
  1269. constant uint64_t & nb10,
  1270. constant uint64_t & nb11,
  1271. constant uint64_t & nb12,
  1272. constant int64_t & ne0,
  1273. constant int64_t & ne1,
  1274. constant uint & r2,
  1275. constant uint & r3,
  1276. uint3 tgpig[[threadgroup_position_in_grid]],
  1277. uint tiisg[[thread_index_in_simdgroup]]) {
  1278. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1279. }
  1280. // Assumes row size (ne00) is a multiple of 4
  1281. kernel void kernel_mul_mv_f16_f32_l4(
  1282. device const char * src0,
  1283. device const char * src1,
  1284. device float * dst,
  1285. constant int64_t & ne00,
  1286. constant int64_t & ne01,
  1287. constant int64_t & ne02,
  1288. constant uint64_t & nb00,
  1289. constant uint64_t & nb01,
  1290. constant uint64_t & nb02,
  1291. constant int64_t & ne10,
  1292. constant int64_t & ne11,
  1293. constant int64_t & ne12,
  1294. constant uint64_t & nb10,
  1295. constant uint64_t & nb11,
  1296. constant uint64_t & nb12,
  1297. constant int64_t & ne0,
  1298. constant int64_t & ne1,
  1299. constant uint & r2,
  1300. constant uint & r3,
  1301. uint3 tgpig[[threadgroup_position_in_grid]],
  1302. uint tiisg[[thread_index_in_simdgroup]]) {
  1303. const int nrows = ne11;
  1304. const int64_t r0 = tgpig.x;
  1305. const int64_t im = tgpig.z;
  1306. const uint i12 = im%ne12;
  1307. const uint i13 = im/ne12;
  1308. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1309. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1310. for (int r1 = 0; r1 < nrows; ++r1) {
  1311. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1312. float sumf = 0;
  1313. for (int i = tiisg; i < ne00/4; i += 32) {
  1314. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1315. }
  1316. float all_sum = simd_sum(sumf);
  1317. if (tiisg == 0) {
  1318. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1319. }
  1320. }
  1321. }
  1322. kernel void kernel_alibi_f32(
  1323. device const float * src0,
  1324. device float * dst,
  1325. constant int64_t & ne00,
  1326. constant int64_t & ne01,
  1327. constant int64_t & ne02,
  1328. constant int64_t & ne03,
  1329. constant uint64_t & nb00,
  1330. constant uint64_t & nb01,
  1331. constant uint64_t & nb02,
  1332. constant uint64_t & nb03,
  1333. constant int64_t & ne0,
  1334. constant int64_t & ne1,
  1335. constant int64_t & ne2,
  1336. constant int64_t & ne3,
  1337. constant uint64_t & nb0,
  1338. constant uint64_t & nb1,
  1339. constant uint64_t & nb2,
  1340. constant uint64_t & nb3,
  1341. constant float & m0,
  1342. constant float & m1,
  1343. constant int & n_heads_log2_floor,
  1344. uint3 tgpig[[threadgroup_position_in_grid]],
  1345. uint3 tpitg[[thread_position_in_threadgroup]],
  1346. uint3 ntg[[threads_per_threadgroup]]) {
  1347. const int64_t i03 = tgpig[2];
  1348. const int64_t i02 = tgpig[1];
  1349. const int64_t i01 = tgpig[0];
  1350. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1351. const int64_t i3 = n / (ne2*ne1*ne0);
  1352. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1353. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1354. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1355. const int64_t k = i3*ne3 + i2;
  1356. float m_k;
  1357. if (k < n_heads_log2_floor) {
  1358. m_k = pow(m0, k + 1);
  1359. } else {
  1360. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1361. }
  1362. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1363. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1364. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1365. const float src_v = *(device float *)(src_row + i00*nb00);
  1366. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1367. *dst_v = i00 * m_k + src_v;
  1368. }
  1369. }
  1370. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1371. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1372. return 1.0f - min(1.0f, max(0.0f, y));
  1373. }
  1374. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1375. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1376. static void rope_yarn(
  1377. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1378. thread float * cos_theta, thread float * sin_theta
  1379. ) {
  1380. // Get n-d rotational scaling corrected for extrapolation
  1381. float theta_interp = freq_scale * theta_extrap;
  1382. float theta = theta_interp;
  1383. if (ext_factor != 0.0f) {
  1384. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1385. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1386. // Get n-d magnitude scaling corrected for interpolation
  1387. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1388. }
  1389. *cos_theta = cos(theta) * mscale;
  1390. *sin_theta = sin(theta) * mscale;
  1391. }
  1392. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1393. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1394. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1395. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1396. }
  1397. static void rope_yarn_corr_dims(
  1398. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1399. ) {
  1400. // start and end correction dims
  1401. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1402. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1403. }
  1404. typedef void (rope_t)(
  1405. device const void * src0,
  1406. device const int32_t * src1,
  1407. device float * dst,
  1408. constant int64_t & ne00,
  1409. constant int64_t & ne01,
  1410. constant int64_t & ne02,
  1411. constant int64_t & ne03,
  1412. constant uint64_t & nb00,
  1413. constant uint64_t & nb01,
  1414. constant uint64_t & nb02,
  1415. constant uint64_t & nb03,
  1416. constant int64_t & ne0,
  1417. constant int64_t & ne1,
  1418. constant int64_t & ne2,
  1419. constant int64_t & ne3,
  1420. constant uint64_t & nb0,
  1421. constant uint64_t & nb1,
  1422. constant uint64_t & nb2,
  1423. constant uint64_t & nb3,
  1424. constant int & n_past,
  1425. constant int & n_dims,
  1426. constant int & mode,
  1427. constant int & n_orig_ctx,
  1428. constant float & freq_base,
  1429. constant float & freq_scale,
  1430. constant float & ext_factor,
  1431. constant float & attn_factor,
  1432. constant float & beta_fast,
  1433. constant float & beta_slow,
  1434. uint tiitg[[thread_index_in_threadgroup]],
  1435. uint3 tptg[[threads_per_threadgroup]],
  1436. uint3 tgpig[[threadgroup_position_in_grid]]);
  1437. template<typename T>
  1438. kernel void kernel_rope(
  1439. device const void * src0,
  1440. device const int32_t * src1,
  1441. device float * dst,
  1442. constant int64_t & ne00,
  1443. constant int64_t & ne01,
  1444. constant int64_t & ne02,
  1445. constant int64_t & ne03,
  1446. constant uint64_t & nb00,
  1447. constant uint64_t & nb01,
  1448. constant uint64_t & nb02,
  1449. constant uint64_t & nb03,
  1450. constant int64_t & ne0,
  1451. constant int64_t & ne1,
  1452. constant int64_t & ne2,
  1453. constant int64_t & ne3,
  1454. constant uint64_t & nb0,
  1455. constant uint64_t & nb1,
  1456. constant uint64_t & nb2,
  1457. constant uint64_t & nb3,
  1458. constant int & n_past,
  1459. constant int & n_dims,
  1460. constant int & mode,
  1461. constant int & n_orig_ctx,
  1462. constant float & freq_base,
  1463. constant float & freq_scale,
  1464. constant float & ext_factor,
  1465. constant float & attn_factor,
  1466. constant float & beta_fast,
  1467. constant float & beta_slow,
  1468. uint tiitg[[thread_index_in_threadgroup]],
  1469. uint3 tptg[[threads_per_threadgroup]],
  1470. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1471. const int64_t i3 = tgpig[2];
  1472. const int64_t i2 = tgpig[1];
  1473. const int64_t i1 = tgpig[0];
  1474. const bool is_neox = mode & 2;
  1475. float corr_dims[2];
  1476. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1477. device const int32_t * pos = src1;
  1478. const int64_t p = pos[i2];
  1479. const float theta_0 = (float)p;
  1480. const float inv_ndims = -1.f/n_dims;
  1481. if (!is_neox) {
  1482. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1483. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1484. float cos_theta, sin_theta;
  1485. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1486. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1487. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1488. const T x0 = src[0];
  1489. const T x1 = src[1];
  1490. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1491. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1492. }
  1493. } else {
  1494. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1495. if (ic < n_dims) {
  1496. const int64_t ib = 0;
  1497. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1498. const float cur_rot = inv_ndims*ic - ib;
  1499. const float theta = theta_0 * pow(freq_base, cur_rot);
  1500. float cos_theta, sin_theta;
  1501. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1502. const int64_t i0 = ib*n_dims + ic/2;
  1503. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1504. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1505. const float x0 = src[0];
  1506. const float x1 = src[n_dims/2];
  1507. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1508. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1509. } else {
  1510. const int64_t i0 = ic;
  1511. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1512. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1513. dst_data[0] = src[0];
  1514. dst_data[1] = src[1];
  1515. }
  1516. }
  1517. }
  1518. }
  1519. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1520. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1521. typedef void (im2col_t)(
  1522. device const float * x,
  1523. device char * dst,
  1524. constant int32_t & ofs0,
  1525. constant int32_t & ofs1,
  1526. constant int32_t & IW,
  1527. constant int32_t & IH,
  1528. constant int32_t & CHW,
  1529. constant int32_t & s0,
  1530. constant int32_t & s1,
  1531. constant int32_t & p0,
  1532. constant int32_t & p1,
  1533. constant int32_t & d0,
  1534. constant int32_t & d1,
  1535. uint3 tgpig[[threadgroup_position_in_grid]],
  1536. uint3 tgpg[[threadgroups_per_grid]],
  1537. uint3 tpitg[[thread_position_in_threadgroup]],
  1538. uint3 ntg[[threads_per_threadgroup]]);
  1539. template <typename T>
  1540. kernel void kernel_im2col(
  1541. device const float * x,
  1542. device char * dst,
  1543. constant int32_t & ofs0,
  1544. constant int32_t & ofs1,
  1545. constant int32_t & IW,
  1546. constant int32_t & IH,
  1547. constant int32_t & CHW,
  1548. constant int32_t & s0,
  1549. constant int32_t & s1,
  1550. constant int32_t & p0,
  1551. constant int32_t & p1,
  1552. constant int32_t & d0,
  1553. constant int32_t & d1,
  1554. uint3 tgpig[[threadgroup_position_in_grid]],
  1555. uint3 tgpg[[threadgroups_per_grid]],
  1556. uint3 tpitg[[thread_position_in_threadgroup]],
  1557. uint3 ntg[[threads_per_threadgroup]]) {
  1558. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1559. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1560. const int32_t offset_dst =
  1561. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1562. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1563. device T * pdst = (device T *) (dst);
  1564. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1565. pdst[offset_dst] = 0.0f;
  1566. } else {
  1567. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1568. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1569. }
  1570. }
  1571. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1572. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1573. kernel void kernel_upscale_f32(
  1574. device const char * src0,
  1575. device char * dst,
  1576. constant int64_t & ne00,
  1577. constant int64_t & ne01,
  1578. constant int64_t & ne02,
  1579. constant int64_t & ne03,
  1580. constant uint64_t & nb00,
  1581. constant uint64_t & nb01,
  1582. constant uint64_t & nb02,
  1583. constant uint64_t & nb03,
  1584. constant int64_t & ne0,
  1585. constant int64_t & ne1,
  1586. constant int64_t & ne2,
  1587. constant int64_t & ne3,
  1588. constant uint64_t & nb0,
  1589. constant uint64_t & nb1,
  1590. constant uint64_t & nb2,
  1591. constant uint64_t & nb3,
  1592. constant int32_t & sf,
  1593. uint3 tgpig[[threadgroup_position_in_grid]],
  1594. uint3 tpitg[[thread_position_in_threadgroup]],
  1595. uint3 ntg[[threads_per_threadgroup]]) {
  1596. const int64_t i3 = tgpig.z;
  1597. const int64_t i2 = tgpig.y;
  1598. const int64_t i1 = tgpig.x;
  1599. const int64_t i03 = i3;
  1600. const int64_t i02 = i2;
  1601. const int64_t i01 = i1/sf;
  1602. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1603. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1604. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1605. dst_ptr[i0] = src0_ptr[i0/sf];
  1606. }
  1607. }
  1608. kernel void kernel_pad_f32(
  1609. device const char * src0,
  1610. device char * dst,
  1611. constant int64_t & ne00,
  1612. constant int64_t & ne01,
  1613. constant int64_t & ne02,
  1614. constant int64_t & ne03,
  1615. constant uint64_t & nb00,
  1616. constant uint64_t & nb01,
  1617. constant uint64_t & nb02,
  1618. constant uint64_t & nb03,
  1619. constant int64_t & ne0,
  1620. constant int64_t & ne1,
  1621. constant int64_t & ne2,
  1622. constant int64_t & ne3,
  1623. constant uint64_t & nb0,
  1624. constant uint64_t & nb1,
  1625. constant uint64_t & nb2,
  1626. constant uint64_t & nb3,
  1627. uint3 tgpig[[threadgroup_position_in_grid]],
  1628. uint3 tpitg[[thread_position_in_threadgroup]],
  1629. uint3 ntg[[threads_per_threadgroup]]) {
  1630. const int64_t i3 = tgpig.z;
  1631. const int64_t i2 = tgpig.y;
  1632. const int64_t i1 = tgpig.x;
  1633. const int64_t i03 = i3;
  1634. const int64_t i02 = i2;
  1635. const int64_t i01 = i1;
  1636. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1637. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1638. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1639. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1640. if (i0 < ne00) {
  1641. dst_ptr[i0] = src0_ptr[i0];
  1642. } else {
  1643. dst_ptr[i0] = 0.0f;
  1644. }
  1645. }
  1646. return;
  1647. }
  1648. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1649. dst_ptr[i0] = 0.0f;
  1650. }
  1651. }
  1652. kernel void kernel_arange_f32(
  1653. device char * dst,
  1654. constant int64_t & ne0,
  1655. constant float & start,
  1656. constant float & step,
  1657. uint3 tgpig[[threadgroup_position_in_grid]],
  1658. uint3 tpitg[[thread_position_in_threadgroup]],
  1659. uint3 ntg[[threads_per_threadgroup]]) {
  1660. device float * dst_ptr = (device float *) dst;
  1661. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1662. dst_ptr[i0] = start + step * i0;
  1663. }
  1664. }
  1665. kernel void kernel_timestep_embedding_f32(
  1666. device const char * src0,
  1667. device char * dst,
  1668. constant uint64_t & nb1,
  1669. constant int & dim,
  1670. constant int & max_period,
  1671. uint3 tgpig[[threadgroup_position_in_grid]],
  1672. uint3 tpitg[[thread_position_in_threadgroup]],
  1673. uint3 ntg[[threads_per_threadgroup]]) {
  1674. int i = tgpig.x;
  1675. device float * embed_data = (device float *)(dst + i*nb1);
  1676. int half_ = dim / 2;
  1677. for (int j = tpitg.x; j < half_; j += ntg.x) {
  1678. float timestep = ((device float *)src0)[i];
  1679. float freq = (float)exp(-log((float)max_period) * j / half_);
  1680. float arg = timestep * freq;
  1681. embed_data[j ] = cos(arg);
  1682. embed_data[j + half_] = sin(arg);
  1683. }
  1684. if (dim % 2 != 0 && tpitg.x == 0) {
  1685. embed_data[dim] = 0.f;
  1686. }
  1687. }
  1688. // bitonic sort implementation following the CUDA kernels as reference
  1689. typedef void (argsort_t)(
  1690. device const float * x,
  1691. device int32_t * dst,
  1692. constant int64_t & ncols,
  1693. constant int64_t & ncols_pad,
  1694. threadgroup int32_t * shared_values [[threadgroup(0)]],
  1695. uint3 tgpig[[threadgroup_position_in_grid]],
  1696. uint3 tpitg[[thread_position_in_threadgroup]]);
  1697. template<ggml_sort_order order>
  1698. kernel void kernel_argsort_f32_i32(
  1699. device const float * x,
  1700. device int32_t * dst,
  1701. constant int64_t & ncols,
  1702. constant int64_t & ncols_pad,
  1703. threadgroup int32_t * shared_values [[threadgroup(0)]],
  1704. uint3 tgpig[[threadgroup_position_in_grid]],
  1705. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1706. // bitonic sort
  1707. int col = tpitg[0];
  1708. int row = tgpig[1];
  1709. if (col >= ncols_pad) return;
  1710. device const float * x_row = x + row * ncols;
  1711. threadgroup int32_t * dst_row = shared_values;
  1712. // initialize indices
  1713. dst_row[col] = col;
  1714. threadgroup_barrier(mem_flags::mem_threadgroup);
  1715. for (int k = 2; k <= ncols_pad; k *= 2) {
  1716. for (int j = k / 2; j > 0; j /= 2) {
  1717. int ixj = col ^ j;
  1718. if (ixj > col) {
  1719. if ((col & k) == 0) {
  1720. if (dst_row[col] >= ncols ||
  1721. (dst_row[ixj] < ncols && (order == GGML_SORT_ORDER_ASC ?
  1722. x_row[dst_row[col]] > x_row[dst_row[ixj]] :
  1723. x_row[dst_row[col]] < x_row[dst_row[ixj]]))
  1724. ) {
  1725. SWAP(dst_row[col], dst_row[ixj]);
  1726. }
  1727. } else {
  1728. if (dst_row[ixj] >= ncols ||
  1729. (dst_row[col] < ncols && (order == GGML_SORT_ORDER_ASC ?
  1730. x_row[dst_row[col]] < x_row[dst_row[ixj]] :
  1731. x_row[dst_row[col]] > x_row[dst_row[ixj]]))
  1732. ) {
  1733. SWAP(dst_row[col], dst_row[ixj]);
  1734. }
  1735. }
  1736. }
  1737. threadgroup_barrier(mem_flags::mem_threadgroup);
  1738. }
  1739. }
  1740. // copy the result to dst without the padding
  1741. if (col < ncols) {
  1742. dst[row * ncols + col] = dst_row[col];
  1743. }
  1744. }
  1745. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ORDER_ASC>;
  1746. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ORDER_DESC>;
  1747. kernel void kernel_leaky_relu_f32(
  1748. device const float * src0,
  1749. device float * dst,
  1750. constant float & slope,
  1751. uint tpig[[thread_position_in_grid]]) {
  1752. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1753. }
  1754. kernel void kernel_cpy_f16_f16(
  1755. device const half * src0,
  1756. device half * dst,
  1757. constant int64_t & ne00,
  1758. constant int64_t & ne01,
  1759. constant int64_t & ne02,
  1760. constant int64_t & ne03,
  1761. constant uint64_t & nb00,
  1762. constant uint64_t & nb01,
  1763. constant uint64_t & nb02,
  1764. constant uint64_t & nb03,
  1765. constant int64_t & ne0,
  1766. constant int64_t & ne1,
  1767. constant int64_t & ne2,
  1768. constant int64_t & ne3,
  1769. constant uint64_t & nb0,
  1770. constant uint64_t & nb1,
  1771. constant uint64_t & nb2,
  1772. constant uint64_t & nb3,
  1773. uint3 tgpig[[threadgroup_position_in_grid]],
  1774. uint3 tpitg[[thread_position_in_threadgroup]],
  1775. uint3 ntg[[threads_per_threadgroup]]) {
  1776. const int64_t i03 = tgpig[2];
  1777. const int64_t i02 = tgpig[1];
  1778. const int64_t i01 = tgpig[0];
  1779. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1780. const int64_t i3 = n / (ne2*ne1*ne0);
  1781. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1782. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1783. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1784. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1785. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1786. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1787. dst_data[i00] = src[0];
  1788. }
  1789. }
  1790. kernel void kernel_cpy_f16_f32(
  1791. device const half * src0,
  1792. device float * dst,
  1793. constant int64_t & ne00,
  1794. constant int64_t & ne01,
  1795. constant int64_t & ne02,
  1796. constant int64_t & ne03,
  1797. constant uint64_t & nb00,
  1798. constant uint64_t & nb01,
  1799. constant uint64_t & nb02,
  1800. constant uint64_t & nb03,
  1801. constant int64_t & ne0,
  1802. constant int64_t & ne1,
  1803. constant int64_t & ne2,
  1804. constant int64_t & ne3,
  1805. constant uint64_t & nb0,
  1806. constant uint64_t & nb1,
  1807. constant uint64_t & nb2,
  1808. constant uint64_t & nb3,
  1809. uint3 tgpig[[threadgroup_position_in_grid]],
  1810. uint3 tpitg[[thread_position_in_threadgroup]],
  1811. uint3 ntg[[threads_per_threadgroup]]) {
  1812. const int64_t i03 = tgpig[2];
  1813. const int64_t i02 = tgpig[1];
  1814. const int64_t i01 = tgpig[0];
  1815. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1816. const int64_t i3 = n / (ne2*ne1*ne0);
  1817. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1818. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1819. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1820. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1821. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1822. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1823. dst_data[i00] = src[0];
  1824. }
  1825. }
  1826. kernel void kernel_cpy_f32_f16(
  1827. device const float * src0,
  1828. device half * dst,
  1829. constant int64_t & ne00,
  1830. constant int64_t & ne01,
  1831. constant int64_t & ne02,
  1832. constant int64_t & ne03,
  1833. constant uint64_t & nb00,
  1834. constant uint64_t & nb01,
  1835. constant uint64_t & nb02,
  1836. constant uint64_t & nb03,
  1837. constant int64_t & ne0,
  1838. constant int64_t & ne1,
  1839. constant int64_t & ne2,
  1840. constant int64_t & ne3,
  1841. constant uint64_t & nb0,
  1842. constant uint64_t & nb1,
  1843. constant uint64_t & nb2,
  1844. constant uint64_t & nb3,
  1845. uint3 tgpig[[threadgroup_position_in_grid]],
  1846. uint3 tpitg[[thread_position_in_threadgroup]],
  1847. uint3 ntg[[threads_per_threadgroup]]) {
  1848. const int64_t i03 = tgpig[2];
  1849. const int64_t i02 = tgpig[1];
  1850. const int64_t i01 = tgpig[0];
  1851. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1852. const int64_t i3 = n / (ne2*ne1*ne0);
  1853. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1854. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1855. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1856. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1857. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1858. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1859. dst_data[i00] = src[0];
  1860. }
  1861. }
  1862. kernel void kernel_cpy_f32_f32(
  1863. device const float * src0,
  1864. device float * dst,
  1865. constant int64_t & ne00,
  1866. constant int64_t & ne01,
  1867. constant int64_t & ne02,
  1868. constant int64_t & ne03,
  1869. constant uint64_t & nb00,
  1870. constant uint64_t & nb01,
  1871. constant uint64_t & nb02,
  1872. constant uint64_t & nb03,
  1873. constant int64_t & ne0,
  1874. constant int64_t & ne1,
  1875. constant int64_t & ne2,
  1876. constant int64_t & ne3,
  1877. constant uint64_t & nb0,
  1878. constant uint64_t & nb1,
  1879. constant uint64_t & nb2,
  1880. constant uint64_t & nb3,
  1881. uint3 tgpig[[threadgroup_position_in_grid]],
  1882. uint3 tpitg[[thread_position_in_threadgroup]],
  1883. uint3 ntg[[threads_per_threadgroup]]) {
  1884. const int64_t i03 = tgpig[2];
  1885. const int64_t i02 = tgpig[1];
  1886. const int64_t i01 = tgpig[0];
  1887. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1888. const int64_t i3 = n / (ne2*ne1*ne0);
  1889. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1890. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1891. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1892. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1893. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1894. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1895. dst_data[i00] = src[0];
  1896. }
  1897. }
  1898. kernel void kernel_cpy_f32_q8_0(
  1899. device const float * src0,
  1900. device void * dst,
  1901. constant int64_t & ne00,
  1902. constant int64_t & ne01,
  1903. constant int64_t & ne02,
  1904. constant int64_t & ne03,
  1905. constant uint64_t & nb00,
  1906. constant uint64_t & nb01,
  1907. constant uint64_t & nb02,
  1908. constant uint64_t & nb03,
  1909. constant int64_t & ne0,
  1910. constant int64_t & ne1,
  1911. constant int64_t & ne2,
  1912. constant int64_t & ne3,
  1913. constant uint64_t & nb0,
  1914. constant uint64_t & nb1,
  1915. constant uint64_t & nb2,
  1916. constant uint64_t & nb3,
  1917. uint3 tgpig[[threadgroup_position_in_grid]],
  1918. uint3 tpitg[[thread_position_in_threadgroup]],
  1919. uint3 ntg[[threads_per_threadgroup]]) {
  1920. const int64_t i03 = tgpig[2];
  1921. const int64_t i02 = tgpig[1];
  1922. const int64_t i01 = tgpig[0];
  1923. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1924. const int64_t i3 = n / (ne2*ne1*ne0);
  1925. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1926. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1927. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1928. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1929. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1930. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1931. float amax = 0.0f; // absolute max
  1932. for (int j = 0; j < QK8_0; j++) {
  1933. const float v = src[j];
  1934. amax = MAX(amax, fabs(v));
  1935. }
  1936. const float d = amax / ((1 << 7) - 1);
  1937. const float id = d ? 1.0f/d : 0.0f;
  1938. dst_data[i00/QK8_0].d = d;
  1939. for (int j = 0; j < QK8_0; ++j) {
  1940. const float x0 = src[j]*id;
  1941. dst_data[i00/QK8_0].qs[j] = round(x0);
  1942. }
  1943. }
  1944. }
  1945. kernel void kernel_cpy_f32_q4_0(
  1946. device const float * src0,
  1947. device void * dst,
  1948. constant int64_t & ne00,
  1949. constant int64_t & ne01,
  1950. constant int64_t & ne02,
  1951. constant int64_t & ne03,
  1952. constant uint64_t & nb00,
  1953. constant uint64_t & nb01,
  1954. constant uint64_t & nb02,
  1955. constant uint64_t & nb03,
  1956. constant int64_t & ne0,
  1957. constant int64_t & ne1,
  1958. constant int64_t & ne2,
  1959. constant int64_t & ne3,
  1960. constant uint64_t & nb0,
  1961. constant uint64_t & nb1,
  1962. constant uint64_t & nb2,
  1963. constant uint64_t & nb3,
  1964. uint3 tgpig[[threadgroup_position_in_grid]],
  1965. uint3 tpitg[[thread_position_in_threadgroup]],
  1966. uint3 ntg[[threads_per_threadgroup]]) {
  1967. const int64_t i03 = tgpig[2];
  1968. const int64_t i02 = tgpig[1];
  1969. const int64_t i01 = tgpig[0];
  1970. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1971. const int64_t i3 = n / (ne2*ne1*ne0);
  1972. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1973. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1974. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1975. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1976. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1977. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1978. float amax = 0.0f; // absolute max
  1979. float max = 0.0f;
  1980. for (int j = 0; j < QK4_0; j++) {
  1981. const float v = src[j];
  1982. if (amax < fabs(v)) {
  1983. amax = fabs(v);
  1984. max = v;
  1985. }
  1986. }
  1987. const float d = max / -8;
  1988. const float id = d ? 1.0f/d : 0.0f;
  1989. dst_data[i00/QK4_0].d = d;
  1990. for (int j = 0; j < QK4_0/2; ++j) {
  1991. const float x0 = src[0 + j]*id;
  1992. const float x1 = src[QK4_0/2 + j]*id;
  1993. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1994. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1995. dst_data[i00/QK4_0].qs[j] = xi0;
  1996. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1997. }
  1998. }
  1999. }
  2000. kernel void kernel_cpy_f32_q4_1(
  2001. device const float * src0,
  2002. device void * dst,
  2003. constant int64_t & ne00,
  2004. constant int64_t & ne01,
  2005. constant int64_t & ne02,
  2006. constant int64_t & ne03,
  2007. constant uint64_t & nb00,
  2008. constant uint64_t & nb01,
  2009. constant uint64_t & nb02,
  2010. constant uint64_t & nb03,
  2011. constant int64_t & ne0,
  2012. constant int64_t & ne1,
  2013. constant int64_t & ne2,
  2014. constant int64_t & ne3,
  2015. constant uint64_t & nb0,
  2016. constant uint64_t & nb1,
  2017. constant uint64_t & nb2,
  2018. constant uint64_t & nb3,
  2019. uint3 tgpig[[threadgroup_position_in_grid]],
  2020. uint3 tpitg[[thread_position_in_threadgroup]],
  2021. uint3 ntg[[threads_per_threadgroup]]) {
  2022. const int64_t i03 = tgpig[2];
  2023. const int64_t i02 = tgpig[1];
  2024. const int64_t i01 = tgpig[0];
  2025. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2026. const int64_t i3 = n / (ne2*ne1*ne0);
  2027. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2028. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2029. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  2030. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2031. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  2032. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2033. float min = FLT_MAX;
  2034. float max = -FLT_MAX;
  2035. for (int j = 0; j < QK4_1; j++) {
  2036. const float v = src[j];
  2037. if (min > v) min = v;
  2038. if (max < v) max = v;
  2039. }
  2040. const float d = (max - min) / ((1 << 4) - 1);
  2041. const float id = d ? 1.0f/d : 0.0f;
  2042. dst_data[i00/QK4_1].d = d;
  2043. dst_data[i00/QK4_1].m = min;
  2044. for (int j = 0; j < QK4_1/2; ++j) {
  2045. const float x0 = (src[0 + j] - min)*id;
  2046. const float x1 = (src[QK4_1/2 + j] - min)*id;
  2047. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  2048. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  2049. dst_data[i00/QK4_1].qs[j] = xi0;
  2050. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2051. }
  2052. }
  2053. }
  2054. kernel void kernel_cpy_f32_q5_0(
  2055. device const float * src0,
  2056. device void * dst,
  2057. constant int64_t & ne00,
  2058. constant int64_t & ne01,
  2059. constant int64_t & ne02,
  2060. constant int64_t & ne03,
  2061. constant uint64_t & nb00,
  2062. constant uint64_t & nb01,
  2063. constant uint64_t & nb02,
  2064. constant uint64_t & nb03,
  2065. constant int64_t & ne0,
  2066. constant int64_t & ne1,
  2067. constant int64_t & ne2,
  2068. constant int64_t & ne3,
  2069. constant uint64_t & nb0,
  2070. constant uint64_t & nb1,
  2071. constant uint64_t & nb2,
  2072. constant uint64_t & nb3,
  2073. uint3 tgpig[[threadgroup_position_in_grid]],
  2074. uint3 tpitg[[thread_position_in_threadgroup]],
  2075. uint3 ntg[[threads_per_threadgroup]]) {
  2076. const int64_t i03 = tgpig[2];
  2077. const int64_t i02 = tgpig[1];
  2078. const int64_t i01 = tgpig[0];
  2079. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2080. const int64_t i3 = n / (ne2*ne1*ne0);
  2081. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2082. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2083. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK5_0;
  2084. device block_q5_0 * dst_data = (device block_q5_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2085. for (int64_t i00 = tpitg.x*QK5_0; i00 < ne00; i00 += ntg.x*QK5_0) {
  2086. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2087. float amax = 0.0f; // absolute max
  2088. float max = 0.0f;
  2089. for (int j = 0; j < QK5_0; j++) {
  2090. const float v = src[j];
  2091. if (amax < fabs(v)) {
  2092. amax = fabs(v);
  2093. max = v;
  2094. }
  2095. }
  2096. const float d = max / -16;
  2097. const float id = d ? 1.0f/d : 0.0f;
  2098. dst_data[i00/QK5_0].d = d;
  2099. uint32_t qh = 0;
  2100. for (int j = 0; j < QK5_0/2; ++j) {
  2101. const float x0 = src[0 + j]*id;
  2102. const float x1 = src[QK5_0/2 + j]*id;
  2103. const uint8_t xi0 = MIN(31, (int8_t)(x0 + 16.5f));
  2104. const uint8_t xi1 = MIN(31, (int8_t)(x1 + 16.5f));
  2105. dst_data[i00/QK5_0].qs[j] = (xi0 & 0xf) | ((xi1 & 0xf) << 4);
  2106. qh |= ((xi0 & 0x10u) >> 4) << (j + 0);
  2107. qh |= ((xi1 & 0x10u) >> 4) << (j + QK5_0/2);
  2108. }
  2109. thread const uint8_t * qh8 = (thread const uint8_t *)&qh;
  2110. for (int j = 0; j < 4; ++j) {
  2111. dst_data[i00/QK5_0].qh[j] = qh8[j];
  2112. }
  2113. }
  2114. }
  2115. kernel void kernel_cpy_f32_q5_1(
  2116. device const float * src0,
  2117. device void * dst,
  2118. constant int64_t & ne00,
  2119. constant int64_t & ne01,
  2120. constant int64_t & ne02,
  2121. constant int64_t & ne03,
  2122. constant uint64_t & nb00,
  2123. constant uint64_t & nb01,
  2124. constant uint64_t & nb02,
  2125. constant uint64_t & nb03,
  2126. constant int64_t & ne0,
  2127. constant int64_t & ne1,
  2128. constant int64_t & ne2,
  2129. constant int64_t & ne3,
  2130. constant uint64_t & nb0,
  2131. constant uint64_t & nb1,
  2132. constant uint64_t & nb2,
  2133. constant uint64_t & nb3,
  2134. uint3 tgpig[[threadgroup_position_in_grid]],
  2135. uint3 tpitg[[thread_position_in_threadgroup]],
  2136. uint3 ntg[[threads_per_threadgroup]]) {
  2137. const int64_t i03 = tgpig[2];
  2138. const int64_t i02 = tgpig[1];
  2139. const int64_t i01 = tgpig[0];
  2140. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2141. const int64_t i3 = n / (ne2*ne1*ne0);
  2142. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2143. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2144. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK5_1;
  2145. device block_q5_1 * dst_data = (device block_q5_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2146. for (int64_t i00 = tpitg.x*QK5_1; i00 < ne00; i00 += ntg.x*QK5_1) {
  2147. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2148. float max = src[0];
  2149. float min = src[0];
  2150. for (int j = 1; j < QK5_1; j++) {
  2151. const float v = src[j];
  2152. min = v < min ? v : min;
  2153. max = v > max ? v : max;
  2154. }
  2155. const float d = (max - min) / 31;
  2156. const float id = d ? 1.0f/d : 0.0f;
  2157. dst_data[i00/QK5_1].d = d;
  2158. dst_data[i00/QK5_1].m = min;
  2159. uint32_t qh = 0;
  2160. for (int j = 0; j < QK5_1/2; ++j) {
  2161. const float x0 = (src[0 + j] - min)*id;
  2162. const float x1 = (src[QK5_1/2 + j] - min)*id;
  2163. const uint8_t xi0 = (uint8_t)(x0 + 0.5f);
  2164. const uint8_t xi1 = (uint8_t)(x1 + 0.5f);
  2165. dst_data[i00/QK5_1].qs[j] = (xi0 & 0xf) | ((xi1 & 0xf) << 4);
  2166. qh |= ((xi0 & 0x10u) >> 4) << (j + 0);
  2167. qh |= ((xi1 & 0x10u) >> 4) << (j + QK5_1/2);
  2168. }
  2169. thread const uint8_t * qh8 = (thread const uint8_t *)&qh;
  2170. for (int j = 0; j < 4; ++j) {
  2171. dst_data[i00/QK5_1].qh[j] = qh8[j];
  2172. }
  2173. }
  2174. }
  2175. static inline int best_index_int8(int n, constant float * val, float x) {
  2176. if (x <= val[0]) return 0;
  2177. if (x >= val[n-1]) return n-1;
  2178. int ml = 0, mu = n-1;
  2179. while (mu-ml > 1) {
  2180. int mav = (ml+mu)/2;
  2181. if (x < val[mav]) mu = mav; else ml = mav;
  2182. }
  2183. return x - val[mu-1] < val[mu] - x ? mu-1 : mu;
  2184. }
  2185. constexpr constant static float kvalues_iq4nl_f[16] = {
  2186. -127.f, -104.f, -83.f, -65.f, -49.f, -35.f, -22.f, -10.f, 1.f, 13.f, 25.f, 38.f, 53.f, 69.f, 89.f, 113.f
  2187. };
  2188. kernel void kernel_cpy_f32_iq4_nl(
  2189. device const float * src0,
  2190. device void * dst,
  2191. constant int64_t & ne00,
  2192. constant int64_t & ne01,
  2193. constant int64_t & ne02,
  2194. constant int64_t & ne03,
  2195. constant uint64_t & nb00,
  2196. constant uint64_t & nb01,
  2197. constant uint64_t & nb02,
  2198. constant uint64_t & nb03,
  2199. constant int64_t & ne0,
  2200. constant int64_t & ne1,
  2201. constant int64_t & ne2,
  2202. constant int64_t & ne3,
  2203. constant uint64_t & nb0,
  2204. constant uint64_t & nb1,
  2205. constant uint64_t & nb2,
  2206. constant uint64_t & nb3,
  2207. uint3 tgpig[[threadgroup_position_in_grid]],
  2208. uint3 tpitg[[thread_position_in_threadgroup]],
  2209. uint3 ntg[[threads_per_threadgroup]]) {
  2210. const int64_t i03 = tgpig[2];
  2211. const int64_t i02 = tgpig[1];
  2212. const int64_t i01 = tgpig[0];
  2213. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2214. const int64_t i3 = n / (ne2*ne1*ne0);
  2215. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2216. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2217. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_NL;
  2218. device block_iq4_nl * dst_data = (device block_iq4_nl *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2219. for (int64_t i00 = tpitg.x*QK4_NL; i00 < ne00; i00 += ntg.x*QK4_NL) {
  2220. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2221. float amax = 0.0f; // absolute max
  2222. float max = 0.0f;
  2223. for (int j = 0; j < QK4_0; j++) {
  2224. const float v = src[j];
  2225. if (amax < fabs(v)) {
  2226. amax = fabs(v);
  2227. max = v;
  2228. }
  2229. }
  2230. const float d = max / kvalues_iq4nl_f[0];
  2231. const float id = d ? 1.0f/d : 0.0f;
  2232. float sumqx = 0, sumq2 = 0;
  2233. for (int j = 0; j < QK4_NL/2; ++j) {
  2234. const float x0 = src[0 + j]*id;
  2235. const float x1 = src[QK4_NL/2 + j]*id;
  2236. const uint8_t xi0 = best_index_int8(16, kvalues_iq4nl_f, x0);
  2237. const uint8_t xi1 = best_index_int8(16, kvalues_iq4nl_f, x1);
  2238. dst_data[i00/QK4_NL].qs[j] = xi0 | (xi1 << 4);
  2239. const float v0 = kvalues_iq4nl_f[xi0];
  2240. const float v1 = kvalues_iq4nl_f[xi1];
  2241. const float w0 = src[0 + j]*src[0 + j];
  2242. const float w1 = src[QK4_NL/2 + j]*src[QK4_NL/2 + j];
  2243. sumqx += w0*v0*src[j] + w1*v1*src[QK4_NL/2 + j];
  2244. sumq2 += w0*v0*v0 + w1*v1*v1;
  2245. }
  2246. dst_data[i00/QK4_NL].d = sumq2 > 0 ? sumqx/sumq2 : d;
  2247. }
  2248. }
  2249. kernel void kernel_concat(
  2250. device const char * src0,
  2251. device const char * src1,
  2252. device char * dst,
  2253. constant int64_t & ne00,
  2254. constant int64_t & ne01,
  2255. constant int64_t & ne02,
  2256. constant int64_t & ne03,
  2257. constant uint64_t & nb00,
  2258. constant uint64_t & nb01,
  2259. constant uint64_t & nb02,
  2260. constant uint64_t & nb03,
  2261. constant int64_t & ne10,
  2262. constant int64_t & ne11,
  2263. constant int64_t & ne12,
  2264. constant int64_t & ne13,
  2265. constant uint64_t & nb10,
  2266. constant uint64_t & nb11,
  2267. constant uint64_t & nb12,
  2268. constant uint64_t & nb13,
  2269. constant int64_t & ne0,
  2270. constant int64_t & ne1,
  2271. constant int64_t & ne2,
  2272. constant int64_t & ne3,
  2273. constant uint64_t & nb0,
  2274. constant uint64_t & nb1,
  2275. constant uint64_t & nb2,
  2276. constant uint64_t & nb3,
  2277. uint3 tgpig[[threadgroup_position_in_grid]],
  2278. uint3 tpitg[[thread_position_in_threadgroup]],
  2279. uint3 ntg[[threads_per_threadgroup]]) {
  2280. const int64_t i03 = tgpig.z;
  2281. const int64_t i02 = tgpig.y;
  2282. const int64_t i01 = tgpig.x;
  2283. const int64_t i13 = i03 % ne13;
  2284. const int64_t i12 = i02 % ne12;
  2285. const int64_t i11 = i01 % ne11;
  2286. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2287. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2288. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2289. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2290. if (i02 < ne02) {
  2291. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2292. src0_ptr += ntg.x*nb00;
  2293. } else {
  2294. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2295. src1_ptr += ntg.x*nb10;
  2296. }
  2297. dst_ptr += ntg.x*nb0;
  2298. }
  2299. }
  2300. void kernel_mul_mv_q2_K_f32_impl(
  2301. device const void * src0,
  2302. device const float * src1,
  2303. device float * dst,
  2304. constant int64_t & ne00,
  2305. constant int64_t & ne01,
  2306. constant int64_t & ne02,
  2307. constant int64_t & ne10,
  2308. constant int64_t & ne12,
  2309. constant int64_t & ne0,
  2310. constant int64_t & ne1,
  2311. constant uint & r2,
  2312. constant uint & r3,
  2313. uint3 tgpig[[threadgroup_position_in_grid]],
  2314. uint tiisg[[thread_index_in_simdgroup]],
  2315. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2316. const int nb = ne00/QK_K;
  2317. const int r0 = tgpig.x;
  2318. const int r1 = tgpig.y;
  2319. const int im = tgpig.z;
  2320. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2321. const int ib_row = first_row * nb;
  2322. const uint i12 = im%ne12;
  2323. const uint i13 = im/ne12;
  2324. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2325. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2326. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2327. float yl[32];
  2328. float sumf[N_DST]={0.f}, all_sum;
  2329. const int step = sizeof(block_q2_K) * nb;
  2330. #if QK_K == 256
  2331. const int ix = tiisg/8; // 0...3
  2332. const int it = tiisg%8; // 0...7
  2333. const int iq = it/4; // 0 or 1
  2334. const int ir = it%4; // 0...3
  2335. const int is = (8*ir)/16;// 0 or 1
  2336. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2337. for (int ib = ix; ib < nb; ib += 4) {
  2338. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2339. for (int i = 0; i < 8; ++i) {
  2340. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2341. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2342. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2343. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2344. }
  2345. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2346. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2347. device const half * dh = &x[ib].d;
  2348. for (int row = 0; row < N_DST; row++) {
  2349. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2350. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2351. for (int i = 0; i < 8; i += 2) {
  2352. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2353. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2354. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2355. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2356. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2357. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2358. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2359. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2360. }
  2361. float dall = dh[0];
  2362. float dmin = dh[1] * 1.f/16.f;
  2363. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2364. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2365. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2366. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2367. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2368. qs += step/2;
  2369. sc += step;
  2370. dh += step/2;
  2371. }
  2372. y4 += 4 * QK_K;
  2373. }
  2374. #else
  2375. const int ix = tiisg/2; // 0...15
  2376. const int it = tiisg%2; // 0...1
  2377. device const float * y4 = y + ix * QK_K + 8 * it;
  2378. for (int ib = ix; ib < nb; ib += 16) {
  2379. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2380. for (int i = 0; i < 8; ++i) {
  2381. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2382. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2383. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2384. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2385. }
  2386. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2387. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2388. device const half * dh = &x[ib].d;
  2389. for (int row = 0; row < N_DST; row++) {
  2390. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2391. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2392. for (int i = 0; i < 8; i += 2) {
  2393. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2394. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2395. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2396. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2397. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2398. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2399. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2400. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2401. }
  2402. float dall = dh[0];
  2403. float dmin = dh[1];
  2404. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2405. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2406. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2407. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2408. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2409. qs += step/2;
  2410. sc += step;
  2411. dh += step/2;
  2412. }
  2413. y4 += 16 * QK_K;
  2414. }
  2415. #endif
  2416. for (int row = 0; row < N_DST; ++row) {
  2417. all_sum = simd_sum(sumf[row]);
  2418. if (tiisg == 0) {
  2419. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2420. }
  2421. }
  2422. }
  2423. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2424. kernel void kernel_mul_mv_q2_K_f32(
  2425. device const void * src0,
  2426. device const float * src1,
  2427. device float * dst,
  2428. constant int64_t & ne00,
  2429. constant int64_t & ne01,
  2430. constant int64_t & ne02,
  2431. constant uint64_t & nb00,
  2432. constant uint64_t & nb01,
  2433. constant uint64_t & nb02,
  2434. constant int64_t & ne10,
  2435. constant int64_t & ne11,
  2436. constant int64_t & ne12,
  2437. constant uint64_t & nb10,
  2438. constant uint64_t & nb11,
  2439. constant uint64_t & nb12,
  2440. constant int64_t & ne0,
  2441. constant int64_t & ne1,
  2442. constant uint & r2,
  2443. constant uint & r3,
  2444. uint3 tgpig[[threadgroup_position_in_grid]],
  2445. uint tiisg[[thread_index_in_simdgroup]],
  2446. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2447. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2448. }
  2449. #if QK_K == 256
  2450. void kernel_mul_mv_q3_K_f32_impl(
  2451. device const void * src0,
  2452. device const float * src1,
  2453. device float * dst,
  2454. constant int64_t & ne00,
  2455. constant int64_t & ne01,
  2456. constant int64_t & ne02,
  2457. constant int64_t & ne10,
  2458. constant int64_t & ne12,
  2459. constant int64_t & ne0,
  2460. constant int64_t & ne1,
  2461. constant uint & r2,
  2462. constant uint & r3,
  2463. uint3 tgpig[[threadgroup_position_in_grid]],
  2464. uint tiisg[[thread_index_in_simdgroup]],
  2465. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2466. const int nb = ne00/QK_K;
  2467. const int64_t r0 = tgpig.x;
  2468. const int64_t r1 = tgpig.y;
  2469. const int64_t im = tgpig.z;
  2470. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2471. const uint i12 = im%ne12;
  2472. const uint i13 = im/ne12;
  2473. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2474. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2475. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2476. float yl[32];
  2477. //const uint16_t kmask1 = 0x3030;
  2478. //const uint16_t kmask2 = 0x0f0f;
  2479. const int tid = tiisg/4;
  2480. const int ix = tiisg%4;
  2481. const int ip = tid/4; // 0 or 1
  2482. const int il = 2*((tid%4)/2); // 0 or 2
  2483. const int ir = tid%2;
  2484. const int n = 8;
  2485. const int l0 = n*ir;
  2486. // One would think that the Metal compiler would figure out that ip and il can only have
  2487. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2488. // with these two tales.
  2489. //
  2490. // Possible masks for the high bit
  2491. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2492. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2493. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2494. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2495. // Possible masks for the low 2 bits
  2496. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2497. const ushort4 hm = mm[2*ip + il/2];
  2498. const int shift = 2*il;
  2499. const float v1 = il == 0 ? 4.f : 64.f;
  2500. const float v2 = 4.f * v1;
  2501. const uint16_t s_shift1 = 4*ip;
  2502. const uint16_t s_shift2 = s_shift1 + il;
  2503. const int q_offset = 32*ip + l0;
  2504. const int y_offset = 128*ip + 32*il + l0;
  2505. const int step = sizeof(block_q3_K) * nb / 2;
  2506. device const float * y1 = yy + ix*QK_K + y_offset;
  2507. uint32_t scales32, aux32;
  2508. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2509. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2510. float sumf1[2] = {0.f};
  2511. float sumf2[2] = {0.f};
  2512. for (int i = ix; i < nb; i += 4) {
  2513. for (int l = 0; l < 8; ++l) {
  2514. yl[l+ 0] = y1[l+ 0];
  2515. yl[l+ 8] = y1[l+16];
  2516. yl[l+16] = y1[l+32];
  2517. yl[l+24] = y1[l+48];
  2518. }
  2519. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2520. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2521. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2522. device const half * dh = &x[i].d;
  2523. for (int row = 0; row < 2; ++row) {
  2524. const float d_all = (float)dh[0];
  2525. scales16[0] = a[4];
  2526. scales16[1] = a[5];
  2527. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2528. scales16[0] = a[il+0];
  2529. scales16[1] = a[il+1];
  2530. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2531. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2532. for (int l = 0; l < n; l += 2) {
  2533. const int32_t qs = q[l/2];
  2534. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2535. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2536. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2537. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2538. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2539. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2540. }
  2541. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2542. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2543. sumf1[row] += d1 * (scales[0] - 32);
  2544. sumf2[row] += d2 * (scales[2] - 32);
  2545. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2546. for (int l = 0; l < n; l += 2) {
  2547. const int32_t qs = q[l/2+8];
  2548. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2549. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2550. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2551. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2552. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2553. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2554. }
  2555. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2556. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2557. sumf1[row] += d1 * (scales[1] - 32);
  2558. sumf2[row] += d2 * (scales[3] - 32);
  2559. q += step;
  2560. h += step;
  2561. a += step;
  2562. dh += step;
  2563. }
  2564. y1 += 4 * QK_K;
  2565. }
  2566. for (int row = 0; row < 2; ++row) {
  2567. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2568. sumf1[row] = simd_sum(sumf);
  2569. }
  2570. if (tiisg == 0) {
  2571. for (int row = 0; row < 2; ++row) {
  2572. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2573. }
  2574. }
  2575. }
  2576. #else
  2577. void kernel_mul_mv_q3_K_f32_impl(
  2578. device const void * src0,
  2579. device const float * src1,
  2580. device float * dst,
  2581. constant int64_t & ne00,
  2582. constant int64_t & ne01,
  2583. constant int64_t & ne02,
  2584. constant int64_t & ne10,
  2585. constant int64_t & ne12,
  2586. constant int64_t & ne0,
  2587. constant int64_t & ne1,
  2588. constant uint & r2,
  2589. constant uint & r3,
  2590. uint3 tgpig[[threadgroup_position_in_grid]],
  2591. uint tiisg[[thread_index_in_simdgroup]],
  2592. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2593. const int nb = ne00/QK_K;
  2594. const int64_t r0 = tgpig.x;
  2595. const int64_t r1 = tgpig.y;
  2596. const int64_t im = tgpig.z;
  2597. const int row = 2 * r0 + sgitg;
  2598. const uint i12 = im%ne12;
  2599. const uint i13 = im/ne12;
  2600. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2601. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2602. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2603. const int ix = tiisg/4;
  2604. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2605. const int iq = il/8; // 0, 0, 1, 1
  2606. const int in = il%8; // 0, 4, 0, 4
  2607. float2 sum = {0.f, 0.f};
  2608. for (int i = ix; i < nb; i += 8) {
  2609. const float d_all = (float)(x[i].d);
  2610. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2611. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2612. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2613. device const float * y = yy + i * QK_K + il;
  2614. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2615. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2616. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2617. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2618. for (int l = 0; l < 4; l += 2) {
  2619. const uint16_t hm = h[l/2] >> iq;
  2620. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2621. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2622. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2623. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2624. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2625. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2626. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2627. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2628. }
  2629. }
  2630. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2631. const float tot = simd_sum(sumf);
  2632. if (tiisg == 0) {
  2633. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2634. }
  2635. }
  2636. #endif
  2637. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2638. kernel void kernel_mul_mv_q3_K_f32(
  2639. device const void * src0,
  2640. device const float * src1,
  2641. device float * dst,
  2642. constant int64_t & ne00,
  2643. constant int64_t & ne01,
  2644. constant int64_t & ne02,
  2645. constant uint64_t & nb00,
  2646. constant uint64_t & nb01,
  2647. constant uint64_t & nb02,
  2648. constant int64_t & ne10,
  2649. constant int64_t & ne11,
  2650. constant int64_t & ne12,
  2651. constant uint64_t & nb10,
  2652. constant uint64_t & nb11,
  2653. constant uint64_t & nb12,
  2654. constant int64_t & ne0,
  2655. constant int64_t & ne1,
  2656. constant uint & r2,
  2657. constant uint & r3,
  2658. uint3 tgpig[[threadgroup_position_in_grid]],
  2659. uint tiisg[[thread_index_in_simdgroup]],
  2660. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2661. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2662. }
  2663. #if QK_K == 256
  2664. void kernel_mul_mv_q4_K_f32_impl(
  2665. device const void * src0,
  2666. device const float * src1,
  2667. device float * dst,
  2668. constant int64_t & ne00,
  2669. constant int64_t & ne01,
  2670. constant int64_t & ne02,
  2671. constant int64_t & ne10,
  2672. constant int64_t & ne12,
  2673. constant int64_t & ne0,
  2674. constant int64_t & ne1,
  2675. constant uint & r2,
  2676. constant uint & r3,
  2677. uint3 tgpig[[threadgroup_position_in_grid]],
  2678. uint tiisg[[thread_index_in_simdgroup]],
  2679. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2680. const uint16_t kmask1 = 0x3f3f;
  2681. const uint16_t kmask2 = 0x0f0f;
  2682. const uint16_t kmask3 = 0xc0c0;
  2683. const int ix = tiisg/8; // 0...3
  2684. const int it = tiisg%8; // 0...7
  2685. const int iq = it/4; // 0 or 1
  2686. const int ir = it%4; // 0...3
  2687. const int nb = ne00/QK_K;
  2688. const int r0 = tgpig.x;
  2689. const int r1 = tgpig.y;
  2690. const int im = tgpig.z;
  2691. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2692. const int first_row = r0 * N_DST;
  2693. const int ib_row = first_row * nb;
  2694. const uint i12 = im%ne12;
  2695. const uint i13 = im/ne12;
  2696. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2697. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2698. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2699. float yl[16];
  2700. float yh[16];
  2701. float sumf[N_DST]={0.f}, all_sum;
  2702. const int step = sizeof(block_q4_K) * nb / 2;
  2703. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2704. uint16_t sc16[4];
  2705. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2706. for (int ib = ix; ib < nb; ib += 4) {
  2707. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2708. for (int i = 0; i < 8; ++i) {
  2709. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2710. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2711. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2712. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2713. }
  2714. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2715. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2716. device const half * dh = &x[ib].d;
  2717. for (int row = 0; row < N_DST; row++) {
  2718. sc16[0] = sc[0] & kmask1;
  2719. sc16[1] = sc[2] & kmask1;
  2720. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2721. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2722. device const uint16_t * q2 = q1 + 32;
  2723. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2724. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2725. for (int i = 0; i < 8; i += 2) {
  2726. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2727. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2728. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2729. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2730. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2731. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2732. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2733. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2734. }
  2735. float dall = dh[0];
  2736. float dmin = dh[1];
  2737. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2738. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2739. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2740. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2741. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2742. q1 += step;
  2743. sc += step;
  2744. dh += step;
  2745. }
  2746. y4 += 4 * QK_K;
  2747. }
  2748. for (int row = 0; row < N_DST; ++row) {
  2749. all_sum = simd_sum(sumf[row]);
  2750. if (tiisg == 0) {
  2751. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2752. }
  2753. }
  2754. }
  2755. #else
  2756. void kernel_mul_mv_q4_K_f32_impl(
  2757. device const void * src0,
  2758. device const float * src1,
  2759. device float * dst,
  2760. constant int64_t & ne00,
  2761. constant int64_t & ne01,
  2762. constant int64_t & ne02,
  2763. constant int64_t & ne10,
  2764. constant int64_t & ne12,
  2765. constant int64_t & ne0,
  2766. constant int64_t & ne1,
  2767. constant uint & r2,
  2768. constant uint & r3,
  2769. uint3 tgpig[[threadgroup_position_in_grid]],
  2770. uint tiisg[[thread_index_in_simdgroup]],
  2771. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2772. const int ix = tiisg/4; // 0...7
  2773. const int it = tiisg%4; // 0...3
  2774. const int nb = ne00/QK_K;
  2775. const int r0 = tgpig.x;
  2776. const int r1 = tgpig.y;
  2777. const int im = tgpig.z;
  2778. const int first_row = r0 * N_DST;
  2779. const int ib_row = first_row * nb;
  2780. const uint i12 = im%ne12;
  2781. const uint i13 = im/ne12;
  2782. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2783. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2784. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2785. float yl[8];
  2786. float yh[8];
  2787. float sumf[N_DST]={0.f}, all_sum;
  2788. const int step = sizeof(block_q4_K) * nb / 2;
  2789. device const float * y4 = y + ix * QK_K + 8 * it;
  2790. uint16_t sc16[4];
  2791. for (int ib = ix; ib < nb; ib += 8) {
  2792. float2 sumy = {0.f, 0.f};
  2793. for (int i = 0; i < 8; ++i) {
  2794. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2795. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2796. }
  2797. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2798. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2799. device const half * dh = x[ib].d;
  2800. for (int row = 0; row < N_DST; row++) {
  2801. sc16[0] = sc[0] & 0x000f;
  2802. sc16[1] = sc[0] & 0x0f00;
  2803. sc16[2] = sc[0] & 0x00f0;
  2804. sc16[3] = sc[0] & 0xf000;
  2805. float2 acc1 = {0.f, 0.f};
  2806. float2 acc2 = {0.f, 0.f};
  2807. for (int i = 0; i < 8; i += 2) {
  2808. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2809. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2810. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2811. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2812. }
  2813. float dall = dh[0];
  2814. float dmin = dh[1];
  2815. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2816. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2817. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2818. qs += step;
  2819. sc += step;
  2820. dh += step;
  2821. }
  2822. y4 += 8 * QK_K;
  2823. }
  2824. for (int row = 0; row < N_DST; ++row) {
  2825. all_sum = simd_sum(sumf[row]);
  2826. if (tiisg == 0) {
  2827. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2828. }
  2829. }
  2830. }
  2831. #endif
  2832. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2833. kernel void kernel_mul_mv_q4_K_f32(
  2834. device const void * src0,
  2835. device const float * src1,
  2836. device float * dst,
  2837. constant int64_t & ne00,
  2838. constant int64_t & ne01,
  2839. constant int64_t & ne02,
  2840. constant uint64_t & nb00,
  2841. constant uint64_t & nb01,
  2842. constant uint64_t & nb02,
  2843. constant int64_t & ne10,
  2844. constant int64_t & ne11,
  2845. constant int64_t & ne12,
  2846. constant uint64_t & nb10,
  2847. constant uint64_t & nb11,
  2848. constant uint64_t & nb12,
  2849. constant int64_t & ne0,
  2850. constant int64_t & ne1,
  2851. constant uint & r2,
  2852. constant uint & r3,
  2853. uint3 tgpig[[threadgroup_position_in_grid]],
  2854. uint tiisg[[thread_index_in_simdgroup]],
  2855. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2856. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2857. }
  2858. void kernel_mul_mv_q5_K_f32_impl(
  2859. device const void * src0,
  2860. device const float * src1,
  2861. device float * dst,
  2862. constant int64_t & ne00,
  2863. constant int64_t & ne01,
  2864. constant int64_t & ne02,
  2865. constant int64_t & ne10,
  2866. constant int64_t & ne12,
  2867. constant int64_t & ne0,
  2868. constant int64_t & ne1,
  2869. constant uint & r2,
  2870. constant uint & r3,
  2871. uint3 tgpig[[threadgroup_position_in_grid]],
  2872. uint tiisg[[thread_index_in_simdgroup]],
  2873. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2874. const int nb = ne00/QK_K;
  2875. const int64_t r0 = tgpig.x;
  2876. const int64_t r1 = tgpig.y;
  2877. const int im = tgpig.z;
  2878. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2879. const uint i12 = im%ne12;
  2880. const uint i13 = im/ne12;
  2881. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2882. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2883. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2884. float sumf[2]={0.f};
  2885. const int step = sizeof(block_q5_K) * nb;
  2886. #if QK_K == 256
  2887. #
  2888. float yl[16], yh[16];
  2889. const uint16_t kmask1 = 0x3f3f;
  2890. const uint16_t kmask2 = 0x0f0f;
  2891. const uint16_t kmask3 = 0xc0c0;
  2892. const int tid = tiisg/4;
  2893. const int ix = tiisg%4;
  2894. const int iq = tid/4;
  2895. const int ir = tid%4;
  2896. const int n = 8;
  2897. const int l0 = n*ir;
  2898. const int q_offset = 32*iq + l0;
  2899. const int y_offset = 64*iq + l0;
  2900. const uint8_t hm1 = 1u << (2*iq);
  2901. const uint8_t hm2 = hm1 << 1;
  2902. const uint8_t hm3 = hm1 << 4;
  2903. const uint8_t hm4 = hm2 << 4;
  2904. uint16_t sc16[4];
  2905. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2906. device const float * y1 = yy + ix*QK_K + y_offset;
  2907. for (int i = ix; i < nb; i += 4) {
  2908. device const uint8_t * q1 = x[i].qs + q_offset;
  2909. device const uint8_t * qh = x[i].qh + l0;
  2910. device const half * dh = &x[i].d;
  2911. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2912. device const float * y2 = y1 + 128;
  2913. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2914. for (int l = 0; l < 8; ++l) {
  2915. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2916. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2917. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2918. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2919. }
  2920. for (int row = 0; row < 2; ++row) {
  2921. device const uint8_t * q2 = q1 + 64;
  2922. sc16[0] = a[0] & kmask1;
  2923. sc16[1] = a[2] & kmask1;
  2924. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2925. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2926. float4 acc1 = {0.f};
  2927. float4 acc2 = {0.f};
  2928. for (int l = 0; l < n; ++l) {
  2929. uint8_t h = qh[l];
  2930. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2931. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2932. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2933. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2934. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2935. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2936. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2937. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2938. }
  2939. const float dall = dh[0];
  2940. const float dmin = dh[1];
  2941. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2942. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2943. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2944. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2945. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2946. q1 += step;
  2947. qh += step;
  2948. dh += step/2;
  2949. a += step/2;
  2950. }
  2951. y1 += 4 * QK_K;
  2952. }
  2953. #else
  2954. float yl[8], yh[8];
  2955. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2956. const int ix = tiisg%8;
  2957. const int iq = il/8; // 0, 0, 1, 1
  2958. const int in = il%8; // 0, 4, 0, 4
  2959. device const float * y = yy + ix*QK_K + il;
  2960. for (int i = ix; i < nb; i += 8) {
  2961. for (int l = 0; l < 4; ++l) {
  2962. yl[l+0] = y[l+ 0];
  2963. yl[l+4] = y[l+16];
  2964. yh[l+0] = y[l+32];
  2965. yh[l+4] = y[l+48];
  2966. }
  2967. device const half * dh = &x[i].d;
  2968. device const uint8_t * q = x[i].qs + il;
  2969. device const uint8_t * h = x[i].qh + in;
  2970. device const int8_t * s = x[i].scales;
  2971. for (int row = 0; row < 2; ++row) {
  2972. const float d = dh[0];
  2973. float2 acc = {0.f, 0.f};
  2974. for (int l = 0; l < 4; ++l) {
  2975. const uint8_t hl = h[l] >> iq;
  2976. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2977. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2978. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2979. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2980. }
  2981. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2982. q += step;
  2983. h += step;
  2984. s += step;
  2985. dh += step/2;
  2986. }
  2987. y += 8 * QK_K;
  2988. }
  2989. #endif
  2990. for (int row = 0; row < 2; ++row) {
  2991. const float tot = simd_sum(sumf[row]);
  2992. if (tiisg == 0) {
  2993. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2994. }
  2995. }
  2996. }
  2997. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2998. kernel void kernel_mul_mv_q5_K_f32(
  2999. device const void * src0,
  3000. device const float * src1,
  3001. device float * dst,
  3002. constant int64_t & ne00,
  3003. constant int64_t & ne01,
  3004. constant int64_t & ne02,
  3005. constant uint64_t & nb00,
  3006. constant uint64_t & nb01,
  3007. constant uint64_t & nb02,
  3008. constant int64_t & ne10,
  3009. constant int64_t & ne11,
  3010. constant int64_t & ne12,
  3011. constant uint64_t & nb10,
  3012. constant uint64_t & nb11,
  3013. constant uint64_t & nb12,
  3014. constant int64_t & ne0,
  3015. constant int64_t & ne1,
  3016. constant uint & r2,
  3017. constant uint & r3,
  3018. uint3 tgpig[[threadgroup_position_in_grid]],
  3019. uint tiisg[[thread_index_in_simdgroup]],
  3020. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3021. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3022. }
  3023. void kernel_mul_mv_q6_K_f32_impl(
  3024. device const void * src0,
  3025. device const float * src1,
  3026. device float * dst,
  3027. constant int64_t & ne00,
  3028. constant int64_t & ne01,
  3029. constant int64_t & ne02,
  3030. constant int64_t & ne10,
  3031. constant int64_t & ne12,
  3032. constant int64_t & ne0,
  3033. constant int64_t & ne1,
  3034. constant uint & r2,
  3035. constant uint & r3,
  3036. uint3 tgpig[[threadgroup_position_in_grid]],
  3037. uint tiisg[[thread_index_in_simdgroup]],
  3038. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3039. const uint8_t kmask1 = 0x03;
  3040. const uint8_t kmask2 = 0x0C;
  3041. const uint8_t kmask3 = 0x30;
  3042. const uint8_t kmask4 = 0xC0;
  3043. const int nb = ne00/QK_K;
  3044. const int64_t r0 = tgpig.x;
  3045. const int64_t r1 = tgpig.y;
  3046. const int im = tgpig.z;
  3047. const int row = 2 * r0 + sgitg;
  3048. const uint i12 = im%ne12;
  3049. const uint i13 = im/ne12;
  3050. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3051. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  3052. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3053. float sumf = 0;
  3054. #if QK_K == 256
  3055. const int tid = tiisg/2;
  3056. const int ix = tiisg%2;
  3057. const int ip = tid/8; // 0 or 1
  3058. const int il = tid%8;
  3059. const int n = 4;
  3060. const int l0 = n*il;
  3061. const int is = 8*ip + l0/16;
  3062. const int y_offset = 128*ip + l0;
  3063. const int q_offset_l = 64*ip + l0;
  3064. const int q_offset_h = 32*ip + l0;
  3065. for (int i = ix; i < nb; i += 2) {
  3066. device const uint8_t * q1 = x[i].ql + q_offset_l;
  3067. device const uint8_t * q2 = q1 + 32;
  3068. device const uint8_t * qh = x[i].qh + q_offset_h;
  3069. device const int8_t * sc = x[i].scales + is;
  3070. device const float * y = yy + i * QK_K + y_offset;
  3071. const float dall = x[i].d;
  3072. float4 sums = {0.f, 0.f, 0.f, 0.f};
  3073. for (int l = 0; l < n; ++l) {
  3074. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  3075. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  3076. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  3077. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  3078. }
  3079. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  3080. }
  3081. #else
  3082. const int ix = tiisg/4;
  3083. const int il = 4*(tiisg%4);
  3084. for (int i = ix; i < nb; i += 8) {
  3085. device const float * y = yy + i * QK_K + il;
  3086. device const uint8_t * ql = x[i].ql + il;
  3087. device const uint8_t * qh = x[i].qh + il;
  3088. device const int8_t * s = x[i].scales;
  3089. const float d = x[i].d;
  3090. float4 sums = {0.f, 0.f, 0.f, 0.f};
  3091. for (int l = 0; l < 4; ++l) {
  3092. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  3093. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  3094. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  3095. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  3096. }
  3097. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  3098. }
  3099. #endif
  3100. const float tot = simd_sum(sumf);
  3101. if (tiisg == 0) {
  3102. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  3103. }
  3104. }
  3105. [[host_name("kernel_mul_mv_q6_K_f32")]]
  3106. kernel void kernel_mul_mv_q6_K_f32(
  3107. device const void * src0,
  3108. device const float * src1,
  3109. device float * dst,
  3110. constant int64_t & ne00,
  3111. constant int64_t & ne01,
  3112. constant int64_t & ne02,
  3113. constant uint64_t & nb00,
  3114. constant uint64_t & nb01,
  3115. constant uint64_t & nb02,
  3116. constant int64_t & ne10,
  3117. constant int64_t & ne11,
  3118. constant int64_t & ne12,
  3119. constant uint64_t & nb10,
  3120. constant uint64_t & nb11,
  3121. constant uint64_t & nb12,
  3122. constant int64_t & ne0,
  3123. constant int64_t & ne1,
  3124. constant uint & r2,
  3125. constant uint & r3,
  3126. uint3 tgpig[[threadgroup_position_in_grid]],
  3127. uint tiisg[[thread_index_in_simdgroup]],
  3128. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3129. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3130. }
  3131. // ======================= "True" 2-bit
  3132. void kernel_mul_mv_iq2_xxs_f32_impl(
  3133. device const void * src0,
  3134. device const float * src1,
  3135. device float * dst,
  3136. constant int64_t & ne00,
  3137. constant int64_t & ne01,
  3138. constant int64_t & ne02,
  3139. constant int64_t & ne10,
  3140. constant int64_t & ne12,
  3141. constant int64_t & ne0,
  3142. constant int64_t & ne1,
  3143. constant uint & r2,
  3144. constant uint & r3,
  3145. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3146. uint3 tgpig[[threadgroup_position_in_grid]],
  3147. uint tiisg[[thread_index_in_simdgroup]],
  3148. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3149. const int nb = ne00/QK_K;
  3150. const int r0 = tgpig.x;
  3151. const int r1 = tgpig.y;
  3152. const int im = tgpig.z;
  3153. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3154. const int ib_row = first_row * nb;
  3155. const uint i12 = im%ne12;
  3156. const uint i13 = im/ne12;
  3157. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3158. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3159. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3160. float yl[32];
  3161. float sumf[N_DST]={0.f}, all_sum;
  3162. const int nb32 = nb * (QK_K / 32);
  3163. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3164. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3165. {
  3166. int nval = 4;
  3167. int pos = (32*sgitg + tiisg)*nval;
  3168. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3169. nval = 2;
  3170. pos = (32*sgitg + tiisg)*nval;
  3171. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3172. threadgroup_barrier(mem_flags::mem_threadgroup);
  3173. }
  3174. const int ix = tiisg;
  3175. device const float * y4 = y + 32 * ix;
  3176. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3177. for (int i = 0; i < 32; ++i) {
  3178. yl[i] = y4[i];
  3179. }
  3180. const int ibl = ib32 / (QK_K / 32);
  3181. const int ib = ib32 % (QK_K / 32);
  3182. device const block_iq2_xxs * xr = x + ibl;
  3183. device const uint16_t * q2 = xr->qs + 4 * ib;
  3184. device const half * dh = &xr->d;
  3185. for (int row = 0; row < N_DST; row++) {
  3186. const float db = dh[0];
  3187. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3188. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3189. const float d = db * (0.5f + (aux32 >> 28));
  3190. float sum = 0;
  3191. for (int l = 0; l < 4; ++l) {
  3192. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3193. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3194. for (int j = 0; j < 8; ++j) {
  3195. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3196. }
  3197. }
  3198. sumf[row] += d * sum;
  3199. dh += nb*sizeof(block_iq2_xxs)/2;
  3200. q2 += nb*sizeof(block_iq2_xxs)/2;
  3201. }
  3202. y4 += 32 * 32;
  3203. }
  3204. for (int row = 0; row < N_DST; ++row) {
  3205. all_sum = simd_sum(sumf[row]);
  3206. if (tiisg == 0) {
  3207. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3208. }
  3209. }
  3210. }
  3211. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3212. kernel void kernel_mul_mv_iq2_xxs_f32(
  3213. device const void * src0,
  3214. device const float * src1,
  3215. device float * dst,
  3216. constant int64_t & ne00,
  3217. constant int64_t & ne01,
  3218. constant int64_t & ne02,
  3219. constant uint64_t & nb00,
  3220. constant uint64_t & nb01,
  3221. constant uint64_t & nb02,
  3222. constant int64_t & ne10,
  3223. constant int64_t & ne11,
  3224. constant int64_t & ne12,
  3225. constant uint64_t & nb10,
  3226. constant uint64_t & nb11,
  3227. constant uint64_t & nb12,
  3228. constant int64_t & ne0,
  3229. constant int64_t & ne1,
  3230. constant uint & r2,
  3231. constant uint & r3,
  3232. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3233. uint3 tgpig[[threadgroup_position_in_grid]],
  3234. uint tiisg[[thread_index_in_simdgroup]],
  3235. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3236. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3237. }
  3238. void kernel_mul_mv_iq2_xs_f32_impl(
  3239. device const void * src0,
  3240. device const float * src1,
  3241. device float * dst,
  3242. constant int64_t & ne00,
  3243. constant int64_t & ne01,
  3244. constant int64_t & ne02,
  3245. constant int64_t & ne10,
  3246. constant int64_t & ne12,
  3247. constant int64_t & ne0,
  3248. constant int64_t & ne1,
  3249. constant uint & r2,
  3250. constant uint & r3,
  3251. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3252. uint3 tgpig[[threadgroup_position_in_grid]],
  3253. uint tiisg[[thread_index_in_simdgroup]],
  3254. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3255. const int nb = ne00/QK_K;
  3256. const int r0 = tgpig.x;
  3257. const int r1 = tgpig.y;
  3258. const int im = tgpig.z;
  3259. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3260. const int ib_row = first_row * nb;
  3261. const uint i12 = im%ne12;
  3262. const uint i13 = im/ne12;
  3263. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3264. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3265. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3266. float yl[32];
  3267. float sumf[N_DST]={0.f}, all_sum;
  3268. const int nb32 = nb * (QK_K / 32);
  3269. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3270. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3271. {
  3272. int nval = 8;
  3273. int pos = (32*sgitg + tiisg)*nval;
  3274. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3275. nval = 2;
  3276. pos = (32*sgitg + tiisg)*nval;
  3277. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3278. threadgroup_barrier(mem_flags::mem_threadgroup);
  3279. }
  3280. const int ix = tiisg;
  3281. device const float * y4 = y + 32 * ix;
  3282. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3283. for (int i = 0; i < 32; ++i) {
  3284. yl[i] = y4[i];
  3285. }
  3286. const int ibl = ib32 / (QK_K / 32);
  3287. const int ib = ib32 % (QK_K / 32);
  3288. device const block_iq2_xs * xr = x + ibl;
  3289. device const uint16_t * q2 = xr->qs + 4 * ib;
  3290. device const uint8_t * sc = xr->scales + ib;
  3291. device const half * dh = &xr->d;
  3292. for (int row = 0; row < N_DST; row++) {
  3293. const float db = dh[0];
  3294. const uint8_t ls1 = sc[0] & 0xf;
  3295. const uint8_t ls2 = sc[0] >> 4;
  3296. const float d1 = db * (0.5f + ls1);
  3297. const float d2 = db * (0.5f + ls2);
  3298. float sum1 = 0, sum2 = 0;
  3299. for (int l = 0; l < 2; ++l) {
  3300. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3301. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3302. for (int j = 0; j < 8; ++j) {
  3303. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3304. }
  3305. }
  3306. for (int l = 2; l < 4; ++l) {
  3307. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3308. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3309. for (int j = 0; j < 8; ++j) {
  3310. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3311. }
  3312. }
  3313. sumf[row] += d1 * sum1 + d2 * sum2;
  3314. dh += nb*sizeof(block_iq2_xs)/2;
  3315. q2 += nb*sizeof(block_iq2_xs)/2;
  3316. sc += nb*sizeof(block_iq2_xs);
  3317. }
  3318. y4 += 32 * 32;
  3319. }
  3320. for (int row = 0; row < N_DST; ++row) {
  3321. all_sum = simd_sum(sumf[row]);
  3322. if (tiisg == 0) {
  3323. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3324. }
  3325. }
  3326. }
  3327. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3328. kernel void kernel_mul_mv_iq2_xs_f32(
  3329. device const void * src0,
  3330. device const float * src1,
  3331. device float * dst,
  3332. constant int64_t & ne00,
  3333. constant int64_t & ne01,
  3334. constant int64_t & ne02,
  3335. constant uint64_t & nb00,
  3336. constant uint64_t & nb01,
  3337. constant uint64_t & nb02,
  3338. constant int64_t & ne10,
  3339. constant int64_t & ne11,
  3340. constant int64_t & ne12,
  3341. constant uint64_t & nb10,
  3342. constant uint64_t & nb11,
  3343. constant uint64_t & nb12,
  3344. constant int64_t & ne0,
  3345. constant int64_t & ne1,
  3346. constant uint & r2,
  3347. constant uint & r3,
  3348. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3349. uint3 tgpig[[threadgroup_position_in_grid]],
  3350. uint tiisg[[thread_index_in_simdgroup]],
  3351. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3352. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3353. }
  3354. void kernel_mul_mv_iq3_xxs_f32_impl(
  3355. device const void * src0,
  3356. device const float * src1,
  3357. device float * dst,
  3358. constant int64_t & ne00,
  3359. constant int64_t & ne01,
  3360. constant int64_t & ne02,
  3361. constant int64_t & ne10,
  3362. constant int64_t & ne12,
  3363. constant int64_t & ne0,
  3364. constant int64_t & ne1,
  3365. constant uint & r2,
  3366. constant uint & r3,
  3367. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3368. uint3 tgpig[[threadgroup_position_in_grid]],
  3369. uint tiisg[[thread_index_in_simdgroup]],
  3370. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3371. const int nb = ne00/QK_K;
  3372. const int r0 = tgpig.x;
  3373. const int r1 = tgpig.y;
  3374. const int im = tgpig.z;
  3375. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3376. const int ib_row = first_row * nb;
  3377. const uint i12 = im%ne12;
  3378. const uint i13 = im/ne12;
  3379. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3380. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3381. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3382. float yl[32];
  3383. float sumf[N_DST]={0.f}, all_sum;
  3384. const int nb32 = nb * (QK_K / 32);
  3385. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3386. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3387. {
  3388. int nval = 4;
  3389. int pos = (32*sgitg + tiisg)*nval;
  3390. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3391. nval = 2;
  3392. pos = (32*sgitg + tiisg)*nval;
  3393. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3394. threadgroup_barrier(mem_flags::mem_threadgroup);
  3395. }
  3396. const int ix = tiisg;
  3397. device const float * y4 = y + 32 * ix;
  3398. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3399. for (int i = 0; i < 32; ++i) {
  3400. yl[i] = y4[i];
  3401. }
  3402. const int ibl = ib32 / (QK_K / 32);
  3403. const int ib = ib32 % (QK_K / 32);
  3404. device const block_iq3_xxs * xr = x + ibl;
  3405. device const uint8_t * q3 = xr->qs + 8 * ib;
  3406. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3407. device const half * dh = &xr->d;
  3408. for (int row = 0; row < N_DST; row++) {
  3409. const float db = dh[0];
  3410. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3411. const float d = db * (0.5f + (aux32 >> 28));
  3412. float2 sum = {0};
  3413. for (int l = 0; l < 4; ++l) {
  3414. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3415. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3416. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3417. for (int j = 0; j < 4; ++j) {
  3418. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3419. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3420. }
  3421. }
  3422. sumf[row] += d * (sum[0] + sum[1]);
  3423. dh += nb*sizeof(block_iq3_xxs)/2;
  3424. q3 += nb*sizeof(block_iq3_xxs);
  3425. gas += nb*sizeof(block_iq3_xxs)/2;
  3426. }
  3427. y4 += 32 * 32;
  3428. }
  3429. for (int row = 0; row < N_DST; ++row) {
  3430. all_sum = simd_sum(sumf[row]);
  3431. if (tiisg == 0) {
  3432. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3433. }
  3434. }
  3435. }
  3436. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3437. kernel void kernel_mul_mv_iq3_xxs_f32(
  3438. device const void * src0,
  3439. device const float * src1,
  3440. device float * dst,
  3441. constant int64_t & ne00,
  3442. constant int64_t & ne01,
  3443. constant int64_t & ne02,
  3444. constant uint64_t & nb00,
  3445. constant uint64_t & nb01,
  3446. constant uint64_t & nb02,
  3447. constant int64_t & ne10,
  3448. constant int64_t & ne11,
  3449. constant int64_t & ne12,
  3450. constant uint64_t & nb10,
  3451. constant uint64_t & nb11,
  3452. constant uint64_t & nb12,
  3453. constant int64_t & ne0,
  3454. constant int64_t & ne1,
  3455. constant uint & r2,
  3456. constant uint & r3,
  3457. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3458. uint3 tgpig[[threadgroup_position_in_grid]],
  3459. uint tiisg[[thread_index_in_simdgroup]],
  3460. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3461. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3462. }
  3463. void kernel_mul_mv_iq3_s_f32_impl(
  3464. device const void * src0,
  3465. device const float * src1,
  3466. device float * dst,
  3467. constant int64_t & ne00,
  3468. constant int64_t & ne01,
  3469. constant int64_t & ne02,
  3470. constant int64_t & ne10,
  3471. constant int64_t & ne12,
  3472. constant int64_t & ne0,
  3473. constant int64_t & ne1,
  3474. constant uint & r2,
  3475. constant uint & r3,
  3476. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3477. uint3 tgpig[[threadgroup_position_in_grid]],
  3478. uint tiisg[[thread_index_in_simdgroup]],
  3479. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3480. const int nb = ne00/QK_K;
  3481. const int r0 = tgpig.x;
  3482. const int r1 = tgpig.y;
  3483. const int im = tgpig.z;
  3484. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3485. const int ib_row = first_row * nb;
  3486. const uint i12 = im%ne12;
  3487. const uint i13 = im/ne12;
  3488. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3489. device const block_iq3_s * x = (device const block_iq3_s *) src0 + ib_row + offset0;
  3490. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3491. float yl[32];
  3492. float sumf[N_DST]={0.f}, all_sum;
  3493. const int nb32 = nb * (QK_K / 32);
  3494. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3495. {
  3496. int nval = 8;
  3497. int pos = (32*sgitg + tiisg)*nval;
  3498. for (int i = 0; i < nval; ++i) values[pos + i] = iq3s_grid[pos + i];
  3499. threadgroup_barrier(mem_flags::mem_threadgroup);
  3500. }
  3501. const int ix = tiisg;
  3502. device const float * y4 = y + 32 * ix;
  3503. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3504. for (int i = 0; i < 32; ++i) {
  3505. yl[i] = y4[i];
  3506. }
  3507. const int ibl = ib32 / (QK_K / 32);
  3508. const int ib = ib32 % (QK_K / 32);
  3509. device const block_iq3_s * xr = x + ibl;
  3510. device const uint8_t * qs = xr->qs + 8 * ib;
  3511. device const uint8_t * qh = xr->qh + ib;
  3512. device const uint8_t * sc = xr->scales + (ib/2);
  3513. device const uint8_t * signs = xr->signs + 4 * ib;
  3514. device const half * dh = &xr->d;
  3515. for (int row = 0; row < N_DST; row++) {
  3516. const float db = dh[0];
  3517. const float d = db * (1 + 2*((sc[0] >> 4*(ib%2)) & 0xf));
  3518. float2 sum = {0};
  3519. for (int l = 0; l < 4; ++l) {
  3520. const threadgroup uint32_t * table1 = qh[0] & kmask_iq2xs[2*l+0] ? values + 256 : values;
  3521. const threadgroup uint32_t * table2 = qh[0] & kmask_iq2xs[2*l+1] ? values + 256 : values;
  3522. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(table1 + qs[2*l+0]);
  3523. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(table2 + qs[2*l+1]);
  3524. for (int j = 0; j < 4; ++j) {
  3525. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l] & kmask_iq2xs[j+0]);
  3526. sum[1] += yl[8*l + j + 4] * grid2[j] * select(1, -1, signs[l] & kmask_iq2xs[j+4]);
  3527. }
  3528. }
  3529. sumf[row] += d * (sum[0] + sum[1]);
  3530. dh += nb*sizeof(block_iq3_s)/2;
  3531. qs += nb*sizeof(block_iq3_s);
  3532. qh += nb*sizeof(block_iq3_s);
  3533. sc += nb*sizeof(block_iq3_s);
  3534. signs += nb*sizeof(block_iq3_s);
  3535. }
  3536. y4 += 32 * 32;
  3537. }
  3538. for (int row = 0; row < N_DST; ++row) {
  3539. all_sum = simd_sum(sumf[row]);
  3540. if (tiisg == 0) {
  3541. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3542. }
  3543. }
  3544. }
  3545. [[host_name("kernel_mul_mv_iq3_s_f32")]]
  3546. kernel void kernel_mul_mv_iq3_s_f32(
  3547. device const void * src0,
  3548. device const float * src1,
  3549. device float * dst,
  3550. constant int64_t & ne00,
  3551. constant int64_t & ne01,
  3552. constant int64_t & ne02,
  3553. constant uint64_t & nb00,
  3554. constant uint64_t & nb01,
  3555. constant uint64_t & nb02,
  3556. constant int64_t & ne10,
  3557. constant int64_t & ne11,
  3558. constant int64_t & ne12,
  3559. constant uint64_t & nb10,
  3560. constant uint64_t & nb11,
  3561. constant uint64_t & nb12,
  3562. constant int64_t & ne0,
  3563. constant int64_t & ne1,
  3564. constant uint & r2,
  3565. constant uint & r3,
  3566. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3567. uint3 tgpig[[threadgroup_position_in_grid]],
  3568. uint tiisg[[thread_index_in_simdgroup]],
  3569. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3570. kernel_mul_mv_iq3_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3571. }
  3572. void kernel_mul_mv_iq2_s_f32_impl(
  3573. device const void * src0,
  3574. device const float * src1,
  3575. device float * dst,
  3576. constant int64_t & ne00,
  3577. constant int64_t & ne01,
  3578. constant int64_t & ne02,
  3579. constant int64_t & ne10,
  3580. constant int64_t & ne12,
  3581. constant int64_t & ne0,
  3582. constant int64_t & ne1,
  3583. constant uint & r2,
  3584. constant uint & r3,
  3585. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3586. uint3 tgpig[[threadgroup_position_in_grid]],
  3587. uint tiisg[[thread_index_in_simdgroup]],
  3588. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3589. const int nb = ne00/QK_K;
  3590. const int r0 = tgpig.x;
  3591. const int r1 = tgpig.y;
  3592. const int im = tgpig.z;
  3593. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3594. const int ib_row = first_row * nb;
  3595. const uint i12 = im%ne12;
  3596. const uint i13 = im/ne12;
  3597. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3598. device const block_iq2_s * x = (device const block_iq2_s *) src0 + ib_row + offset0;
  3599. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3600. float yl[32];
  3601. float sumf[N_DST]={0.f}, all_sum;
  3602. const int nb32 = nb * (QK_K / 32);
  3603. //threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3604. //{
  3605. // int nval = 32;
  3606. // int pos = (32*sgitg + tiisg)*nval;
  3607. // for (int i = 0; i < nval; ++i) values[pos + i] = iq2s_grid[pos + i];
  3608. // threadgroup_barrier(mem_flags::mem_threadgroup);
  3609. //}
  3610. const int ix = tiisg;
  3611. device const float * y4 = y + 32 * ix;
  3612. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3613. for (int i = 0; i < 32; ++i) {
  3614. yl[i] = y4[i];
  3615. }
  3616. const int ibl = ib32 / (QK_K / 32);
  3617. const int ib = ib32 % (QK_K / 32);
  3618. device const block_iq2_s * xr = x + ibl;
  3619. device const uint8_t * qs = xr->qs + 4 * ib;
  3620. device const uint8_t * qh = xr->qh + ib;
  3621. device const uint8_t * sc = xr->scales + ib;
  3622. device const uint8_t * signs = qs + QK_K/8;
  3623. device const half * dh = &xr->d;
  3624. for (int row = 0; row < N_DST; row++) {
  3625. const float db = dh[0];
  3626. const float d1 = db * (0.5f + (sc[0] & 0xf));
  3627. const float d2 = db * (0.5f + (sc[0] >> 4));
  3628. float2 sum = {0};
  3629. for (int l = 0; l < 2; ++l) {
  3630. //const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3631. //const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3632. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3633. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3634. for (int j = 0; j < 8; ++j) {
  3635. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l+0] & kmask_iq2xs[j]);
  3636. sum[1] += yl[8*l + j + 16] * grid2[j] * select(1, -1, signs[l+2] & kmask_iq2xs[j]);
  3637. }
  3638. }
  3639. sumf[row] += d1 * sum[0] + d2 * sum[1];
  3640. dh += nb*sizeof(block_iq2_s)/2;
  3641. qs += nb*sizeof(block_iq2_s);
  3642. qh += nb*sizeof(block_iq2_s);
  3643. sc += nb*sizeof(block_iq2_s);
  3644. signs += nb*sizeof(block_iq2_s);
  3645. }
  3646. y4 += 32 * 32;
  3647. }
  3648. for (int row = 0; row < N_DST; ++row) {
  3649. all_sum = simd_sum(sumf[row]);
  3650. if (tiisg == 0) {
  3651. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3652. }
  3653. }
  3654. }
  3655. [[host_name("kernel_mul_mv_iq2_s_f32")]]
  3656. kernel void kernel_mul_mv_iq2_s_f32(
  3657. device const void * src0,
  3658. device const float * src1,
  3659. device float * dst,
  3660. constant int64_t & ne00,
  3661. constant int64_t & ne01,
  3662. constant int64_t & ne02,
  3663. constant uint64_t & nb00,
  3664. constant uint64_t & nb01,
  3665. constant uint64_t & nb02,
  3666. constant int64_t & ne10,
  3667. constant int64_t & ne11,
  3668. constant int64_t & ne12,
  3669. constant uint64_t & nb10,
  3670. constant uint64_t & nb11,
  3671. constant uint64_t & nb12,
  3672. constant int64_t & ne0,
  3673. constant int64_t & ne1,
  3674. constant uint & r2,
  3675. constant uint & r3,
  3676. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3677. uint3 tgpig[[threadgroup_position_in_grid]],
  3678. uint tiisg[[thread_index_in_simdgroup]],
  3679. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3680. kernel_mul_mv_iq2_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3681. }
  3682. void kernel_mul_mv_iq1_s_f32_impl(
  3683. device const void * src0,
  3684. device const float * src1,
  3685. device float * dst,
  3686. constant int64_t & ne00,
  3687. constant int64_t & ne01,
  3688. constant int64_t & ne02,
  3689. constant int64_t & ne10,
  3690. constant int64_t & ne12,
  3691. constant int64_t & ne0,
  3692. constant int64_t & ne1,
  3693. constant uint & r2,
  3694. constant uint & r3,
  3695. uint3 tgpig[[threadgroup_position_in_grid]],
  3696. uint tiisg[[thread_index_in_simdgroup]],
  3697. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3698. const int nb = ne00/QK_K;
  3699. const int r0 = tgpig.x;
  3700. const int r1 = tgpig.y;
  3701. const int im = tgpig.z;
  3702. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3703. const int ib_row = first_row * nb;
  3704. const uint i12 = im%ne12;
  3705. const uint i13 = im/ne12;
  3706. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3707. device const block_iq1_s * x = (device const block_iq1_s *) src0 + ib_row + offset0;
  3708. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3709. float yl[32];
  3710. float sumf[N_DST]={0.f}, all_sum;
  3711. const int nb32 = nb * (QK_K / 32);
  3712. const int ix = tiisg;
  3713. device const float * y4 = y + 32 * ix;
  3714. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3715. float sumy = 0;
  3716. for (int i = 0; i < 32; ++i) {
  3717. yl[i] = y4[i];
  3718. sumy += yl[i];
  3719. }
  3720. const int ibl = ib32 / (QK_K / 32);
  3721. const int ib = ib32 % (QK_K / 32);
  3722. device const block_iq1_s * xr = x + ibl;
  3723. device const uint8_t * qs = xr->qs + 4 * ib;
  3724. device const uint16_t * qh = xr->qh + ib;
  3725. device const half * dh = &xr->d;
  3726. for (int row = 0; row < N_DST; row++) {
  3727. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  3728. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 5) & 0x700)));
  3729. constant uint8_t * grid3 = (constant uint8_t *)(iq1s_grid_gpu + (qs[2] | ((qh[0] << 2) & 0x700)));
  3730. constant uint8_t * grid4 = (constant uint8_t *)(iq1s_grid_gpu + (qs[3] | ((qh[0] >> 1) & 0x700)));
  3731. float sum = 0;
  3732. for (int j = 0; j < 4; ++j) {
  3733. sum += yl[j+ 0] * (grid1[j] & 0xf) + yl[j+ 4] * (grid1[j] >> 4)
  3734. + yl[j+ 8] * (grid2[j] & 0xf) + yl[j+12] * (grid2[j] >> 4)
  3735. + yl[j+16] * (grid3[j] & 0xf) + yl[j+20] * (grid3[j] >> 4)
  3736. + yl[j+24] * (grid4[j] & 0xf) + yl[j+28] * (grid4[j] >> 4);
  3737. }
  3738. sumf[row] += (float)dh[0] * (sum + sumy * (qh[0] & 0x8000 ? -1 - IQ1S_DELTA : -1 + IQ1S_DELTA)) * (2*((qh[0] >> 12) & 7) + 1);
  3739. dh += nb*sizeof(block_iq1_s)/2;
  3740. qs += nb*sizeof(block_iq1_s);
  3741. qh += nb*sizeof(block_iq1_s)/2;
  3742. }
  3743. y4 += 32 * 32;
  3744. }
  3745. for (int row = 0; row < N_DST; ++row) {
  3746. all_sum = simd_sum(sumf[row]);
  3747. if (tiisg == 0) {
  3748. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3749. }
  3750. }
  3751. }
  3752. void kernel_mul_mv_iq1_m_f32_impl(
  3753. device const void * src0,
  3754. device const float * src1,
  3755. device float * dst,
  3756. constant int64_t & ne00,
  3757. constant int64_t & ne01,
  3758. constant int64_t & ne02,
  3759. constant int64_t & ne10,
  3760. constant int64_t & ne12,
  3761. constant int64_t & ne0,
  3762. constant int64_t & ne1,
  3763. constant uint & r2,
  3764. constant uint & r3,
  3765. uint3 tgpig[[threadgroup_position_in_grid]],
  3766. uint tiisg[[thread_index_in_simdgroup]],
  3767. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3768. const int nb = ne00/QK_K;
  3769. const int r0 = tgpig.x;
  3770. const int r1 = tgpig.y;
  3771. const int im = tgpig.z;
  3772. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3773. const int ib_row = first_row * nb;
  3774. const uint i12 = im%ne12;
  3775. const uint i13 = im/ne12;
  3776. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3777. device const block_iq1_m * x = (device const block_iq1_m *) src0 + ib_row + offset0;
  3778. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3779. float yl[32];
  3780. float sumf[N_DST]={0.f}, all_sum;
  3781. const int nb32 = nb * (QK_K / 32);
  3782. const int ix = tiisg;
  3783. device const float * y4 = y + 32 * ix;
  3784. #if QK_K != 64
  3785. iq1m_scale_t scale;
  3786. #endif
  3787. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3788. float4 sumy = {0.f};
  3789. for (int i = 0; i < 8; ++i) {
  3790. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  3791. yl[i+ 8] = y4[i+ 8]; sumy[1] += yl[i+ 8];
  3792. yl[i+16] = y4[i+16]; sumy[2] += yl[i+16];
  3793. yl[i+24] = y4[i+24]; sumy[3] += yl[i+24];
  3794. }
  3795. const int ibl = ib32 / (QK_K / 32);
  3796. const int ib = ib32 % (QK_K / 32);
  3797. device const block_iq1_m * xr = x + ibl;
  3798. device const uint8_t * qs = xr->qs + 4 * ib;
  3799. device const uint8_t * qh = xr->qh + 2 * ib;
  3800. device const uint16_t * sc = (device const uint16_t *)xr->scales;
  3801. for (int row = 0; row < N_DST; row++) {
  3802. #if QK_K != 64
  3803. scale.u16 = (sc[0] >> 12) | ((sc[1] >> 8) & 0x00f0) | ((sc[2] >> 4) & 0x0f00) | (sc[3] & 0xf000);
  3804. #endif
  3805. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  3806. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 4) & 0x700)));
  3807. constant uint8_t * grid3 = (constant uint8_t *)(iq1s_grid_gpu + (qs[2] | ((qh[1] << 8) & 0x700)));
  3808. constant uint8_t * grid4 = (constant uint8_t *)(iq1s_grid_gpu + (qs[3] | ((qh[1] << 4) & 0x700)));
  3809. float2 sum = {0.f};
  3810. for (int j = 0; j < 4; ++j) {
  3811. sum[0] += yl[j+ 0] * (grid1[j] & 0xf) + yl[j+ 4] * (grid1[j] >> 4)
  3812. + yl[j+ 8] * (grid2[j] & 0xf) + yl[j+12] * (grid2[j] >> 4);
  3813. sum[1] += yl[j+16] * (grid3[j] & 0xf) + yl[j+20] * (grid3[j] >> 4)
  3814. + yl[j+24] * (grid4[j] & 0xf) + yl[j+28] * (grid4[j] >> 4);
  3815. }
  3816. const float delta1 = sumy[0] * (qh[0] & 0x08 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA) + sumy[1] * (qh[0] & 0x80 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  3817. const float delta2 = sumy[2] * (qh[1] & 0x08 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA) + sumy[3] * (qh[1] & 0x80 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  3818. #if QK_K == 64
  3819. const float d = (float) *((device const half *)(sc - 1));
  3820. sumf[row] += d * ((sum[0] + delta1) * (2*((sc[0] >> (8*(ib%2)+0)) & 0xf) + 1) +
  3821. (sum[1] + delta2) * (2*((sc[0] >> (8*(ib%2)+4)) & 0xf) + 1));
  3822. #else
  3823. sumf[row] += (float)scale.f16 * ((sum[0] + delta1) * (2*((sc[ib/2] >> (6*(ib%2)+0)) & 7) + 1) +
  3824. (sum[1] + delta2) * (2*((sc[ib/2] >> (6*(ib%2)+3)) & 7) + 1));
  3825. #endif
  3826. sc += nb*sizeof(block_iq1_m)/2;
  3827. qs += nb*sizeof(block_iq1_m);
  3828. qh += nb*sizeof(block_iq1_m);
  3829. }
  3830. y4 += 32 * 32;
  3831. }
  3832. for (int row = 0; row < N_DST; ++row) {
  3833. all_sum = simd_sum(sumf[row]);
  3834. if (tiisg == 0) {
  3835. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3836. }
  3837. }
  3838. }
  3839. void kernel_mul_mv_iq4_nl_f32_impl(
  3840. device const void * src0,
  3841. device const float * src1,
  3842. device float * dst,
  3843. constant int64_t & ne00,
  3844. constant int64_t & ne01,
  3845. constant int64_t & ne02,
  3846. constant int64_t & ne10,
  3847. constant int64_t & ne12,
  3848. constant int64_t & ne0,
  3849. constant int64_t & ne1,
  3850. constant uint & r2,
  3851. constant uint & r3,
  3852. threadgroup float * shared_values [[threadgroup(0)]],
  3853. uint3 tgpig[[threadgroup_position_in_grid]],
  3854. uint tiisg[[thread_index_in_simdgroup]],
  3855. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3856. const int nb = ne00/QK4_NL;
  3857. const int r0 = tgpig.x;
  3858. const int r1 = tgpig.y;
  3859. const int im = tgpig.z;
  3860. const int first_row = (r0 * 2 + sgitg) * 2;
  3861. const int ib_row = first_row * nb;
  3862. const uint i12 = im%ne12;
  3863. const uint i13 = im/ne12;
  3864. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3865. device const block_iq4_nl * x = (device const block_iq4_nl *) src0 + ib_row + offset0;
  3866. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3867. const int ix = tiisg/2; // 0...15
  3868. const int it = tiisg%2; // 0 or 1
  3869. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3870. threadgroup_barrier(mem_flags::mem_threadgroup);
  3871. float4 yl[4];
  3872. float sumf[2]={0.f}, all_sum;
  3873. device const float * yb = y + ix * QK4_NL + it * 8;
  3874. uint32_t aux32[2];
  3875. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3876. float4 qf1, qf2;
  3877. for (int ib = ix; ib < nb; ib += 16) {
  3878. device const float4 * y4 = (device const float4 *)yb;
  3879. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3880. for (int row = 0; row < 2; ++row) {
  3881. device const block_iq4_nl & xb = x[row*nb + ib];
  3882. device const uint16_t * q4 = (device const uint16_t *)(xb.qs + 8*it);
  3883. float4 acc1 = {0.f}, acc2 = {0.f};
  3884. aux32[0] = q4[0] | (q4[1] << 16);
  3885. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3886. aux32[0] &= 0x0f0f0f0f;
  3887. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3888. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3889. acc1 += yl[0] * qf1;
  3890. acc2 += yl[1] * qf2;
  3891. aux32[0] = q4[2] | (q4[3] << 16);
  3892. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3893. aux32[0] &= 0x0f0f0f0f;
  3894. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3895. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3896. acc1 += yl[2] * qf1;
  3897. acc2 += yl[3] * qf2;
  3898. acc1 += acc2;
  3899. sumf[row] += (float)xb.d * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3900. }
  3901. yb += 16 * QK4_NL;
  3902. }
  3903. for (int row = 0; row < 2; ++row) {
  3904. all_sum = simd_sum(sumf[row]);
  3905. if (tiisg == 0) {
  3906. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3907. }
  3908. }
  3909. }
  3910. #if QK_K != 64
  3911. void kernel_mul_mv_iq4_xs_f32_impl(
  3912. device const void * src0,
  3913. device const float * src1,
  3914. device float * dst,
  3915. constant int64_t & ne00,
  3916. constant int64_t & ne01,
  3917. constant int64_t & ne02,
  3918. constant int64_t & ne10,
  3919. constant int64_t & ne12,
  3920. constant int64_t & ne0,
  3921. constant int64_t & ne1,
  3922. constant uint & r2,
  3923. constant uint & r3,
  3924. threadgroup float * shared_values [[threadgroup(0)]],
  3925. uint3 tgpig[[threadgroup_position_in_grid]],
  3926. uint tiisg[[thread_index_in_simdgroup]],
  3927. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3928. const int nb = ne00/QK_K;
  3929. const int r0 = tgpig.x;
  3930. const int r1 = tgpig.y;
  3931. const int im = tgpig.z;
  3932. const int first_row = (r0 * 2 + sgitg) * 2;
  3933. const int ib_row = first_row * nb;
  3934. const uint i12 = im%ne12;
  3935. const uint i13 = im/ne12;
  3936. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3937. device const block_iq4_xs * x = (device const block_iq4_xs *) src0 + ib_row + offset0;
  3938. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3939. const int ix = tiisg/16; // 0 or 1
  3940. const int it = tiisg%16; // 0...15
  3941. const int ib = it/2;
  3942. const int il = it%2;
  3943. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3944. threadgroup_barrier(mem_flags::mem_threadgroup);
  3945. float4 yl[4];
  3946. float sumf[2]={0.f}, all_sum;
  3947. device const float * yb = y + ix * QK_K + ib * 32 + il * 8;
  3948. uint32_t aux32[2];
  3949. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3950. float4 qf1, qf2;
  3951. for (int ibl = ix; ibl < nb; ibl += 2) {
  3952. device const float4 * y4 = (device const float4 *)yb;
  3953. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3954. for (int row = 0; row < 2; ++row) {
  3955. device const block_iq4_xs & xb = x[row*nb + ibl];
  3956. device const uint32_t * q4 = (device const uint32_t *)(xb.qs + 16*ib + 8*il);
  3957. float4 acc1 = {0.f}, acc2 = {0.f};
  3958. aux32[0] = q4[0] & 0x0f0f0f0f;
  3959. aux32[1] = (q4[0] >> 4) & 0x0f0f0f0f;
  3960. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3961. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3962. acc1 += yl[0] * qf1;
  3963. acc2 += yl[1] * qf2;
  3964. aux32[0] = q4[1] & 0x0f0f0f0f;
  3965. aux32[1] = (q4[1] >> 4) & 0x0f0f0f0f;
  3966. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3967. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3968. acc1 += yl[2] * qf1;
  3969. acc2 += yl[3] * qf2;
  3970. acc1 += acc2;
  3971. const int ls = (((xb.scales_l[ib/2] >> 4*(ib%2)) & 0xf) | (((xb.scales_h >> 2*ib) & 3) << 4)) - 32;
  3972. sumf[row] += (float)xb.d * ls * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3973. }
  3974. yb += 2 * QK_K;
  3975. }
  3976. for (int row = 0; row < 2; ++row) {
  3977. all_sum = simd_sum(sumf[row]);
  3978. if (tiisg == 0) {
  3979. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3980. }
  3981. }
  3982. }
  3983. #endif
  3984. [[host_name("kernel_mul_mv_iq1_s_f32")]]
  3985. kernel void kernel_mul_mv_iq1_s_f32(
  3986. device const void * src0,
  3987. device const float * src1,
  3988. device float * dst,
  3989. constant int64_t & ne00,
  3990. constant int64_t & ne01,
  3991. constant int64_t & ne02,
  3992. constant uint64_t & nb00,
  3993. constant uint64_t & nb01,
  3994. constant uint64_t & nb02,
  3995. constant int64_t & ne10,
  3996. constant int64_t & ne11,
  3997. constant int64_t & ne12,
  3998. constant uint64_t & nb10,
  3999. constant uint64_t & nb11,
  4000. constant uint64_t & nb12,
  4001. constant int64_t & ne0,
  4002. constant int64_t & ne1,
  4003. constant uint & r2,
  4004. constant uint & r3,
  4005. uint3 tgpig[[threadgroup_position_in_grid]],
  4006. uint tiisg[[thread_index_in_simdgroup]],
  4007. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4008. kernel_mul_mv_iq1_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  4009. }
  4010. [[host_name("kernel_mul_mv_iq1_m_f32")]]
  4011. kernel void kernel_mul_mv_iq1_m_f32(
  4012. device const void * src0,
  4013. device const float * src1,
  4014. device float * dst,
  4015. constant int64_t & ne00,
  4016. constant int64_t & ne01,
  4017. constant int64_t & ne02,
  4018. constant uint64_t & nb00,
  4019. constant uint64_t & nb01,
  4020. constant uint64_t & nb02,
  4021. constant int64_t & ne10,
  4022. constant int64_t & ne11,
  4023. constant int64_t & ne12,
  4024. constant uint64_t & nb10,
  4025. constant uint64_t & nb11,
  4026. constant uint64_t & nb12,
  4027. constant int64_t & ne0,
  4028. constant int64_t & ne1,
  4029. constant uint & r2,
  4030. constant uint & r3,
  4031. uint3 tgpig[[threadgroup_position_in_grid]],
  4032. uint tiisg[[thread_index_in_simdgroup]],
  4033. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4034. kernel_mul_mv_iq1_m_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  4035. }
  4036. [[host_name("kernel_mul_mv_iq4_nl_f32")]]
  4037. kernel void kernel_mul_mv_iq4_nl_f32(
  4038. device const void * src0,
  4039. device const float * src1,
  4040. device float * dst,
  4041. constant int64_t & ne00,
  4042. constant int64_t & ne01,
  4043. constant int64_t & ne02,
  4044. constant uint64_t & nb00,
  4045. constant uint64_t & nb01,
  4046. constant uint64_t & nb02,
  4047. constant int64_t & ne10,
  4048. constant int64_t & ne11,
  4049. constant int64_t & ne12,
  4050. constant uint64_t & nb10,
  4051. constant uint64_t & nb11,
  4052. constant uint64_t & nb12,
  4053. constant int64_t & ne0,
  4054. constant int64_t & ne1,
  4055. constant uint & r2,
  4056. constant uint & r3,
  4057. threadgroup float * shared_values [[threadgroup(0)]],
  4058. uint3 tgpig[[threadgroup_position_in_grid]],
  4059. uint tiisg[[thread_index_in_simdgroup]],
  4060. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4061. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4062. }
  4063. [[host_name("kernel_mul_mv_iq4_xs_f32")]]
  4064. kernel void kernel_mul_mv_iq4_xs_f32(
  4065. device const void * src0,
  4066. device const float * src1,
  4067. device float * dst,
  4068. constant int64_t & ne00,
  4069. constant int64_t & ne01,
  4070. constant int64_t & ne02,
  4071. constant uint64_t & nb00,
  4072. constant uint64_t & nb01,
  4073. constant uint64_t & nb02,
  4074. constant int64_t & ne10,
  4075. constant int64_t & ne11,
  4076. constant int64_t & ne12,
  4077. constant uint64_t & nb10,
  4078. constant uint64_t & nb11,
  4079. constant uint64_t & nb12,
  4080. constant int64_t & ne0,
  4081. constant int64_t & ne1,
  4082. constant uint & r2,
  4083. constant uint & r3,
  4084. threadgroup float * shared_values [[threadgroup(0)]],
  4085. uint3 tgpig[[threadgroup_position_in_grid]],
  4086. uint tiisg[[thread_index_in_simdgroup]],
  4087. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4088. #if QK_K == 64
  4089. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4090. #else
  4091. kernel_mul_mv_iq4_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4092. #endif
  4093. }
  4094. //============================= templates and their specializations =============================
  4095. // NOTE: this is not dequantizing - we are simply fitting the template
  4096. template <typename type4x4>
  4097. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  4098. float4x4 temp = *(((device float4x4 *)src));
  4099. for (int i = 0; i < 16; i++){
  4100. reg[i/4][i%4] = temp[i/4][i%4];
  4101. }
  4102. }
  4103. template <typename type4x4>
  4104. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  4105. half4x4 temp = *(((device half4x4 *)src));
  4106. for (int i = 0; i < 16; i++){
  4107. reg[i/4][i%4] = temp[i/4][i%4];
  4108. }
  4109. }
  4110. template <typename type4x4>
  4111. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  4112. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  4113. const float d1 = il ? (xb->d / 16.h) : xb->d;
  4114. const float d2 = d1 / 256.f;
  4115. const float md = -8.h * xb->d;
  4116. const ushort mask0 = il ? 0x00F0 : 0x000F;
  4117. const ushort mask1 = mask0 << 8;
  4118. for (int i=0;i<8;i++) {
  4119. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  4120. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  4121. }
  4122. }
  4123. template <typename type4x4>
  4124. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  4125. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  4126. const float d1 = il ? (xb->d / 16.h) : xb->d;
  4127. const float d2 = d1 / 256.f;
  4128. const float m = xb->m;
  4129. const ushort mask0 = il ? 0x00F0 : 0x000F;
  4130. const ushort mask1 = mask0 << 8;
  4131. for (int i=0;i<8;i++) {
  4132. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  4133. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  4134. }
  4135. }
  4136. template <typename type4x4>
  4137. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  4138. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  4139. const float d = xb->d;
  4140. const float md = -16.h * xb->d;
  4141. const ushort mask = il ? 0x00F0 : 0x000F;
  4142. const uint32_t qh = *((device const uint32_t *)xb->qh);
  4143. const int x_mv = il ? 4 : 0;
  4144. const int gh_mv = il ? 12 : 0;
  4145. const int gh_bk = il ? 0 : 4;
  4146. for (int i = 0; i < 8; i++) {
  4147. // extract the 5-th bits for x0 and x1
  4148. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4149. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4150. // combine the 4-bits from qs with the 5th bit
  4151. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4152. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4153. reg[i/2][2*(i%2)+0] = d * x0 + md;
  4154. reg[i/2][2*(i%2)+1] = d * x1 + md;
  4155. }
  4156. }
  4157. template <typename type4x4>
  4158. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  4159. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  4160. const float d = xb->d;
  4161. const float m = xb->m;
  4162. const ushort mask = il ? 0x00F0 : 0x000F;
  4163. const uint32_t qh = *((device const uint32_t *)xb->qh);
  4164. const int x_mv = il ? 4 : 0;
  4165. const int gh_mv = il ? 12 : 0;
  4166. const int gh_bk = il ? 0 : 4;
  4167. for (int i = 0; i < 8; i++) {
  4168. // extract the 5-th bits for x0 and x1
  4169. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4170. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4171. // combine the 4-bits from qs with the 5th bit
  4172. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4173. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4174. reg[i/2][2*(i%2)+0] = d * x0 + m;
  4175. reg[i/2][2*(i%2)+1] = d * x1 + m;
  4176. }
  4177. }
  4178. template <typename type4x4>
  4179. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  4180. device const int8_t * qs = ((device const int8_t *)xb->qs);
  4181. const half d = xb->d;
  4182. for (int i = 0; i < 16; i++) {
  4183. reg[i/4][i%4] = (qs[i + 16*il] * d);
  4184. }
  4185. }
  4186. template <typename type4x4>
  4187. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  4188. const float d = xb->d;
  4189. const float min = xb->dmin;
  4190. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4191. float dl, ml;
  4192. uint8_t sc = xb->scales[il];
  4193. #if QK_K == 256
  4194. q = q + 32*(il/8) + 16*(il&1);
  4195. il = (il/2)%4;
  4196. #endif
  4197. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4198. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4199. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  4200. for (int i = 0; i < 16; ++i) {
  4201. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4202. }
  4203. }
  4204. template <typename type4x4>
  4205. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  4206. const half d_all = xb->d;
  4207. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4208. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  4209. device const int8_t * scales = (device const int8_t *)xb->scales;
  4210. #if QK_K == 256
  4211. q = q + 32 * (il/8) + 16 * (il&1);
  4212. h = h + 16 * (il&1);
  4213. uint8_t m = 1 << (il/2);
  4214. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  4215. ((il/4)>0 ? 12 : 3);
  4216. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  4217. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  4218. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  4219. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  4220. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  4221. const float ml = 4.f * dl;
  4222. il = (il/2) & 3;
  4223. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4224. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4225. dl *= coef;
  4226. for (int i = 0; i < 16; ++i) {
  4227. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  4228. }
  4229. #else
  4230. float kcoef = il&1 ? 1.f/16.f : 1.f;
  4231. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  4232. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  4233. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4234. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4235. uint8_t m = 1<<(il*2);
  4236. for (int i = 0; i < 16; ++i) {
  4237. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  4238. }
  4239. #endif
  4240. }
  4241. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  4242. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  4243. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  4244. }
  4245. template <typename type4x4>
  4246. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  4247. device const uchar * q = xb->qs;
  4248. #if QK_K == 256
  4249. short is = (il/4) * 2;
  4250. q = q + (il/4) * 32 + 16 * (il&1);
  4251. il = il & 3;
  4252. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4253. const float d = il < 2 ? xb->d : xb->d / 16.h;
  4254. const float min = xb->dmin;
  4255. const float dl = d * sc[0];
  4256. const float ml = min * sc[1];
  4257. #else
  4258. (void) get_scale_min_k4_just2;
  4259. q = q + 16 * (il&1);
  4260. device const uint8_t * s = xb->scales;
  4261. device const half2 * dh = (device const half2 *)xb->d;
  4262. const float2 d = (float2)dh[0];
  4263. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  4264. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  4265. #endif
  4266. const ushort mask = il<2 ? 0x0F : 0xF0;
  4267. for (int i = 0; i < 16; ++i) {
  4268. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4269. }
  4270. }
  4271. template <typename type4x4>
  4272. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  4273. device const uint8_t * q = xb->qs;
  4274. device const uint8_t * qh = xb->qh;
  4275. #if QK_K == 256
  4276. short is = (il/4) * 2;
  4277. q = q + 32 * (il/4) + 16 * (il&1);
  4278. qh = qh + 16 * (il&1);
  4279. uint8_t ul = 1 << (il/2);
  4280. il = il & 3;
  4281. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4282. const float d = il < 2 ? xb->d : xb->d / 16.f;
  4283. const float min = xb->dmin;
  4284. const float dl = d * sc[0];
  4285. const float ml = min * sc[1];
  4286. const ushort mask = il<2 ? 0x0F : 0xF0;
  4287. const float qh_val = il<2 ? 16.f : 256.f;
  4288. for (int i = 0; i < 16; ++i) {
  4289. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  4290. }
  4291. #else
  4292. q = q + 16 * (il&1);
  4293. device const int8_t * s = xb->scales;
  4294. const float dl = xb->d * s[il];
  4295. uint8_t m = 1<<(il*2);
  4296. const float coef = il<2 ? 1.f : 1.f/16.f;
  4297. const ushort mask = il<2 ? 0x0F : 0xF0;
  4298. for (int i = 0; i < 16; ++i) {
  4299. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  4300. }
  4301. #endif
  4302. }
  4303. template <typename type4x4>
  4304. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  4305. const half d_all = xb->d;
  4306. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  4307. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  4308. device const int8_t * scales = (device const int8_t *)xb->scales;
  4309. #if QK_K == 256
  4310. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  4311. qh = qh + 32*(il/8) + 16*(il&1);
  4312. float sc = scales[(il%2) + 2 * ((il/2))];
  4313. il = (il/2) & 3;
  4314. #else
  4315. ql = ql + 16 * (il&1);
  4316. float sc = scales[il];
  4317. #endif
  4318. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4319. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  4320. const float coef = il>1 ? 1.f/16.f : 1.f;
  4321. const float ml = d_all * sc * 32.f;
  4322. const float dl = d_all * sc * coef;
  4323. for (int i = 0; i < 16; ++i) {
  4324. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  4325. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  4326. reg[i/4][i%4] = dl * q - ml;
  4327. }
  4328. }
  4329. template <typename type4x4>
  4330. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  4331. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4332. const float d = xb->d;
  4333. const int ib32 = il/2;
  4334. il = il%2;
  4335. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4336. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  4337. device const uint16_t * q2 = xb->qs + 4*ib32;
  4338. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  4339. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  4340. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  4341. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  4342. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  4343. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  4344. for (int i = 0; i < 8; ++i) {
  4345. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4346. }
  4347. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  4348. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  4349. for (int i = 0; i < 8; ++i) {
  4350. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4351. }
  4352. }
  4353. template <typename type4x4>
  4354. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  4355. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4356. const float d = xb->d;
  4357. const int ib32 = il/2;
  4358. il = il%2;
  4359. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4360. device const uint16_t * q2 = xb->qs + 4*ib32;
  4361. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4362. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  4363. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  4364. for (int i = 0; i < 8; ++i) {
  4365. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4366. }
  4367. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  4368. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  4369. for (int i = 0; i < 8; ++i) {
  4370. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4371. }
  4372. }
  4373. template <typename type4x4>
  4374. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  4375. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4376. const float d = xb->d;
  4377. const int ib32 = il/2;
  4378. il = il%2;
  4379. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4380. device const uint8_t * q3 = xb->qs + 8*ib32;
  4381. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  4382. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  4383. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  4384. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  4385. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  4386. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  4387. for (int i = 0; i < 4; ++i) {
  4388. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4389. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4390. }
  4391. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  4392. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  4393. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  4394. for (int i = 0; i < 4; ++i) {
  4395. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4396. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4397. }
  4398. }
  4399. template <typename type4x4>
  4400. void dequantize_iq3_s(device const block_iq3_s * xb, short il, thread type4x4 & reg) {
  4401. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4402. const float d = xb->d;
  4403. const int ib32 = il/2;
  4404. il = il%2;
  4405. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4406. device const uint8_t * qs = xb->qs + 8*ib32;
  4407. device const uint8_t * signs = xb->signs + 4*ib32 + 2*il;
  4408. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4409. const float dl = d * (1 + 2*((xb->scales[ib32/2] >> 4*(ib32%2)) & 0xf));
  4410. constant uint8_t * grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+0] | ((qh << 8) & 256)));
  4411. constant uint8_t * grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+1] | ((qh << 7) & 256)));
  4412. for (int i = 0; i < 4; ++i) {
  4413. reg[0][i] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i+0]);
  4414. reg[1][i] = dl * grid2[i] * select(1, -1, signs[0] & kmask_iq2xs[i+4]);
  4415. }
  4416. grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+2] | ((qh << 6) & 256)));
  4417. grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+3] | ((qh << 5) & 256)));
  4418. for (int i = 0; i < 4; ++i) {
  4419. reg[2][i] = dl * grid1[i] * select(1, -1, signs[1] & kmask_iq2xs[i+0]);
  4420. reg[3][i] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i+4]);
  4421. }
  4422. }
  4423. template <typename type4x4>
  4424. void dequantize_iq2_s(device const block_iq2_s * xb, short il, thread type4x4 & reg) {
  4425. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4426. const float d = xb->d;
  4427. const int ib32 = il/2;
  4428. il = il%2;
  4429. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4430. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4431. device const uint8_t * signs = qs + QK_K/8;
  4432. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4433. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4434. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[0] | ((qh << 8) & 0x300)));
  4435. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[1] | ((qh << 6) & 0x300)));
  4436. for (int i = 0; i < 8; ++i) {
  4437. reg[i/4+0][i%4] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i]);
  4438. reg[i/4+2][i%4] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i]);
  4439. }
  4440. }
  4441. template <typename type4x4>
  4442. void dequantize_iq1_s(device const block_iq1_s * xb, short il, thread type4x4 & reg) {
  4443. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4444. const int ib32 = il/2;
  4445. il = il%2;
  4446. const float d = xb->d;
  4447. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4448. device const uint16_t * qh = xb->qh;
  4449. const float dl = d * (2*((qh[ib32] >> 12) & 7) + 1);
  4450. const float ml = dl * (qh[ib32] & 0x8000 ? -1 - IQ1S_DELTA : -1 + IQ1S_DELTA);
  4451. const uint16_t h = qh[ib32] >> 6*il;
  4452. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((h << 8) & 0x700)));
  4453. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((h << 5) & 0x700)));
  4454. for (int i = 0; i < 4; ++i) {
  4455. reg[0][i] = dl * (grid1[i] & 0xf) + ml;
  4456. reg[1][i] = dl * (grid1[i] >> 4) + ml;
  4457. reg[2][i] = dl * (grid2[i] & 0xf) + ml;
  4458. reg[3][i] = dl * (grid2[i] >> 4) + ml;
  4459. }
  4460. }
  4461. template <typename type4x4>
  4462. void dequantize_iq1_m(device const block_iq1_m * xb, short il, thread type4x4 & reg) {
  4463. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4464. const int ib32 = il/2;
  4465. il = il%2;
  4466. device const uint16_t * sc = (device const uint16_t *)xb->scales;
  4467. #if QK_K == 64
  4468. const float d = xb->d;
  4469. #else
  4470. iq1m_scale_t scale;
  4471. scale.u16 = (sc[0] >> 12) | ((sc[1] >> 8) & 0x00f0) | ((sc[2] >> 4) & 0x0f00) | (sc[3] & 0xf000);
  4472. const float d = scale.f16;
  4473. #endif
  4474. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4475. device const uint8_t * qh = xb->qh + 2*ib32 + il;
  4476. #if QK_K == 64
  4477. const float dl = d * (2*((sc[ib32/2] >> (8*(ib32%2)+4*il)) & 0xf) + 1);
  4478. #else
  4479. const float dl = d * (2*((sc[ib32/2] >> (6*(ib32%2)+3*il)) & 7) + 1);
  4480. #endif
  4481. const float ml1 = dl * (qh[0] & 0x08 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  4482. const float ml2 = dl * (qh[0] & 0x80 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  4483. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  4484. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 4) & 0x700)));
  4485. for (int i = 0; i < 4; ++i) {
  4486. reg[0][i] = dl * (grid1[i] & 0xf) + ml1;
  4487. reg[1][i] = dl * (grid1[i] >> 4) + ml1;
  4488. reg[2][i] = dl * (grid2[i] & 0xf) + ml2;
  4489. reg[3][i] = dl * (grid2[i] >> 4) + ml2;
  4490. }
  4491. }
  4492. template <typename type4x4>
  4493. void dequantize_iq4_nl(device const block_iq4_nl * xb, short il, thread type4x4 & reg) {
  4494. device const uint16_t * q4 = (device const uint16_t *)xb->qs;
  4495. const float d = xb->d;
  4496. uint32_t aux32;
  4497. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4498. for (int i = 0; i < 4; ++i) {
  4499. aux32 = ((q4[2*i] | (q4[2*i+1] << 16)) >> 4*il) & 0x0f0f0f0f;
  4500. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4501. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4502. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4503. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4504. }
  4505. }
  4506. template <typename type4x4>
  4507. void dequantize_iq4_xs(device const block_iq4_xs * xb, short il, thread type4x4 & reg) {
  4508. #if QK_K == 64
  4509. dequantize_iq4_nl(xb, il, reg);
  4510. #else
  4511. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4512. const int ib32 = il/2;
  4513. il = il%2;
  4514. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4515. device const uint32_t * q4 = (device const uint32_t *)xb->qs + 4*ib32;
  4516. const int ls = ((xb->scales_l[ib32/2] >> 4*(ib32%2)) & 0xf) | (((xb->scales_h >> 2*ib32) & 3) << 4);
  4517. const float d = (float)xb->d * (ls - 32);
  4518. uint32_t aux32;
  4519. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4520. for (int i = 0; i < 4; ++i) {
  4521. aux32 = (q4[i] >> 4*il) & 0x0f0f0f0f;
  4522. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4523. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4524. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4525. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4526. }
  4527. #endif
  4528. }
  4529. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  4530. kernel void kernel_get_rows(
  4531. device const void * src0,
  4532. device const char * src1,
  4533. device float * dst,
  4534. constant int64_t & ne00,
  4535. constant uint64_t & nb01,
  4536. constant uint64_t & nb02,
  4537. constant int64_t & ne10,
  4538. constant uint64_t & nb10,
  4539. constant uint64_t & nb11,
  4540. constant uint64_t & nb1,
  4541. constant uint64_t & nb2,
  4542. uint3 tgpig[[threadgroup_position_in_grid]],
  4543. uint tiitg[[thread_index_in_threadgroup]],
  4544. uint3 tptg [[threads_per_threadgroup]]) {
  4545. //const int64_t i = tgpig;
  4546. //const int64_t r = ((device int32_t *) src1)[i];
  4547. const int64_t i10 = tgpig.x;
  4548. const int64_t i11 = tgpig.y;
  4549. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4550. const int64_t i02 = i11;
  4551. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  4552. float4x4 temp;
  4553. dequantize_func(
  4554. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  4555. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  4556. }
  4557. }
  4558. kernel void kernel_get_rows_f32(
  4559. device const void * src0,
  4560. device const char * src1,
  4561. device float * dst,
  4562. constant int64_t & ne00,
  4563. constant uint64_t & nb01,
  4564. constant uint64_t & nb02,
  4565. constant int64_t & ne10,
  4566. constant uint64_t & nb10,
  4567. constant uint64_t & nb11,
  4568. constant uint64_t & nb1,
  4569. constant uint64_t & nb2,
  4570. uint3 tgpig[[threadgroup_position_in_grid]],
  4571. uint tiitg[[thread_index_in_threadgroup]],
  4572. uint3 tptg [[threads_per_threadgroup]]) {
  4573. const int64_t i10 = tgpig.x;
  4574. const int64_t i11 = tgpig.y;
  4575. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4576. const int64_t i02 = i11;
  4577. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4578. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4579. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4580. }
  4581. }
  4582. kernel void kernel_get_rows_f16(
  4583. device const void * src0,
  4584. device const char * src1,
  4585. device float * dst,
  4586. constant int64_t & ne00,
  4587. constant uint64_t & nb01,
  4588. constant uint64_t & nb02,
  4589. constant int64_t & ne10,
  4590. constant uint64_t & nb10,
  4591. constant uint64_t & nb11,
  4592. constant uint64_t & nb1,
  4593. constant uint64_t & nb2,
  4594. uint3 tgpig[[threadgroup_position_in_grid]],
  4595. uint tiitg[[thread_index_in_threadgroup]],
  4596. uint3 tptg [[threads_per_threadgroup]]) {
  4597. const int64_t i10 = tgpig.x;
  4598. const int64_t i11 = tgpig.y;
  4599. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4600. const int64_t i02 = i11;
  4601. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4602. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4603. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4604. }
  4605. }
  4606. kernel void kernel_get_rows_i32(
  4607. device const void * src0,
  4608. device const char * src1,
  4609. device int32_t * dst,
  4610. constant int64_t & ne00,
  4611. constant uint64_t & nb01,
  4612. constant uint64_t & nb02,
  4613. constant int64_t & ne10,
  4614. constant uint64_t & nb10,
  4615. constant uint64_t & nb11,
  4616. constant uint64_t & nb1,
  4617. constant uint64_t & nb2,
  4618. uint3 tgpig[[threadgroup_position_in_grid]],
  4619. uint tiitg[[thread_index_in_threadgroup]],
  4620. uint3 tptg [[threads_per_threadgroup]]) {
  4621. const int64_t i10 = tgpig.x;
  4622. const int64_t i11 = tgpig.y;
  4623. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4624. const int64_t i02 = i11;
  4625. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4626. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4627. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4628. }
  4629. }
  4630. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  4631. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  4632. #define BLOCK_SIZE_K 32
  4633. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  4634. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  4635. #define THREAD_PER_BLOCK 128
  4636. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  4637. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  4638. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  4639. #define SG_MAT_ROW 8
  4640. // each block_q contains 16*nl weights
  4641. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4642. void kernel_mul_mm_impl(device const uchar * src0,
  4643. device const uchar * src1,
  4644. device float * dst,
  4645. constant int64_t & ne00,
  4646. constant int64_t & ne02,
  4647. constant uint64_t & nb01,
  4648. constant uint64_t & nb02,
  4649. constant int64_t & ne12,
  4650. constant uint64_t & nb10,
  4651. constant uint64_t & nb11,
  4652. constant uint64_t & nb12,
  4653. constant int64_t & ne0,
  4654. constant int64_t & ne1,
  4655. constant uint & r2,
  4656. constant uint & r3,
  4657. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4658. uint3 tgpig[[threadgroup_position_in_grid]],
  4659. uint tiitg[[thread_index_in_threadgroup]],
  4660. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4661. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4662. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4663. const uint r0 = tgpig.y;
  4664. const uint r1 = tgpig.x;
  4665. const uint im = tgpig.z;
  4666. // if this block is of 64x32 shape or smaller
  4667. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4668. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4669. // a thread shouldn't load data outside of the matrix
  4670. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4671. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4672. simdgroup_half8x8 ma[4];
  4673. simdgroup_float8x8 mb[2];
  4674. simdgroup_float8x8 c_res[8];
  4675. for (int i = 0; i < 8; i++){
  4676. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4677. }
  4678. short il = (tiitg % THREAD_PER_ROW);
  4679. const uint i12 = im%ne12;
  4680. const uint i13 = im/ne12;
  4681. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4682. ushort offset1 = il/nl;
  4683. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4684. device const float * y = (device const float *)(src1
  4685. + nb12 * im
  4686. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4687. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4688. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4689. // load data and store to threadgroup memory
  4690. half4x4 temp_a;
  4691. dequantize_func(x, il, temp_a);
  4692. threadgroup_barrier(mem_flags::mem_threadgroup);
  4693. #pragma unroll(16)
  4694. for (int i = 0; i < 16; i++) {
  4695. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4696. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4697. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4698. }
  4699. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4700. il = (il + 2 < nl) ? il + 2 : il % 2;
  4701. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4702. y += BLOCK_SIZE_K;
  4703. threadgroup_barrier(mem_flags::mem_threadgroup);
  4704. // load matrices from threadgroup memory and conduct outer products
  4705. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4706. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4707. #pragma unroll(4)
  4708. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4709. #pragma unroll(4)
  4710. for (int i = 0; i < 4; i++) {
  4711. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4712. }
  4713. simdgroup_barrier(mem_flags::mem_none);
  4714. #pragma unroll(2)
  4715. for (int i = 0; i < 2; i++) {
  4716. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4717. }
  4718. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4719. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4720. #pragma unroll(8)
  4721. for (int i = 0; i < 8; i++){
  4722. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4723. }
  4724. }
  4725. }
  4726. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4727. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4728. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4729. for (int i = 0; i < 8; i++) {
  4730. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4731. }
  4732. } else {
  4733. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4734. threadgroup_barrier(mem_flags::mem_threadgroup);
  4735. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4736. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4737. for (int i = 0; i < 8; i++) {
  4738. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4739. }
  4740. threadgroup_barrier(mem_flags::mem_threadgroup);
  4741. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4742. if (sgitg == 0) {
  4743. for (int i = 0; i < n_rows; i++) {
  4744. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4745. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4746. }
  4747. }
  4748. }
  4749. }
  4750. }
  4751. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4752. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4753. void kernel_mul_mm_id_impl(
  4754. device const uchar * src0,
  4755. device const uchar * src1,
  4756. threadgroup short * src1ids,
  4757. device float * dst,
  4758. constant int64_t & ne00,
  4759. constant int64_t & ne02,
  4760. constant uint64_t & nb01,
  4761. constant uint64_t & nb02,
  4762. constant int64_t & ne12,
  4763. constant uint64_t & nb10,
  4764. constant uint64_t & nb11,
  4765. constant uint64_t & nb12,
  4766. constant int64_t & ne0,
  4767. int64_t ne1,
  4768. constant uint & r2,
  4769. constant uint & r3,
  4770. threadgroup uchar * shared_memory,
  4771. uint3 tgpig[[threadgroup_position_in_grid]],
  4772. uint tiitg[[thread_index_in_threadgroup]],
  4773. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4774. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4775. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4776. const uint r0 = tgpig.y;
  4777. const uint r1 = tgpig.x;
  4778. const uint im = tgpig.z;
  4779. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4780. // if this block is of 64x32 shape or smaller
  4781. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4782. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4783. // a thread shouldn't load data outside of the matrix
  4784. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4785. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4786. simdgroup_half8x8 ma[4];
  4787. simdgroup_float8x8 mb[2];
  4788. simdgroup_float8x8 c_res[8];
  4789. for (int i = 0; i < 8; i++){
  4790. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4791. }
  4792. short il = (tiitg % THREAD_PER_ROW);
  4793. const uint i12 = im%ne12;
  4794. const uint i13 = im/ne12;
  4795. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4796. ushort offset1 = il/nl;
  4797. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4798. device const float * y = (device const float *)(src1
  4799. + nb12 * im
  4800. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4801. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4802. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4803. // load data and store to threadgroup memory
  4804. half4x4 temp_a;
  4805. dequantize_func(x, il, temp_a);
  4806. threadgroup_barrier(mem_flags::mem_threadgroup);
  4807. for (int i = 0; i < 16; i++) {
  4808. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4809. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4810. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4811. }
  4812. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4813. il = (il + 2 < nl) ? il + 2 : il % 2;
  4814. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4815. y += BLOCK_SIZE_K;
  4816. threadgroup_barrier(mem_flags::mem_threadgroup);
  4817. // load matrices from threadgroup memory and conduct outer products
  4818. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4819. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4820. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4821. for (int i = 0; i < 4; i++) {
  4822. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4823. }
  4824. simdgroup_barrier(mem_flags::mem_none);
  4825. for (int i = 0; i < 2; i++) {
  4826. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4827. }
  4828. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4829. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4830. for (int i = 0; i < 8; i++){
  4831. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4832. }
  4833. }
  4834. }
  4835. {
  4836. threadgroup_barrier(mem_flags::mem_threadgroup);
  4837. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4838. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4839. for (int i = 0; i < 8; i++) {
  4840. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4841. }
  4842. threadgroup_barrier(mem_flags::mem_threadgroup);
  4843. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4844. if (sgitg == 0) {
  4845. for (int i = 0; i < n_rows; i++) {
  4846. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4847. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4848. }
  4849. }
  4850. }
  4851. }
  4852. }
  4853. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4854. kernel void kernel_mul_mm(device const uchar * src0,
  4855. device const uchar * src1,
  4856. device float * dst,
  4857. constant int64_t & ne00,
  4858. constant int64_t & ne02,
  4859. constant uint64_t & nb01,
  4860. constant uint64_t & nb02,
  4861. constant int64_t & ne12,
  4862. constant uint64_t & nb10,
  4863. constant uint64_t & nb11,
  4864. constant uint64_t & nb12,
  4865. constant int64_t & ne0,
  4866. constant int64_t & ne1,
  4867. constant uint & r2,
  4868. constant uint & r3,
  4869. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4870. uint3 tgpig[[threadgroup_position_in_grid]],
  4871. uint tiitg[[thread_index_in_threadgroup]],
  4872. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4873. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4874. src0,
  4875. src1,
  4876. dst,
  4877. ne00,
  4878. ne02,
  4879. nb01,
  4880. nb02,
  4881. ne12,
  4882. nb10,
  4883. nb11,
  4884. nb12,
  4885. ne0,
  4886. ne1,
  4887. r2,
  4888. r3,
  4889. shared_memory,
  4890. tgpig,
  4891. tiitg,
  4892. sgitg);
  4893. }
  4894. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4895. kernel void kernel_mul_mm_id(
  4896. device const uchar * src0s,
  4897. device const uchar * src1,
  4898. device float * dst,
  4899. device const uchar * ids,
  4900. constant uint64_t & nbi1,
  4901. constant int64_t & ne00,
  4902. constant int64_t & ne02,
  4903. constant uint64_t & nb01,
  4904. constant uint64_t & nb02,
  4905. constant int64_t & ne12,
  4906. constant int64_t & ne13,
  4907. constant uint64_t & nb10,
  4908. constant uint64_t & nb11,
  4909. constant uint64_t & nb12,
  4910. constant int64_t & ne0,
  4911. constant int64_t & ne1,
  4912. constant uint64_t & nb1,
  4913. constant uint & r2,
  4914. constant uint & r3,
  4915. constant int & idx,
  4916. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4917. uint3 tgpig[[threadgroup_position_in_grid]],
  4918. uint tiitg[[thread_index_in_threadgroup]],
  4919. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4920. // expert id
  4921. const int32_t id = tgpig.z/(ne12*ne13);
  4922. device const uchar * src0 = src0s + id*nb02;
  4923. tgpig.z = tgpig.z%(ne12*ne13);
  4924. // row indices of src1 for expert id
  4925. threadgroup short * src1ids = (threadgroup short *)(shared_memory + 8192);
  4926. int64_t _ne1 = 0;
  4927. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4928. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4929. src1ids[_ne1++] = i1;
  4930. }
  4931. }
  4932. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4933. src0,
  4934. src1,
  4935. src1ids,
  4936. dst,
  4937. ne00,
  4938. ne02,
  4939. nb01,
  4940. nb02,
  4941. ne12,
  4942. nb10,
  4943. nb11,
  4944. nb12,
  4945. ne0,
  4946. _ne1,
  4947. r2,
  4948. r3,
  4949. shared_memory,
  4950. tgpig,
  4951. tiitg,
  4952. sgitg);
  4953. }
  4954. #if QK_K == 256
  4955. #define QK_NL 16
  4956. #else
  4957. #define QK_NL 4
  4958. #endif
  4959. //
  4960. // get rows
  4961. //
  4962. typedef void (get_rows_t)(
  4963. device const void * src0,
  4964. device const char * src1,
  4965. device float * dst,
  4966. constant int64_t & ne00,
  4967. constant uint64_t & nb01,
  4968. constant uint64_t & nb02,
  4969. constant int64_t & ne10,
  4970. constant uint64_t & nb10,
  4971. constant uint64_t & nb11,
  4972. constant uint64_t & nb1,
  4973. constant uint64_t & nb2,
  4974. uint3, uint, uint3);
  4975. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4976. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4977. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4978. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4979. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4980. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4981. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4982. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4983. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4984. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4985. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4986. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4987. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4988. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4989. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4990. template [[host_name("kernel_get_rows_iq3_s")]] kernel get_rows_t kernel_get_rows<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4991. template [[host_name("kernel_get_rows_iq2_s")]] kernel get_rows_t kernel_get_rows<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4992. template [[host_name("kernel_get_rows_iq1_s")]] kernel get_rows_t kernel_get_rows<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4993. template [[host_name("kernel_get_rows_iq1_m")]] kernel get_rows_t kernel_get_rows<block_iq1_m, QK_NL, dequantize_iq1_m>;
  4994. template [[host_name("kernel_get_rows_iq4_nl")]] kernel get_rows_t kernel_get_rows<block_iq4_nl, 2, dequantize_iq4_nl>;
  4995. #if QK_K == 64
  4996. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, 2, dequantize_iq4_xs>;
  4997. #else
  4998. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4999. #endif
  5000. //
  5001. // matrix-matrix multiplication
  5002. //
  5003. typedef void (mat_mm_t)(
  5004. device const uchar * src0,
  5005. device const uchar * src1,
  5006. device float * dst,
  5007. constant int64_t & ne00,
  5008. constant int64_t & ne02,
  5009. constant uint64_t & nb01,
  5010. constant uint64_t & nb02,
  5011. constant int64_t & ne12,
  5012. constant uint64_t & nb10,
  5013. constant uint64_t & nb11,
  5014. constant uint64_t & nb12,
  5015. constant int64_t & ne0,
  5016. constant int64_t & ne1,
  5017. constant uint & r2,
  5018. constant uint & r3,
  5019. threadgroup uchar *,
  5020. uint3, uint, uint);
  5021. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  5022. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  5023. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  5024. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  5025. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  5026. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  5027. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  5028. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  5029. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  5030. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  5031. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  5032. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  5033. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  5034. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  5035. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  5036. template [[host_name("kernel_mul_mm_iq3_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_s, QK_NL, dequantize_iq3_s>;
  5037. template [[host_name("kernel_mul_mm_iq2_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_s, QK_NL, dequantize_iq2_s>;
  5038. template [[host_name("kernel_mul_mm_iq1_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_s, QK_NL, dequantize_iq1_s>;
  5039. template [[host_name("kernel_mul_mm_iq1_m_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_m, QK_NL, dequantize_iq1_m>;
  5040. template [[host_name("kernel_mul_mm_iq4_nl_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_nl>;
  5041. #if QK_K == 64
  5042. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_xs>;
  5043. #else
  5044. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  5045. #endif
  5046. //
  5047. // indirect matrix-matrix multiplication
  5048. //
  5049. typedef void (mat_mm_id_t)(
  5050. device const uchar * src0s,
  5051. device const uchar * src1,
  5052. device float * dst,
  5053. device const uchar * ids,
  5054. constant uint64_t & nbi1,
  5055. constant int64_t & ne00,
  5056. constant int64_t & ne02,
  5057. constant uint64_t & nb01,
  5058. constant uint64_t & nb02,
  5059. constant int64_t & ne12,
  5060. constant int64_t & ne13,
  5061. constant uint64_t & nb10,
  5062. constant uint64_t & nb11,
  5063. constant uint64_t & nb12,
  5064. constant int64_t & ne0,
  5065. constant int64_t & ne1,
  5066. constant uint64_t & nb1,
  5067. constant uint & r2,
  5068. constant uint & r3,
  5069. constant int & idx,
  5070. threadgroup uchar *,
  5071. uint3, uint, uint);
  5072. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  5073. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  5074. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  5075. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  5076. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  5077. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  5078. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  5079. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  5080. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  5081. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  5082. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  5083. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  5084. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  5085. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  5086. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  5087. template [[host_name("kernel_mul_mm_id_iq3_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_s, QK_NL, dequantize_iq3_s>;
  5088. template [[host_name("kernel_mul_mm_id_iq2_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_s, QK_NL, dequantize_iq2_s>;
  5089. template [[host_name("kernel_mul_mm_id_iq1_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_s, QK_NL, dequantize_iq1_s>;
  5090. template [[host_name("kernel_mul_mm_id_iq1_m_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_m, QK_NL, dequantize_iq1_m>;
  5091. template [[host_name("kernel_mul_mm_id_iq4_nl_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_nl, 2, dequantize_iq4_nl>;
  5092. #if QK_K == 64
  5093. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, 2, dequantize_iq4_xs>;
  5094. #else
  5095. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  5096. #endif
  5097. //
  5098. // matrix-vector multiplication
  5099. //
  5100. [[host_name("kernel_mul_mv_id_f32_f32")]]
  5101. kernel void kernel_mul_mv_id_f32_f32(
  5102. device const char * src0s,
  5103. device const char * src1,
  5104. device float * dst,
  5105. device const char * ids,
  5106. constant uint64_t & nbi1,
  5107. constant int64_t & ne00,
  5108. constant int64_t & ne01,
  5109. constant int64_t & ne02,
  5110. constant uint64_t & nb00,
  5111. constant uint64_t & nb01,
  5112. constant uint64_t & nb02,
  5113. constant int64_t & ne10,
  5114. constant int64_t & ne11,
  5115. constant int64_t & ne12,
  5116. constant int64_t & ne13,
  5117. constant uint64_t & nb10,
  5118. constant uint64_t & nb11,
  5119. constant uint64_t & nb12,
  5120. constant int64_t & ne0,
  5121. constant int64_t & ne1,
  5122. constant uint64_t & nb1,
  5123. constant uint & r2,
  5124. constant uint & r3,
  5125. constant int & idx,
  5126. uint3 tgpig[[threadgroup_position_in_grid]],
  5127. uint tiitg[[thread_index_in_threadgroup]],
  5128. uint tiisg[[thread_index_in_simdgroup]],
  5129. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5130. const int64_t bid = tgpig.z/(ne12*ne13);
  5131. tgpig.z = tgpig.z%(ne12*ne13);
  5132. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5133. device const char * src0 = src0s + id*nb02;
  5134. kernel_mul_mv_f32_f32_impl(
  5135. src0,
  5136. src1 + bid*nb11,
  5137. dst + bid*ne0,
  5138. ne00,
  5139. ne01,
  5140. ne02,
  5141. nb00,
  5142. nb01,
  5143. nb02,
  5144. ne10,
  5145. ne11,
  5146. ne12,
  5147. nb10,
  5148. nb11,
  5149. nb12,
  5150. ne0,
  5151. ne1,
  5152. r2,
  5153. r3,
  5154. tgpig,
  5155. tiisg);
  5156. }
  5157. [[host_name("kernel_mul_mv_id_f16_f32")]]
  5158. kernel void kernel_mul_mv_id_f16_f32(
  5159. device const char * src0s,
  5160. device const char * src1,
  5161. device float * dst,
  5162. device const char * ids,
  5163. constant uint64_t & nbi1,
  5164. constant int64_t & ne00,
  5165. constant int64_t & ne01,
  5166. constant int64_t & ne02,
  5167. constant uint64_t & nb00,
  5168. constant uint64_t & nb01,
  5169. constant uint64_t & nb02,
  5170. constant int64_t & ne10,
  5171. constant int64_t & ne11,
  5172. constant int64_t & ne12,
  5173. constant int64_t & ne13,
  5174. constant uint64_t & nb10,
  5175. constant uint64_t & nb11,
  5176. constant uint64_t & nb12,
  5177. constant int64_t & ne0,
  5178. constant int64_t & ne1,
  5179. constant uint64_t & nb1,
  5180. constant uint & r2,
  5181. constant uint & r3,
  5182. constant int & idx,
  5183. uint3 tgpig[[threadgroup_position_in_grid]],
  5184. uint tiitg[[thread_index_in_threadgroup]],
  5185. uint tiisg[[thread_index_in_simdgroup]],
  5186. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5187. const int64_t bid = tgpig.z/(ne12*ne13);
  5188. tgpig.z = tgpig.z%(ne12*ne13);
  5189. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5190. device const char * src0 = src0s + id*nb02;
  5191. kernel_mul_mv_f16_f32_impl(
  5192. src0,
  5193. src1 + bid*nb11,
  5194. dst + bid*ne0,
  5195. ne00,
  5196. ne01,
  5197. ne02,
  5198. nb00,
  5199. nb01,
  5200. nb02,
  5201. ne10,
  5202. ne11,
  5203. ne12,
  5204. nb10,
  5205. nb11,
  5206. nb12,
  5207. ne0,
  5208. ne1,
  5209. r2,
  5210. r3,
  5211. tgpig,
  5212. tiisg);
  5213. }
  5214. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  5215. kernel void kernel_mul_mv_id_q8_0_f32(
  5216. device const char * src0s,
  5217. device const char * src1,
  5218. device float * dst,
  5219. device const char * ids,
  5220. constant uint64_t & nbi1,
  5221. constant int64_t & ne00,
  5222. constant int64_t & ne01,
  5223. constant int64_t & ne02,
  5224. constant uint64_t & nb00,
  5225. constant uint64_t & nb01,
  5226. constant uint64_t & nb02,
  5227. constant int64_t & ne10,
  5228. constant int64_t & ne11,
  5229. constant int64_t & ne12,
  5230. constant int64_t & ne13,
  5231. constant uint64_t & nb10,
  5232. constant uint64_t & nb11,
  5233. constant uint64_t & nb12,
  5234. constant int64_t & ne0,
  5235. constant int64_t & ne1,
  5236. constant uint64_t & nb1,
  5237. constant uint & r2,
  5238. constant uint & r3,
  5239. constant int & idx,
  5240. uint3 tgpig[[threadgroup_position_in_grid]],
  5241. uint tiitg[[thread_index_in_threadgroup]],
  5242. uint tiisg[[thread_index_in_simdgroup]],
  5243. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5244. const int64_t bid = tgpig.z/(ne12*ne13);
  5245. tgpig.z = tgpig.z%(ne12*ne13);
  5246. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5247. device const char * src0 = src0s + id*nb02;
  5248. kernel_mul_mv_q8_0_f32_impl(
  5249. src0,
  5250. (device const float *) (src1 + bid*nb11),
  5251. dst + bid*ne0,
  5252. ne00,
  5253. ne01,
  5254. ne02,
  5255. ne10,
  5256. ne12,
  5257. ne0,
  5258. ne1,
  5259. r2,
  5260. r3,
  5261. tgpig,
  5262. tiisg,
  5263. sgitg);
  5264. }
  5265. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  5266. kernel void kernel_mul_mv_id_q4_0_f32(
  5267. device const char * src0s,
  5268. device const char * src1,
  5269. device float * dst,
  5270. device const char * ids,
  5271. constant uint64_t & nbi1,
  5272. constant int64_t & ne00,
  5273. constant int64_t & ne01,
  5274. constant int64_t & ne02,
  5275. constant uint64_t & nb00,
  5276. constant uint64_t & nb01,
  5277. constant uint64_t & nb02,
  5278. constant int64_t & ne10,
  5279. constant int64_t & ne11,
  5280. constant int64_t & ne12,
  5281. constant int64_t & ne13,
  5282. constant uint64_t & nb10,
  5283. constant uint64_t & nb11,
  5284. constant uint64_t & nb12,
  5285. constant int64_t & ne0,
  5286. constant int64_t & ne1,
  5287. constant uint64_t & nb1,
  5288. constant uint & r2,
  5289. constant uint & r3,
  5290. constant int & idx,
  5291. uint3 tgpig[[threadgroup_position_in_grid]],
  5292. uint tiitg[[thread_index_in_threadgroup]],
  5293. uint tiisg[[thread_index_in_simdgroup]],
  5294. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5295. const int64_t bid = tgpig.z/(ne12*ne13);
  5296. tgpig.z = tgpig.z%(ne12*ne13);
  5297. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5298. device const char * src0 = src0s + id*nb02;
  5299. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5300. src0,
  5301. (device const float *) (src1 + bid*nb11),
  5302. dst + bid*ne0,
  5303. ne00,
  5304. ne01,
  5305. ne02,
  5306. ne10,
  5307. ne12,
  5308. ne0,
  5309. ne1,
  5310. r2,
  5311. r3,
  5312. tgpig,
  5313. tiisg,
  5314. sgitg);
  5315. }
  5316. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  5317. kernel void kernel_mul_mv_id_q4_1_f32(
  5318. device const char * src0s,
  5319. device const char * src1,
  5320. device float * dst,
  5321. device const char * ids,
  5322. constant uint64_t & nbi1,
  5323. constant int64_t & ne00,
  5324. constant int64_t & ne01,
  5325. constant int64_t & ne02,
  5326. constant uint64_t & nb00,
  5327. constant uint64_t & nb01,
  5328. constant uint64_t & nb02,
  5329. constant int64_t & ne10,
  5330. constant int64_t & ne11,
  5331. constant int64_t & ne12,
  5332. constant int64_t & ne13,
  5333. constant uint64_t & nb10,
  5334. constant uint64_t & nb11,
  5335. constant uint64_t & nb12,
  5336. constant int64_t & ne0,
  5337. constant int64_t & ne1,
  5338. constant uint64_t & nb1,
  5339. constant uint & r2,
  5340. constant uint & r3,
  5341. constant int & idx,
  5342. uint3 tgpig[[threadgroup_position_in_grid]],
  5343. uint tiitg[[thread_index_in_threadgroup]],
  5344. uint tiisg[[thread_index_in_simdgroup]],
  5345. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5346. const int64_t bid = tgpig.z/(ne12*ne13);
  5347. tgpig.z = tgpig.z%(ne12*ne13);
  5348. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5349. device const char * src0 = src0s + id*nb02;
  5350. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5351. src0,
  5352. (device const float *) (src1 + bid*nb11),
  5353. dst + bid*ne0,
  5354. ne00,
  5355. ne01,
  5356. ne02,
  5357. ne10,
  5358. ne12,
  5359. ne0,
  5360. ne1,
  5361. r2,
  5362. r3,
  5363. tgpig,
  5364. tiisg,
  5365. sgitg);
  5366. }
  5367. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  5368. kernel void kernel_mul_mv_id_q5_0_f32(
  5369. device const char * src0s,
  5370. device const char * src1,
  5371. device float * dst,
  5372. device const char * ids,
  5373. constant uint64_t & nbi1,
  5374. constant int64_t & ne00,
  5375. constant int64_t & ne01,
  5376. constant int64_t & ne02,
  5377. constant uint64_t & nb00,
  5378. constant uint64_t & nb01,
  5379. constant uint64_t & nb02,
  5380. constant int64_t & ne10,
  5381. constant int64_t & ne11,
  5382. constant int64_t & ne12,
  5383. constant int64_t & ne13,
  5384. constant uint64_t & nb10,
  5385. constant uint64_t & nb11,
  5386. constant uint64_t & nb12,
  5387. constant int64_t & ne0,
  5388. constant int64_t & ne1,
  5389. constant uint64_t & nb1,
  5390. constant uint & r2,
  5391. constant uint & r3,
  5392. constant int & idx,
  5393. uint3 tgpig[[threadgroup_position_in_grid]],
  5394. uint tiitg[[thread_index_in_threadgroup]],
  5395. uint tiisg[[thread_index_in_simdgroup]],
  5396. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5397. const int64_t bid = tgpig.z/(ne12*ne13);
  5398. tgpig.z = tgpig.z%(ne12*ne13);
  5399. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5400. device const char * src0 = src0s + id*nb02;
  5401. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5402. src0,
  5403. (device const float *) (src1 + bid*nb11),
  5404. dst + bid*ne0,
  5405. ne00,
  5406. ne01,
  5407. ne02,
  5408. ne10,
  5409. ne12,
  5410. ne0,
  5411. ne1,
  5412. r2,
  5413. r3,
  5414. tgpig,
  5415. tiisg,
  5416. sgitg);
  5417. }
  5418. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  5419. kernel void kernel_mul_mv_id_q5_1_f32(
  5420. device const char * src0s,
  5421. device const char * src1,
  5422. device float * dst,
  5423. device const char * ids,
  5424. constant uint64_t & nbi1,
  5425. constant int64_t & ne00,
  5426. constant int64_t & ne01,
  5427. constant int64_t & ne02,
  5428. constant uint64_t & nb00,
  5429. constant uint64_t & nb01,
  5430. constant uint64_t & nb02,
  5431. constant int64_t & ne10,
  5432. constant int64_t & ne11,
  5433. constant int64_t & ne12,
  5434. constant int64_t & ne13,
  5435. constant uint64_t & nb10,
  5436. constant uint64_t & nb11,
  5437. constant uint64_t & nb12,
  5438. constant int64_t & ne0,
  5439. constant int64_t & ne1,
  5440. constant uint64_t & nb1,
  5441. constant uint & r2,
  5442. constant uint & r3,
  5443. constant int & idx,
  5444. uint3 tgpig[[threadgroup_position_in_grid]],
  5445. uint tiitg[[thread_index_in_threadgroup]],
  5446. uint tiisg[[thread_index_in_simdgroup]],
  5447. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5448. const int64_t bid = tgpig.z/(ne12*ne13);
  5449. tgpig.z = tgpig.z%(ne12*ne13);
  5450. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5451. device const char * src0 = src0s + id*nb02;
  5452. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5453. src0,
  5454. (device const float *) (src1 + bid*nb11),
  5455. dst + bid*ne0,
  5456. ne00,
  5457. ne01,
  5458. ne02,
  5459. ne10,
  5460. ne12,
  5461. ne0,
  5462. ne1,
  5463. r2,
  5464. r3,
  5465. tgpig,
  5466. tiisg,
  5467. sgitg);
  5468. }
  5469. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  5470. kernel void kernel_mul_mv_id_q2_K_f32(
  5471. device const char * src0s,
  5472. device const char * src1,
  5473. device float * dst,
  5474. device const char * ids,
  5475. constant uint64_t & nbi1,
  5476. constant int64_t & ne00,
  5477. constant int64_t & ne01,
  5478. constant int64_t & ne02,
  5479. constant uint64_t & nb00,
  5480. constant uint64_t & nb01,
  5481. constant uint64_t & nb02,
  5482. constant int64_t & ne10,
  5483. constant int64_t & ne11,
  5484. constant int64_t & ne12,
  5485. constant int64_t & ne13,
  5486. constant uint64_t & nb10,
  5487. constant uint64_t & nb11,
  5488. constant uint64_t & nb12,
  5489. constant int64_t & ne0,
  5490. constant int64_t & ne1,
  5491. constant uint64_t & nb1,
  5492. constant uint & r2,
  5493. constant uint & r3,
  5494. constant int & idx,
  5495. uint3 tgpig[[threadgroup_position_in_grid]],
  5496. uint tiitg[[thread_index_in_threadgroup]],
  5497. uint tiisg[[thread_index_in_simdgroup]],
  5498. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5499. const int64_t bid = tgpig.z/(ne12*ne13);
  5500. tgpig.z = tgpig.z%(ne12*ne13);
  5501. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5502. device const char * src0 = src0s + id*nb02;
  5503. kernel_mul_mv_q2_K_f32_impl(
  5504. src0,
  5505. (device const float *) (src1 + bid*nb11),
  5506. dst + bid*ne0,
  5507. ne00,
  5508. ne01,
  5509. ne02,
  5510. ne10,
  5511. ne12,
  5512. ne0,
  5513. ne1,
  5514. r2,
  5515. r3,
  5516. tgpig,
  5517. tiisg,
  5518. sgitg);
  5519. }
  5520. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  5521. kernel void kernel_mul_mv_id_q3_K_f32(
  5522. device const char * src0s,
  5523. device const char * src1,
  5524. device float * dst,
  5525. device const char * ids,
  5526. constant uint64_t & nbi1,
  5527. constant int64_t & ne00,
  5528. constant int64_t & ne01,
  5529. constant int64_t & ne02,
  5530. constant uint64_t & nb00,
  5531. constant uint64_t & nb01,
  5532. constant uint64_t & nb02,
  5533. constant int64_t & ne10,
  5534. constant int64_t & ne11,
  5535. constant int64_t & ne12,
  5536. constant int64_t & ne13,
  5537. constant uint64_t & nb10,
  5538. constant uint64_t & nb11,
  5539. constant uint64_t & nb12,
  5540. constant int64_t & ne0,
  5541. constant int64_t & ne1,
  5542. constant uint64_t & nb1,
  5543. constant uint & r2,
  5544. constant uint & r3,
  5545. constant int & idx,
  5546. uint3 tgpig[[threadgroup_position_in_grid]],
  5547. uint tiitg[[thread_index_in_threadgroup]],
  5548. uint tiisg[[thread_index_in_simdgroup]],
  5549. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5550. const int64_t bid = tgpig.z/(ne12*ne13);
  5551. tgpig.z = tgpig.z%(ne12*ne13);
  5552. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5553. device const char * src0 = src0s + id*nb02;
  5554. kernel_mul_mv_q3_K_f32_impl(
  5555. src0,
  5556. (device const float *) (src1 + bid*nb11),
  5557. dst + bid*ne0,
  5558. ne00,
  5559. ne01,
  5560. ne02,
  5561. ne10,
  5562. ne12,
  5563. ne0,
  5564. ne1,
  5565. r2,
  5566. r3,
  5567. tgpig,
  5568. tiisg,
  5569. sgitg);
  5570. }
  5571. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  5572. kernel void kernel_mul_mv_id_q4_K_f32(
  5573. device const char * src0s,
  5574. device const char * src1,
  5575. device float * dst,
  5576. device const char * ids,
  5577. constant uint64_t & nbi1,
  5578. constant int64_t & ne00,
  5579. constant int64_t & ne01,
  5580. constant int64_t & ne02,
  5581. constant uint64_t & nb00,
  5582. constant uint64_t & nb01,
  5583. constant uint64_t & nb02,
  5584. constant int64_t & ne10,
  5585. constant int64_t & ne11,
  5586. constant int64_t & ne12,
  5587. constant int64_t & ne13,
  5588. constant uint64_t & nb10,
  5589. constant uint64_t & nb11,
  5590. constant uint64_t & nb12,
  5591. constant int64_t & ne0,
  5592. constant int64_t & ne1,
  5593. constant uint64_t & nb1,
  5594. constant uint & r2,
  5595. constant uint & r3,
  5596. constant int & idx,
  5597. uint3 tgpig[[threadgroup_position_in_grid]],
  5598. uint tiitg[[thread_index_in_threadgroup]],
  5599. uint tiisg[[thread_index_in_simdgroup]],
  5600. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5601. const int64_t bid = tgpig.z/(ne12*ne13);
  5602. tgpig.z = tgpig.z%(ne12*ne13);
  5603. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5604. device const char * src0 = src0s + id*nb02;
  5605. kernel_mul_mv_q4_K_f32_impl(
  5606. src0,
  5607. (device const float *) (src1 + bid*nb11),
  5608. dst + bid*ne0,
  5609. ne00,
  5610. ne01,
  5611. ne02,
  5612. ne10,
  5613. ne12,
  5614. ne0,
  5615. ne1,
  5616. r2,
  5617. r3,
  5618. tgpig,
  5619. tiisg,
  5620. sgitg);
  5621. }
  5622. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5623. kernel void kernel_mul_mv_id_q5_K_f32(
  5624. device const char * src0s,
  5625. device const char * src1,
  5626. device float * dst,
  5627. device const char * ids,
  5628. constant uint64_t & nbi1,
  5629. constant int64_t & ne00,
  5630. constant int64_t & ne01,
  5631. constant int64_t & ne02,
  5632. constant uint64_t & nb00,
  5633. constant uint64_t & nb01,
  5634. constant uint64_t & nb02,
  5635. constant int64_t & ne10,
  5636. constant int64_t & ne11,
  5637. constant int64_t & ne12,
  5638. constant int64_t & ne13,
  5639. constant uint64_t & nb10,
  5640. constant uint64_t & nb11,
  5641. constant uint64_t & nb12,
  5642. constant int64_t & ne0,
  5643. constant int64_t & ne1,
  5644. constant uint64_t & nb1,
  5645. constant uint & r2,
  5646. constant uint & r3,
  5647. constant int & idx,
  5648. uint3 tgpig[[threadgroup_position_in_grid]],
  5649. uint tiitg[[thread_index_in_threadgroup]],
  5650. uint tiisg[[thread_index_in_simdgroup]],
  5651. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5652. const int64_t bid = tgpig.z/(ne12*ne13);
  5653. tgpig.z = tgpig.z%(ne12*ne13);
  5654. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5655. device const char * src0 = src0s + id*nb02;
  5656. kernel_mul_mv_q5_K_f32_impl(
  5657. src0,
  5658. (device const float *) (src1 + bid*nb11),
  5659. dst + bid*ne0,
  5660. ne00,
  5661. ne01,
  5662. ne02,
  5663. ne10,
  5664. ne12,
  5665. ne0,
  5666. ne1,
  5667. r2,
  5668. r3,
  5669. tgpig,
  5670. tiisg,
  5671. sgitg);
  5672. }
  5673. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5674. kernel void kernel_mul_mv_id_q6_K_f32(
  5675. device const char * src0s,
  5676. device const char * src1,
  5677. device float * dst,
  5678. device const char * ids,
  5679. constant uint64_t & nbi1,
  5680. constant int64_t & ne00,
  5681. constant int64_t & ne01,
  5682. constant int64_t & ne02,
  5683. constant uint64_t & nb00,
  5684. constant uint64_t & nb01,
  5685. constant uint64_t & nb02,
  5686. constant int64_t & ne10,
  5687. constant int64_t & ne11,
  5688. constant int64_t & ne12,
  5689. constant int64_t & ne13,
  5690. constant uint64_t & nb10,
  5691. constant uint64_t & nb11,
  5692. constant uint64_t & nb12,
  5693. constant int64_t & ne0,
  5694. constant int64_t & ne1,
  5695. constant uint64_t & nb1,
  5696. constant uint & r2,
  5697. constant uint & r3,
  5698. constant int & idx,
  5699. uint3 tgpig[[threadgroup_position_in_grid]],
  5700. uint tiitg[[thread_index_in_threadgroup]],
  5701. uint tiisg[[thread_index_in_simdgroup]],
  5702. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5703. const int64_t bid = tgpig.z/(ne12*ne13);
  5704. tgpig.z = tgpig.z%(ne12*ne13);
  5705. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5706. device const char * src0 = src0s + id*nb02;
  5707. kernel_mul_mv_q6_K_f32_impl(
  5708. src0,
  5709. (device const float *) (src1 + bid*nb11),
  5710. dst + bid*ne0,
  5711. ne00,
  5712. ne01,
  5713. ne02,
  5714. ne10,
  5715. ne12,
  5716. ne0,
  5717. ne1,
  5718. r2,
  5719. r3,
  5720. tgpig,
  5721. tiisg,
  5722. sgitg);
  5723. }
  5724. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5725. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5726. device const char * src0s,
  5727. device const char * src1,
  5728. device float * dst,
  5729. device const char * ids,
  5730. constant uint64_t & nbi1,
  5731. constant int64_t & ne00,
  5732. constant int64_t & ne01,
  5733. constant int64_t & ne02,
  5734. constant uint64_t & nb00,
  5735. constant uint64_t & nb01,
  5736. constant uint64_t & nb02,
  5737. constant int64_t & ne10,
  5738. constant int64_t & ne11,
  5739. constant int64_t & ne12,
  5740. constant int64_t & ne13,
  5741. constant uint64_t & nb10,
  5742. constant uint64_t & nb11,
  5743. constant uint64_t & nb12,
  5744. constant int64_t & ne0,
  5745. constant int64_t & ne1,
  5746. constant uint64_t & nb1,
  5747. constant uint & r2,
  5748. constant uint & r3,
  5749. constant int & idx,
  5750. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5751. uint3 tgpig[[threadgroup_position_in_grid]],
  5752. uint tiitg[[thread_index_in_threadgroup]],
  5753. uint tiisg[[thread_index_in_simdgroup]],
  5754. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5755. const int64_t bid = tgpig.z/(ne12*ne13);
  5756. tgpig.z = tgpig.z%(ne12*ne13);
  5757. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5758. device const char * src0 = src0s + id*nb02;
  5759. kernel_mul_mv_iq2_xxs_f32_impl(
  5760. src0,
  5761. (device const float *) (src1 + bid*nb11),
  5762. dst + bid*ne0,
  5763. ne00,
  5764. ne01,
  5765. ne02,
  5766. ne10,
  5767. ne12,
  5768. ne0,
  5769. ne1,
  5770. r2,
  5771. r3,
  5772. shared_values,
  5773. tgpig,
  5774. tiisg,
  5775. sgitg);
  5776. }
  5777. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5778. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5779. device const char * src0s,
  5780. device const char * src1,
  5781. device float * dst,
  5782. device const char * ids,
  5783. constant uint64_t & nbi1,
  5784. constant int64_t & ne00,
  5785. constant int64_t & ne01,
  5786. constant int64_t & ne02,
  5787. constant uint64_t & nb00,
  5788. constant uint64_t & nb01,
  5789. constant uint64_t & nb02,
  5790. constant int64_t & ne10,
  5791. constant int64_t & ne11,
  5792. constant int64_t & ne12,
  5793. constant int64_t & ne13,
  5794. constant uint64_t & nb10,
  5795. constant uint64_t & nb11,
  5796. constant uint64_t & nb12,
  5797. constant int64_t & ne0,
  5798. constant int64_t & ne1,
  5799. constant uint64_t & nb1,
  5800. constant uint & r2,
  5801. constant uint & r3,
  5802. constant int & idx,
  5803. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5804. uint3 tgpig[[threadgroup_position_in_grid]],
  5805. uint tiitg[[thread_index_in_threadgroup]],
  5806. uint tiisg[[thread_index_in_simdgroup]],
  5807. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5808. const int64_t bid = tgpig.z/(ne12*ne13);
  5809. tgpig.z = tgpig.z%(ne12*ne13);
  5810. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5811. device const char * src0 = src0s + id*nb02;
  5812. kernel_mul_mv_iq2_xs_f32_impl(
  5813. src0,
  5814. (device const float *) (src1 + bid*nb11),
  5815. dst + bid*ne0,
  5816. ne00,
  5817. ne01,
  5818. ne02,
  5819. ne10,
  5820. ne12,
  5821. ne0,
  5822. ne1,
  5823. r2,
  5824. r3,
  5825. shared_values,
  5826. tgpig,
  5827. tiisg,
  5828. sgitg);
  5829. }
  5830. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5831. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5832. device const char * src0s,
  5833. device const char * src1,
  5834. device float * dst,
  5835. device const char * ids,
  5836. constant uint64_t & nbi1,
  5837. constant int64_t & ne00,
  5838. constant int64_t & ne01,
  5839. constant int64_t & ne02,
  5840. constant uint64_t & nb00,
  5841. constant uint64_t & nb01,
  5842. constant uint64_t & nb02,
  5843. constant int64_t & ne10,
  5844. constant int64_t & ne11,
  5845. constant int64_t & ne12,
  5846. constant int64_t & ne13,
  5847. constant uint64_t & nb10,
  5848. constant uint64_t & nb11,
  5849. constant uint64_t & nb12,
  5850. constant int64_t & ne0,
  5851. constant int64_t & ne1,
  5852. constant uint64_t & nb1,
  5853. constant uint & r2,
  5854. constant uint & r3,
  5855. constant int & idx,
  5856. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5857. uint3 tgpig[[threadgroup_position_in_grid]],
  5858. uint tiitg[[thread_index_in_threadgroup]],
  5859. uint tiisg[[thread_index_in_simdgroup]],
  5860. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5861. const int64_t bid = tgpig.z/(ne12*ne13);
  5862. tgpig.z = tgpig.z%(ne12*ne13);
  5863. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5864. device const char * src0 = src0s + id*nb02;
  5865. kernel_mul_mv_iq3_xxs_f32_impl(
  5866. src0,
  5867. (device const float *) (src1 + bid*nb11),
  5868. dst + bid*ne0,
  5869. ne00,
  5870. ne01,
  5871. ne02,
  5872. ne10,
  5873. ne12,
  5874. ne0,
  5875. ne1,
  5876. r2,
  5877. r3,
  5878. shared_values,
  5879. tgpig,
  5880. tiisg,
  5881. sgitg);
  5882. }
  5883. [[host_name("kernel_mul_mv_id_iq3_s_f32")]]
  5884. kernel void kernel_mul_mv_id_iq3_s_f32(
  5885. device const char * src0s,
  5886. device const char * src1,
  5887. device float * dst,
  5888. device const char * ids,
  5889. constant uint64_t & nbi1,
  5890. constant int64_t & ne00,
  5891. constant int64_t & ne01,
  5892. constant int64_t & ne02,
  5893. constant uint64_t & nb00,
  5894. constant uint64_t & nb01,
  5895. constant uint64_t & nb02,
  5896. constant int64_t & ne10,
  5897. constant int64_t & ne11,
  5898. constant int64_t & ne12,
  5899. constant int64_t & ne13,
  5900. constant uint64_t & nb10,
  5901. constant uint64_t & nb11,
  5902. constant uint64_t & nb12,
  5903. constant int64_t & ne0,
  5904. constant int64_t & ne1,
  5905. constant uint64_t & nb1,
  5906. constant uint & r2,
  5907. constant uint & r3,
  5908. constant int & idx,
  5909. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5910. uint3 tgpig[[threadgroup_position_in_grid]],
  5911. uint tiitg[[thread_index_in_threadgroup]],
  5912. uint tiisg[[thread_index_in_simdgroup]],
  5913. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5914. const int64_t bid = tgpig.z/(ne12*ne13);
  5915. tgpig.z = tgpig.z%(ne12*ne13);
  5916. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5917. device const char * src0 = src0s + id*nb02;
  5918. kernel_mul_mv_iq3_s_f32_impl(
  5919. src0,
  5920. (device const float *) (src1 + bid*nb11),
  5921. dst + bid*ne0,
  5922. ne00,
  5923. ne01,
  5924. ne02,
  5925. ne10,
  5926. ne12,
  5927. ne0,
  5928. ne1,
  5929. r2,
  5930. r3,
  5931. shared_values,
  5932. tgpig,
  5933. tiisg,
  5934. sgitg);
  5935. }
  5936. [[host_name("kernel_mul_mv_id_iq2_s_f32")]]
  5937. kernel void kernel_mul_mv_id_iq2_s_f32(
  5938. device const char * src0s,
  5939. device const char * src1,
  5940. device float * dst,
  5941. device const char * ids,
  5942. constant uint64_t & nbi1,
  5943. constant int64_t & ne00,
  5944. constant int64_t & ne01,
  5945. constant int64_t & ne02,
  5946. constant uint64_t & nb00,
  5947. constant uint64_t & nb01,
  5948. constant uint64_t & nb02,
  5949. constant int64_t & ne10,
  5950. constant int64_t & ne11,
  5951. constant int64_t & ne12,
  5952. constant int64_t & ne13,
  5953. constant uint64_t & nb10,
  5954. constant uint64_t & nb11,
  5955. constant uint64_t & nb12,
  5956. constant int64_t & ne0,
  5957. constant int64_t & ne1,
  5958. constant uint64_t & nb1,
  5959. constant uint & r2,
  5960. constant uint & r3,
  5961. constant int & idx,
  5962. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5963. uint3 tgpig[[threadgroup_position_in_grid]],
  5964. uint tiitg[[thread_index_in_threadgroup]],
  5965. uint tiisg[[thread_index_in_simdgroup]],
  5966. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5967. const int64_t bid = tgpig.z/(ne12*ne13);
  5968. tgpig.z = tgpig.z%(ne12*ne13);
  5969. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5970. device const char * src0 = src0s + id*nb02;
  5971. kernel_mul_mv_iq2_s_f32_impl(
  5972. src0,
  5973. (device const float *) (src1 + bid*nb11),
  5974. dst + bid*ne0,
  5975. ne00,
  5976. ne01,
  5977. ne02,
  5978. ne10,
  5979. ne12,
  5980. ne0,
  5981. ne1,
  5982. r2,
  5983. r3,
  5984. shared_values,
  5985. tgpig,
  5986. tiisg,
  5987. sgitg);
  5988. }
  5989. [[host_name("kernel_mul_mv_id_iq1_s_f32")]]
  5990. kernel void kernel_mul_mv_id_iq1_s_f32(
  5991. device const char * src0s,
  5992. device const char * src1,
  5993. device float * dst,
  5994. device const char * ids,
  5995. constant uint64_t & nbi1,
  5996. constant int64_t & ne00,
  5997. constant int64_t & ne01,
  5998. constant int64_t & ne02,
  5999. constant uint64_t & nb00,
  6000. constant uint64_t & nb01,
  6001. constant uint64_t & nb02,
  6002. constant int64_t & ne10,
  6003. constant int64_t & ne11,
  6004. constant int64_t & ne12,
  6005. constant int64_t & ne13,
  6006. constant uint64_t & nb10,
  6007. constant uint64_t & nb11,
  6008. constant uint64_t & nb12,
  6009. constant int64_t & ne0,
  6010. constant int64_t & ne1,
  6011. constant uint64_t & nb1,
  6012. constant uint & r2,
  6013. constant uint & r3,
  6014. constant int & idx,
  6015. uint3 tgpig[[threadgroup_position_in_grid]],
  6016. uint tiitg[[thread_index_in_threadgroup]],
  6017. uint tiisg[[thread_index_in_simdgroup]],
  6018. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6019. const int64_t bid = tgpig.z/(ne12*ne13);
  6020. tgpig.z = tgpig.z%(ne12*ne13);
  6021. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6022. device const char * src0 = src0s + id*nb02;
  6023. kernel_mul_mv_iq1_s_f32_impl(
  6024. src0,
  6025. (device const float *) (src1 + bid*nb11),
  6026. dst + bid*ne0,
  6027. ne00,
  6028. ne01,
  6029. ne02,
  6030. ne10,
  6031. ne12,
  6032. ne0,
  6033. ne1,
  6034. r2,
  6035. r3,
  6036. tgpig,
  6037. tiisg,
  6038. sgitg);
  6039. }
  6040. [[host_name("kernel_mul_mv_id_iq1_m_f32")]]
  6041. kernel void kernel_mul_mv_id_iq1_m_f32(
  6042. device const char * src0s,
  6043. device const char * src1,
  6044. device float * dst,
  6045. device const char * ids,
  6046. constant uint64_t & nbi1,
  6047. constant int64_t & ne00,
  6048. constant int64_t & ne01,
  6049. constant int64_t & ne02,
  6050. constant uint64_t & nb00,
  6051. constant uint64_t & nb01,
  6052. constant uint64_t & nb02,
  6053. constant int64_t & ne10,
  6054. constant int64_t & ne11,
  6055. constant int64_t & ne12,
  6056. constant int64_t & ne13,
  6057. constant uint64_t & nb10,
  6058. constant uint64_t & nb11,
  6059. constant uint64_t & nb12,
  6060. constant int64_t & ne0,
  6061. constant int64_t & ne1,
  6062. constant uint64_t & nb1,
  6063. constant uint & r2,
  6064. constant uint & r3,
  6065. constant int & idx,
  6066. uint3 tgpig[[threadgroup_position_in_grid]],
  6067. uint tiitg[[thread_index_in_threadgroup]],
  6068. uint tiisg[[thread_index_in_simdgroup]],
  6069. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6070. const int64_t bid = tgpig.z/(ne12*ne13);
  6071. tgpig.z = tgpig.z%(ne12*ne13);
  6072. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6073. device const char * src0 = src0s + id*nb02;
  6074. kernel_mul_mv_iq1_m_f32_impl(
  6075. src0,
  6076. (device const float *) (src1 + bid*nb11),
  6077. dst + bid*ne0,
  6078. ne00,
  6079. ne01,
  6080. ne02,
  6081. ne10,
  6082. ne12,
  6083. ne0,
  6084. ne1,
  6085. r2,
  6086. r3,
  6087. tgpig,
  6088. tiisg,
  6089. sgitg);
  6090. }
  6091. [[host_name("kernel_mul_mv_id_iq4_nl_f32")]]
  6092. kernel void kernel_mul_mv_id_iq4_nl_f32(
  6093. device const char * src0s,
  6094. device const char * src1,
  6095. device float * dst,
  6096. device const char * ids,
  6097. constant uint64_t & nbi1,
  6098. constant int64_t & ne00,
  6099. constant int64_t & ne01,
  6100. constant int64_t & ne02,
  6101. constant uint64_t & nb00,
  6102. constant uint64_t & nb01,
  6103. constant uint64_t & nb02,
  6104. constant int64_t & ne10,
  6105. constant int64_t & ne11,
  6106. constant int64_t & ne12,
  6107. constant int64_t & ne13,
  6108. constant uint64_t & nb10,
  6109. constant uint64_t & nb11,
  6110. constant uint64_t & nb12,
  6111. constant int64_t & ne0,
  6112. constant int64_t & ne1,
  6113. constant uint64_t & nb1,
  6114. constant uint & r2,
  6115. constant uint & r3,
  6116. constant int & idx,
  6117. threadgroup float * shared_values [[threadgroup(0)]],
  6118. uint3 tgpig[[threadgroup_position_in_grid]],
  6119. uint tiitg[[thread_index_in_threadgroup]],
  6120. uint tiisg[[thread_index_in_simdgroup]],
  6121. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6122. const int64_t bid = tgpig.z/(ne12*ne13);
  6123. tgpig.z = tgpig.z%(ne12*ne13);
  6124. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6125. device const char * src0 = src0s + id*nb02;
  6126. kernel_mul_mv_iq4_nl_f32_impl(
  6127. src0,
  6128. (device const float *) (src1 + bid*nb11),
  6129. dst + bid*ne0,
  6130. ne00,
  6131. ne01,
  6132. ne02,
  6133. ne10,
  6134. ne12,
  6135. ne0,
  6136. ne1,
  6137. r2,
  6138. r3,
  6139. shared_values,
  6140. tgpig,
  6141. tiisg,
  6142. sgitg);
  6143. }
  6144. [[host_name("kernel_mul_mv_id_iq4_xs_f32")]]
  6145. kernel void kernel_mul_mv_id_iq4_xs_f32(
  6146. device const char * src0s,
  6147. device const char * src1,
  6148. device float * dst,
  6149. device const char * ids,
  6150. constant uint64_t & nbi1,
  6151. constant int64_t & ne00,
  6152. constant int64_t & ne01,
  6153. constant int64_t & ne02,
  6154. constant uint64_t & nb00,
  6155. constant uint64_t & nb01,
  6156. constant uint64_t & nb02,
  6157. constant int64_t & ne10,
  6158. constant int64_t & ne11,
  6159. constant int64_t & ne12,
  6160. constant int64_t & ne13,
  6161. constant uint64_t & nb10,
  6162. constant uint64_t & nb11,
  6163. constant uint64_t & nb12,
  6164. constant int64_t & ne0,
  6165. constant int64_t & ne1,
  6166. constant uint64_t & nb1,
  6167. constant uint & r2,
  6168. constant uint & r3,
  6169. constant int & idx,
  6170. threadgroup float * shared_values [[threadgroup(0)]],
  6171. uint3 tgpig[[threadgroup_position_in_grid]],
  6172. uint tiitg[[thread_index_in_threadgroup]],
  6173. uint tiisg[[thread_index_in_simdgroup]],
  6174. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6175. const int64_t bid = tgpig.z/(ne12*ne13);
  6176. tgpig.z = tgpig.z%(ne12*ne13);
  6177. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6178. device const char * src0 = src0s + id*nb02;
  6179. #if QK_K == 64
  6180. kernel_mul_mv_iq4_nl_f32_impl(
  6181. #else
  6182. kernel_mul_mv_iq4_xs_f32_impl(
  6183. #endif
  6184. src0,
  6185. (device const float *) (src1 + bid*nb11),
  6186. dst + bid*ne0,
  6187. ne00,
  6188. ne01,
  6189. ne02,
  6190. ne10,
  6191. ne12,
  6192. ne0,
  6193. ne1,
  6194. r2,
  6195. r3,
  6196. shared_values,
  6197. tgpig,
  6198. tiisg,
  6199. sgitg);
  6200. }