ggml-metal.metal 257 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374
  1. #define GGML_COMMON_DECL_METAL
  2. #define GGML_COMMON_IMPL_METAL
  3. #include "ggml-common.h"
  4. #include <metal_stdlib>
  5. using namespace metal;
  6. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  7. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  8. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  9. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  10. enum ggml_sort_order {
  11. GGML_SORT_ASC,
  12. GGML_SORT_DESC,
  13. };
  14. // general-purpose kernel for addition, multiplication and division of two tensors
  15. // pros: works for non-contiguous tensors, supports broadcast across all dims
  16. // cons: not very efficient
  17. kernel void kernel_add(
  18. device const char * src0,
  19. device const char * src1,
  20. device char * dst,
  21. constant int64_t & ne00,
  22. constant int64_t & ne01,
  23. constant int64_t & ne02,
  24. constant int64_t & ne03,
  25. constant uint64_t & nb00,
  26. constant uint64_t & nb01,
  27. constant uint64_t & nb02,
  28. constant uint64_t & nb03,
  29. constant int64_t & ne10,
  30. constant int64_t & ne11,
  31. constant int64_t & ne12,
  32. constant int64_t & ne13,
  33. constant uint64_t & nb10,
  34. constant uint64_t & nb11,
  35. constant uint64_t & nb12,
  36. constant uint64_t & nb13,
  37. constant int64_t & ne0,
  38. constant int64_t & ne1,
  39. constant int64_t & ne2,
  40. constant int64_t & ne3,
  41. constant uint64_t & nb0,
  42. constant uint64_t & nb1,
  43. constant uint64_t & nb2,
  44. constant uint64_t & nb3,
  45. constant int64_t & offs,
  46. uint3 tgpig[[threadgroup_position_in_grid]],
  47. uint3 tpitg[[thread_position_in_threadgroup]],
  48. uint3 ntg[[threads_per_threadgroup]]) {
  49. const int64_t i03 = tgpig.z;
  50. const int64_t i02 = tgpig.y;
  51. const int64_t i01 = tgpig.x;
  52. const int64_t i13 = i03 % ne13;
  53. const int64_t i12 = i02 % ne12;
  54. const int64_t i11 = i01 % ne11;
  55. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  56. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  57. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  58. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  59. const int i10 = i0 % ne10;
  60. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  61. }
  62. }
  63. kernel void kernel_mul(
  64. device const char * src0,
  65. device const char * src1,
  66. device char * dst,
  67. constant int64_t & ne00,
  68. constant int64_t & ne01,
  69. constant int64_t & ne02,
  70. constant int64_t & ne03,
  71. constant uint64_t & nb00,
  72. constant uint64_t & nb01,
  73. constant uint64_t & nb02,
  74. constant uint64_t & nb03,
  75. constant int64_t & ne10,
  76. constant int64_t & ne11,
  77. constant int64_t & ne12,
  78. constant int64_t & ne13,
  79. constant uint64_t & nb10,
  80. constant uint64_t & nb11,
  81. constant uint64_t & nb12,
  82. constant uint64_t & nb13,
  83. constant int64_t & ne0,
  84. constant int64_t & ne1,
  85. constant int64_t & ne2,
  86. constant int64_t & ne3,
  87. constant uint64_t & nb0,
  88. constant uint64_t & nb1,
  89. constant uint64_t & nb2,
  90. constant uint64_t & nb3,
  91. uint3 tgpig[[threadgroup_position_in_grid]],
  92. uint3 tpitg[[thread_position_in_threadgroup]],
  93. uint3 ntg[[threads_per_threadgroup]]) {
  94. const int64_t i03 = tgpig.z;
  95. const int64_t i02 = tgpig.y;
  96. const int64_t i01 = tgpig.x;
  97. const int64_t i13 = i03 % ne13;
  98. const int64_t i12 = i02 % ne12;
  99. const int64_t i11 = i01 % ne11;
  100. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  101. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  102. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  103. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  104. const int i10 = i0 % ne10;
  105. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  106. }
  107. }
  108. kernel void kernel_div(
  109. device const char * src0,
  110. device const char * src1,
  111. device char * dst,
  112. constant int64_t & ne00,
  113. constant int64_t & ne01,
  114. constant int64_t & ne02,
  115. constant int64_t & ne03,
  116. constant uint64_t & nb00,
  117. constant uint64_t & nb01,
  118. constant uint64_t & nb02,
  119. constant uint64_t & nb03,
  120. constant int64_t & ne10,
  121. constant int64_t & ne11,
  122. constant int64_t & ne12,
  123. constant int64_t & ne13,
  124. constant uint64_t & nb10,
  125. constant uint64_t & nb11,
  126. constant uint64_t & nb12,
  127. constant uint64_t & nb13,
  128. constant int64_t & ne0,
  129. constant int64_t & ne1,
  130. constant int64_t & ne2,
  131. constant int64_t & ne3,
  132. constant uint64_t & nb0,
  133. constant uint64_t & nb1,
  134. constant uint64_t & nb2,
  135. constant uint64_t & nb3,
  136. uint3 tgpig[[threadgroup_position_in_grid]],
  137. uint3 tpitg[[thread_position_in_threadgroup]],
  138. uint3 ntg[[threads_per_threadgroup]]) {
  139. const int64_t i03 = tgpig.z;
  140. const int64_t i02 = tgpig.y;
  141. const int64_t i01 = tgpig.x;
  142. const int64_t i13 = i03 % ne13;
  143. const int64_t i12 = i02 % ne12;
  144. const int64_t i11 = i01 % ne11;
  145. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  146. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  147. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  148. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  149. const int i10 = i0 % ne10;
  150. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  151. }
  152. }
  153. // assumption: src1 is a row
  154. // broadcast src1 into src0
  155. kernel void kernel_add_row(
  156. device const float4 * src0,
  157. device const float4 * src1,
  158. device float4 * dst,
  159. constant uint64_t & nb [[buffer(28)]],
  160. uint tpig[[thread_position_in_grid]]) {
  161. dst[tpig] = src0[tpig] + src1[tpig % nb];
  162. }
  163. kernel void kernel_mul_row(
  164. device const float4 * src0,
  165. device const float4 * src1,
  166. device float4 * dst,
  167. constant uint64_t & nb [[buffer(28)]],
  168. uint tpig[[thread_position_in_grid]]) {
  169. dst[tpig] = src0[tpig] * src1[tpig % nb];
  170. }
  171. kernel void kernel_div_row(
  172. device const float4 * src0,
  173. device const float4 * src1,
  174. device float4 * dst,
  175. constant uint64_t & nb [[buffer(28)]],
  176. uint tpig[[thread_position_in_grid]]) {
  177. dst[tpig] = src0[tpig] / src1[tpig % nb];
  178. }
  179. kernel void kernel_scale(
  180. device const float * src0,
  181. device float * dst,
  182. constant float & scale,
  183. uint tpig[[thread_position_in_grid]]) {
  184. dst[tpig] = src0[tpig] * scale;
  185. }
  186. kernel void kernel_scale_4(
  187. device const float4 * src0,
  188. device float4 * dst,
  189. constant float & scale,
  190. uint tpig[[thread_position_in_grid]]) {
  191. dst[tpig] = src0[tpig] * scale;
  192. }
  193. kernel void kernel_relu(
  194. device const float * src0,
  195. device float * dst,
  196. uint tpig[[thread_position_in_grid]]) {
  197. dst[tpig] = max(0.0f, src0[tpig]);
  198. }
  199. kernel void kernel_tanh(
  200. device const float * src0,
  201. device float * dst,
  202. uint tpig[[thread_position_in_grid]]) {
  203. device const float & x = src0[tpig];
  204. dst[tpig] = precise::tanh(x);
  205. }
  206. constant float GELU_COEF_A = 0.044715f;
  207. constant float GELU_QUICK_COEF = -1.702f;
  208. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  209. kernel void kernel_gelu(
  210. device const float4 * src0,
  211. device float4 * dst,
  212. uint tpig[[thread_position_in_grid]]) {
  213. device const float4 & x = src0[tpig];
  214. // BEWARE !!!
  215. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  216. // This was observed with Falcon 7B and 40B models
  217. //
  218. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  219. }
  220. kernel void kernel_gelu_quick(
  221. device const float4 * src0,
  222. device float4 * dst,
  223. uint tpig[[thread_position_in_grid]]) {
  224. device const float4 & x = src0[tpig];
  225. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  226. }
  227. kernel void kernel_silu(
  228. device const float4 * src0,
  229. device float4 * dst,
  230. uint tpig[[thread_position_in_grid]]) {
  231. device const float4 & x = src0[tpig];
  232. dst[tpig] = x / (1.0f + exp(-x));
  233. }
  234. kernel void kernel_sqr(
  235. device const float * src0,
  236. device float * dst,
  237. uint tpig[[thread_position_in_grid]]) {
  238. dst[tpig] = src0[tpig] * src0[tpig];
  239. }
  240. kernel void kernel_sum_rows(
  241. device const float * src0,
  242. device float * dst,
  243. constant int64_t & ne00,
  244. constant int64_t & ne01,
  245. constant int64_t & ne02,
  246. constant int64_t & ne03,
  247. constant uint64_t & nb00,
  248. constant uint64_t & nb01,
  249. constant uint64_t & nb02,
  250. constant uint64_t & nb03,
  251. constant int64_t & ne10,
  252. constant int64_t & ne11,
  253. constant int64_t & ne12,
  254. constant int64_t & ne13,
  255. constant uint64_t & nb10,
  256. constant uint64_t & nb11,
  257. constant uint64_t & nb12,
  258. constant uint64_t & nb13,
  259. constant int64_t & ne0,
  260. constant int64_t & ne1,
  261. constant int64_t & ne2,
  262. constant int64_t & ne3,
  263. constant uint64_t & nb0,
  264. constant uint64_t & nb1,
  265. constant uint64_t & nb2,
  266. constant uint64_t & nb3,
  267. uint3 tpig[[thread_position_in_grid]]) {
  268. int64_t i3 = tpig.z;
  269. int64_t i2 = tpig.y;
  270. int64_t i1 = tpig.x;
  271. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  272. return;
  273. }
  274. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  275. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  276. float row_sum = 0;
  277. for (int64_t i0 = 0; i0 < ne00; i0++) {
  278. row_sum += src_row[i0];
  279. }
  280. dst_row[0] = row_sum;
  281. }
  282. kernel void kernel_soft_max(
  283. device const float * src0,
  284. device const float * src1,
  285. device const float * src2,
  286. device float * dst,
  287. constant int64_t & ne00,
  288. constant int64_t & ne01,
  289. constant int64_t & ne02,
  290. constant float & scale,
  291. constant float & max_bias,
  292. constant float & m0,
  293. constant float & m1,
  294. constant uint32_t & n_head_log2,
  295. threadgroup float * buf [[threadgroup(0)]],
  296. uint tgpig[[threadgroup_position_in_grid]],
  297. uint tpitg[[thread_position_in_threadgroup]],
  298. uint sgitg[[simdgroup_index_in_threadgroup]],
  299. uint tiisg[[thread_index_in_simdgroup]],
  300. uint ntg[[threads_per_threadgroup]]) {
  301. const int64_t i03 = (tgpig) / (ne02*ne01);
  302. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  303. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  304. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  305. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  306. device const float * ppos = src2 != src0 ? src2 : nullptr;
  307. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  308. float slope = 0.0f;
  309. // ALiBi
  310. if (max_bias > 0.0f) {
  311. const int64_t h = i02;
  312. const float base = h < n_head_log2 ? m0 : m1;
  313. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  314. slope = pow(base, exp);
  315. }
  316. // parallel max
  317. float lmax = -INFINITY;
  318. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  319. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  320. }
  321. // find the max value in the block
  322. float max_val = simd_max(lmax);
  323. if (ntg > N_SIMDWIDTH) {
  324. if (sgitg == 0) {
  325. buf[tiisg] = -INFINITY;
  326. }
  327. threadgroup_barrier(mem_flags::mem_threadgroup);
  328. if (tiisg == 0) {
  329. buf[sgitg] = max_val;
  330. }
  331. threadgroup_barrier(mem_flags::mem_threadgroup);
  332. max_val = buf[tiisg];
  333. max_val = simd_max(max_val);
  334. }
  335. // parallel sum
  336. float lsum = 0.0f;
  337. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  338. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  339. lsum += exp_psrc0;
  340. pdst[i00] = exp_psrc0;
  341. }
  342. // This barrier fixes a failing test
  343. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  344. threadgroup_barrier(mem_flags::mem_none);
  345. float sum = simd_sum(lsum);
  346. if (ntg > N_SIMDWIDTH) {
  347. if (sgitg == 0) {
  348. buf[tiisg] = 0.0f;
  349. }
  350. threadgroup_barrier(mem_flags::mem_threadgroup);
  351. if (tiisg == 0) {
  352. buf[sgitg] = sum;
  353. }
  354. threadgroup_barrier(mem_flags::mem_threadgroup);
  355. sum = buf[tiisg];
  356. sum = simd_sum(sum);
  357. }
  358. const float inv_sum = 1.0f/sum;
  359. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  360. pdst[i00] *= inv_sum;
  361. }
  362. }
  363. kernel void kernel_soft_max_4(
  364. device const float * src0,
  365. device const float * src1,
  366. device const float * src2,
  367. device float * dst,
  368. constant int64_t & ne00,
  369. constant int64_t & ne01,
  370. constant int64_t & ne02,
  371. constant float & scale,
  372. constant float & max_bias,
  373. constant float & m0,
  374. constant float & m1,
  375. constant uint32_t & n_head_log2,
  376. threadgroup float * buf [[threadgroup(0)]],
  377. uint tgpig[[threadgroup_position_in_grid]],
  378. uint tpitg[[thread_position_in_threadgroup]],
  379. uint sgitg[[simdgroup_index_in_threadgroup]],
  380. uint tiisg[[thread_index_in_simdgroup]],
  381. uint ntg[[threads_per_threadgroup]]) {
  382. const int64_t i03 = (tgpig) / (ne02*ne01);
  383. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  384. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  385. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  386. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  387. device const float4 * ppos = src2 != src0 ? (device const float4 *)(src2) : nullptr;
  388. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  389. float slope = 0.0f;
  390. if (max_bias > 0.0f) {
  391. const int64_t h = i02;
  392. const float base = h < n_head_log2 ? m0 : m1;
  393. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  394. slope = pow(base, exp);
  395. }
  396. // parallel max
  397. float4 lmax4 = -INFINITY;
  398. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  399. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  400. }
  401. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  402. float max_val = simd_max(lmax);
  403. if (ntg > N_SIMDWIDTH) {
  404. if (sgitg == 0) {
  405. buf[tiisg] = -INFINITY;
  406. }
  407. threadgroup_barrier(mem_flags::mem_threadgroup);
  408. if (tiisg == 0) {
  409. buf[sgitg] = max_val;
  410. }
  411. threadgroup_barrier(mem_flags::mem_threadgroup);
  412. max_val = buf[tiisg];
  413. max_val = simd_max(max_val);
  414. }
  415. // parallel sum
  416. float4 lsum4 = 0.0f;
  417. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  418. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  419. lsum4 += exp_psrc4;
  420. pdst4[i00] = exp_psrc4;
  421. }
  422. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  423. // This barrier fixes a failing test
  424. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  425. threadgroup_barrier(mem_flags::mem_none);
  426. float sum = simd_sum(lsum);
  427. if (ntg > N_SIMDWIDTH) {
  428. if (sgitg == 0) {
  429. buf[tiisg] = 0.0f;
  430. }
  431. threadgroup_barrier(mem_flags::mem_threadgroup);
  432. if (tiisg == 0) {
  433. buf[sgitg] = sum;
  434. }
  435. threadgroup_barrier(mem_flags::mem_threadgroup);
  436. sum = buf[tiisg];
  437. sum = simd_sum(sum);
  438. }
  439. const float inv_sum = 1.0f/sum;
  440. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  441. pdst4[i00] *= inv_sum;
  442. }
  443. }
  444. kernel void kernel_diag_mask_inf(
  445. device const float * src0,
  446. device float * dst,
  447. constant int64_t & ne00,
  448. constant int64_t & ne01,
  449. constant int & n_past,
  450. uint3 tpig[[thread_position_in_grid]]) {
  451. const int64_t i02 = tpig[2];
  452. const int64_t i01 = tpig[1];
  453. const int64_t i00 = tpig[0];
  454. if (i00 > n_past + i01) {
  455. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  456. } else {
  457. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  458. }
  459. }
  460. kernel void kernel_diag_mask_inf_8(
  461. device const float4 * src0,
  462. device float4 * dst,
  463. constant int64_t & ne00,
  464. constant int64_t & ne01,
  465. constant int & n_past,
  466. uint3 tpig[[thread_position_in_grid]]) {
  467. const int64_t i = 2*tpig[0];
  468. dst[i+0] = src0[i+0];
  469. dst[i+1] = src0[i+1];
  470. int64_t i4 = 4*i;
  471. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  472. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  473. const int64_t i00 = i4;
  474. for (int k = 3; k >= 0; --k) {
  475. if (i00 + 4 + k <= n_past + i01) {
  476. break;
  477. }
  478. dst[i+1][k] = -INFINITY;
  479. if (i00 + k > n_past + i01) {
  480. dst[i][k] = -INFINITY;
  481. }
  482. }
  483. }
  484. kernel void kernel_norm(
  485. device const void * src0,
  486. device float * dst,
  487. constant int64_t & ne00,
  488. constant uint64_t & nb01,
  489. constant float & eps,
  490. threadgroup float * sum [[threadgroup(0)]],
  491. uint tgpig[[threadgroup_position_in_grid]],
  492. uint tpitg[[thread_position_in_threadgroup]],
  493. uint ntg[[threads_per_threadgroup]]) {
  494. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  495. // MEAN
  496. // parallel sum
  497. sum[tpitg] = 0.0f;
  498. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  499. sum[tpitg] += x[i00];
  500. }
  501. // reduce
  502. threadgroup_barrier(mem_flags::mem_threadgroup);
  503. for (uint i = ntg/2; i > 0; i /= 2) {
  504. if (tpitg < i) {
  505. sum[tpitg] += sum[tpitg + i];
  506. }
  507. threadgroup_barrier(mem_flags::mem_threadgroup);
  508. }
  509. const float mean = sum[0] / ne00;
  510. // recenter and VARIANCE
  511. threadgroup_barrier(mem_flags::mem_threadgroup);
  512. device float * y = dst + tgpig*ne00;
  513. sum[tpitg] = 0.0f;
  514. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  515. y[i00] = x[i00] - mean;
  516. sum[tpitg] += y[i00] * y[i00];
  517. }
  518. // reduce
  519. threadgroup_barrier(mem_flags::mem_threadgroup);
  520. for (uint i = ntg/2; i > 0; i /= 2) {
  521. if (tpitg < i) {
  522. sum[tpitg] += sum[tpitg + i];
  523. }
  524. threadgroup_barrier(mem_flags::mem_threadgroup);
  525. }
  526. const float variance = sum[0] / ne00;
  527. const float scale = 1.0f/sqrt(variance + eps);
  528. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  529. y[i00] = y[i00] * scale;
  530. }
  531. }
  532. kernel void kernel_rms_norm(
  533. device const void * src0,
  534. device float * dst,
  535. constant int64_t & ne00,
  536. constant uint64_t & nb01,
  537. constant float & eps,
  538. threadgroup float * buf [[threadgroup(0)]],
  539. uint tgpig[[threadgroup_position_in_grid]],
  540. uint tpitg[[thread_position_in_threadgroup]],
  541. uint sgitg[[simdgroup_index_in_threadgroup]],
  542. uint tiisg[[thread_index_in_simdgroup]],
  543. uint ntg[[threads_per_threadgroup]]) {
  544. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  545. float4 sumf = 0;
  546. float all_sum = 0;
  547. // parallel sum
  548. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  549. sumf += x[i00] * x[i00];
  550. }
  551. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  552. all_sum = simd_sum(all_sum);
  553. if (ntg > N_SIMDWIDTH) {
  554. if (sgitg == 0) {
  555. buf[tiisg] = 0.0f;
  556. }
  557. threadgroup_barrier(mem_flags::mem_threadgroup);
  558. if (tiisg == 0) {
  559. buf[sgitg] = all_sum;
  560. }
  561. threadgroup_barrier(mem_flags::mem_threadgroup);
  562. all_sum = buf[tiisg];
  563. all_sum = simd_sum(all_sum);
  564. }
  565. const float mean = all_sum/ne00;
  566. const float scale = 1.0f/sqrt(mean + eps);
  567. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  568. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  569. y[i00] = x[i00] * scale;
  570. }
  571. }
  572. kernel void kernel_group_norm(
  573. device const float * src0,
  574. device float * dst,
  575. constant int64_t & ne00,
  576. constant int64_t & ne01,
  577. constant int64_t & ne02,
  578. constant uint64_t & nb00,
  579. constant uint64_t & nb01,
  580. constant uint64_t & nb02,
  581. constant int32_t & n_groups,
  582. constant float & eps,
  583. threadgroup float * buf [[threadgroup(0)]],
  584. uint tgpig[[threadgroup_position_in_grid]],
  585. uint tpitg[[thread_position_in_threadgroup]],
  586. uint sgitg[[simdgroup_index_in_threadgroup]],
  587. uint tiisg[[thread_index_in_simdgroup]],
  588. uint ntg[[threads_per_threadgroup]]) {
  589. const int64_t ne = ne00*ne01*ne02;
  590. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  591. int start = tgpig * gs;
  592. int end = start + gs;
  593. start += tpitg;
  594. if (end >= ne) {
  595. end = ne;
  596. }
  597. float tmp = 0.0f; // partial sum for thread in warp
  598. for (int j = start; j < end; j += ntg) {
  599. tmp += src0[j];
  600. }
  601. threadgroup_barrier(mem_flags::mem_threadgroup);
  602. tmp = simd_sum(tmp);
  603. if (ntg > N_SIMDWIDTH) {
  604. if (sgitg == 0) {
  605. buf[tiisg] = 0.0f;
  606. }
  607. threadgroup_barrier(mem_flags::mem_threadgroup);
  608. if (tiisg == 0) {
  609. buf[sgitg] = tmp;
  610. }
  611. threadgroup_barrier(mem_flags::mem_threadgroup);
  612. tmp = buf[tiisg];
  613. tmp = simd_sum(tmp);
  614. }
  615. const float mean = tmp / gs;
  616. tmp = 0.0f;
  617. for (int j = start; j < end; j += ntg) {
  618. float xi = src0[j] - mean;
  619. dst[j] = xi;
  620. tmp += xi * xi;
  621. }
  622. tmp = simd_sum(tmp);
  623. if (ntg > N_SIMDWIDTH) {
  624. if (sgitg == 0) {
  625. buf[tiisg] = 0.0f;
  626. }
  627. threadgroup_barrier(mem_flags::mem_threadgroup);
  628. if (tiisg == 0) {
  629. buf[sgitg] = tmp;
  630. }
  631. threadgroup_barrier(mem_flags::mem_threadgroup);
  632. tmp = buf[tiisg];
  633. tmp = simd_sum(tmp);
  634. }
  635. const float variance = tmp / gs;
  636. const float scale = 1.0f/sqrt(variance + eps);
  637. for (int j = start; j < end; j += ntg) {
  638. dst[j] *= scale;
  639. }
  640. }
  641. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  642. // il indicates where the q4 quants begin (0 or QK4_0/4)
  643. // we assume that the yl's have been multiplied with the appropriate scale factor
  644. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  645. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  646. float d = qb_curr->d;
  647. float2 acc = 0.f;
  648. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  649. for (int i = 0; i < 8; i+=2) {
  650. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  651. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  652. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  653. + yl[i + 9] * (qs[i / 2] & 0xF000);
  654. }
  655. return d * (sumy * -8.f + acc[0] + acc[1]);
  656. }
  657. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  658. // il indicates where the q4 quants begin (0 or QK4_0/4)
  659. // we assume that the yl's have been multiplied with the appropriate scale factor
  660. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  661. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  662. float d = qb_curr->d;
  663. float m = qb_curr->m;
  664. float2 acc = 0.f;
  665. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  666. for (int i = 0; i < 8; i+=2) {
  667. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  668. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  669. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  670. + yl[i + 9] * (qs[i / 2] & 0xF000);
  671. }
  672. return d * (acc[0] + acc[1]) + sumy * m;
  673. }
  674. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  675. // il indicates where the q5 quants begin (0 or QK5_0/4)
  676. // we assume that the yl's have been multiplied with the appropriate scale factor
  677. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  678. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  679. float d = qb_curr->d;
  680. float2 acc = 0.f;
  681. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  682. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  683. for (int i = 0; i < 8; i+=2) {
  684. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  685. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  686. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  687. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  688. }
  689. return d * (sumy * -16.f + acc[0] + acc[1]);
  690. }
  691. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  692. // il indicates where the q5 quants begin (0 or QK5_1/4)
  693. // we assume that the yl's have been multiplied with the appropriate scale factor
  694. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  695. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  696. float d = qb_curr->d;
  697. float m = qb_curr->m;
  698. float2 acc = 0.f;
  699. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  700. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  701. for (int i = 0; i < 8; i+=2) {
  702. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  703. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  704. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  705. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  706. }
  707. return d * (acc[0] + acc[1]) + sumy * m;
  708. }
  709. // putting them in the kernel cause a significant performance penalty
  710. #define N_DST 4 // each SIMD group works on 4 rows
  711. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  712. //Note: This is a template, but strictly speaking it only applies to
  713. // quantizations where the block size is 32. It also does not
  714. // guard against the number of rows not being divisible by
  715. // N_DST, so this is another explicit assumption of the implementation.
  716. template<typename block_q_type, int nr, int nsg, int nw>
  717. void mul_vec_q_n_f32_impl(
  718. device const void * src0,
  719. device const float * src1,
  720. device float * dst,
  721. int64_t ne00,
  722. int64_t ne01,
  723. int64_t ne02,
  724. int64_t ne10,
  725. int64_t ne12,
  726. int64_t ne0,
  727. int64_t ne1,
  728. uint r2,
  729. uint r3,
  730. uint3 tgpig, uint tiisg, uint sgitg) {
  731. const int nb = ne00/QK4_0;
  732. const int r0 = tgpig.x;
  733. const int r1 = tgpig.y;
  734. const int im = tgpig.z;
  735. const int first_row = (r0 * nsg + sgitg) * nr;
  736. const uint i12 = im%ne12;
  737. const uint i13 = im/ne12;
  738. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  739. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  740. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  741. float yl[16]; // src1 vector cache
  742. float sumf[nr] = {0.f};
  743. const int ix = (tiisg/2);
  744. const int il = (tiisg%2)*8;
  745. device const float * yb = y + ix * QK4_0 + il;
  746. // each thread in a SIMD group deals with half a block.
  747. for (int ib = ix; ib < nb; ib += nw/2) {
  748. float sumy = 0;
  749. for (int i = 0; i < 8; i += 2) {
  750. sumy += yb[i] + yb[i+1];
  751. yl[i+0] = yb[i+ 0];
  752. yl[i+1] = yb[i+ 1]/256.f;
  753. sumy += yb[i+16] + yb[i+17];
  754. yl[i+8] = yb[i+16]/16.f;
  755. yl[i+9] = yb[i+17]/4096.f;
  756. }
  757. for (int row = 0; row < nr; row++) {
  758. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  759. }
  760. yb += QK4_0 * 16;
  761. }
  762. for (int row = 0; row < nr; ++row) {
  763. const float tot = simd_sum(sumf[row]);
  764. if (tiisg == 0 && first_row + row < ne01) {
  765. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  766. }
  767. }
  768. }
  769. kernel void kernel_mul_mv_q4_0_f32(
  770. device const void * src0,
  771. device const float * src1,
  772. device float * dst,
  773. constant int64_t & ne00,
  774. constant int64_t & ne01,
  775. constant int64_t & ne02,
  776. constant uint64_t & nb00,
  777. constant uint64_t & nb01,
  778. constant uint64_t & nb02,
  779. constant int64_t & ne10,
  780. constant int64_t & ne11,
  781. constant int64_t & ne12,
  782. constant uint64_t & nb10,
  783. constant uint64_t & nb11,
  784. constant uint64_t & nb12,
  785. constant int64_t & ne0,
  786. constant int64_t & ne1,
  787. constant uint & r2,
  788. constant uint & r3,
  789. uint3 tgpig[[threadgroup_position_in_grid]],
  790. uint tiisg[[thread_index_in_simdgroup]],
  791. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  792. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  793. }
  794. kernel void kernel_mul_mv_q4_1_f32(
  795. device const void * src0,
  796. device const float * src1,
  797. device float * dst,
  798. constant int64_t & ne00,
  799. constant int64_t & ne01,
  800. constant int64_t & ne02,
  801. constant uint64_t & nb00,
  802. constant uint64_t & nb01,
  803. constant uint64_t & nb02,
  804. constant int64_t & ne10,
  805. constant int64_t & ne11,
  806. constant int64_t & ne12,
  807. constant uint64_t & nb10,
  808. constant uint64_t & nb11,
  809. constant uint64_t & nb12,
  810. constant int64_t & ne0,
  811. constant int64_t & ne1,
  812. constant uint & r2,
  813. constant uint & r3,
  814. uint3 tgpig[[threadgroup_position_in_grid]],
  815. uint tiisg[[thread_index_in_simdgroup]],
  816. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  817. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  818. }
  819. kernel void kernel_mul_mv_q5_0_f32(
  820. device const void * src0,
  821. device const float * src1,
  822. device float * dst,
  823. constant int64_t & ne00,
  824. constant int64_t & ne01,
  825. constant int64_t & ne02,
  826. constant uint64_t & nb00,
  827. constant uint64_t & nb01,
  828. constant uint64_t & nb02,
  829. constant int64_t & ne10,
  830. constant int64_t & ne11,
  831. constant int64_t & ne12,
  832. constant uint64_t & nb10,
  833. constant uint64_t & nb11,
  834. constant uint64_t & nb12,
  835. constant int64_t & ne0,
  836. constant int64_t & ne1,
  837. constant uint & r2,
  838. constant uint & r3,
  839. uint3 tgpig[[threadgroup_position_in_grid]],
  840. uint tiisg[[thread_index_in_simdgroup]],
  841. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  842. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  843. }
  844. kernel void kernel_mul_mv_q5_1_f32(
  845. device const void * src0,
  846. device const float * src1,
  847. device float * dst,
  848. constant int64_t & ne00,
  849. constant int64_t & ne01,
  850. constant int64_t & ne02,
  851. constant uint64_t & nb00,
  852. constant uint64_t & nb01,
  853. constant uint64_t & nb02,
  854. constant int64_t & ne10,
  855. constant int64_t & ne11,
  856. constant int64_t & ne12,
  857. constant uint64_t & nb10,
  858. constant uint64_t & nb11,
  859. constant uint64_t & nb12,
  860. constant int64_t & ne0,
  861. constant int64_t & ne1,
  862. constant uint & r2,
  863. constant uint & r3,
  864. uint3 tgpig[[threadgroup_position_in_grid]],
  865. uint tiisg[[thread_index_in_simdgroup]],
  866. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  867. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  868. }
  869. #define NB_Q8_0 8
  870. void kernel_mul_mv_q8_0_f32_impl(
  871. device const void * src0,
  872. device const float * src1,
  873. device float * dst,
  874. constant int64_t & ne00,
  875. constant int64_t & ne01,
  876. constant int64_t & ne02,
  877. constant int64_t & ne10,
  878. constant int64_t & ne12,
  879. constant int64_t & ne0,
  880. constant int64_t & ne1,
  881. constant uint & r2,
  882. constant uint & r3,
  883. uint3 tgpig[[threadgroup_position_in_grid]],
  884. uint tiisg[[thread_index_in_simdgroup]],
  885. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  886. const int nr = N_DST;
  887. const int nsg = N_SIMDGROUP;
  888. const int nw = N_SIMDWIDTH;
  889. const int nb = ne00/QK8_0;
  890. const int r0 = tgpig.x;
  891. const int r1 = tgpig.y;
  892. const int im = tgpig.z;
  893. const int first_row = (r0 * nsg + sgitg) * nr;
  894. const uint i12 = im%ne12;
  895. const uint i13 = im/ne12;
  896. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  897. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  898. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  899. float yl[NB_Q8_0];
  900. float sumf[nr]={0.f};
  901. const int ix = tiisg/4;
  902. const int il = tiisg%4;
  903. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  904. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  905. for (int ib = ix; ib < nb; ib += nw/4) {
  906. for (int i = 0; i < NB_Q8_0; ++i) {
  907. yl[i] = yb[i];
  908. }
  909. for (int row = 0; row < nr; row++) {
  910. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  911. float sumq = 0.f;
  912. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  913. sumq += qs[iq] * yl[iq];
  914. }
  915. sumf[row] += sumq*x[ib+row*nb].d;
  916. }
  917. yb += NB_Q8_0 * nw;
  918. }
  919. for (int row = 0; row < nr; ++row) {
  920. const float tot = simd_sum(sumf[row]);
  921. if (tiisg == 0 && first_row + row < ne01) {
  922. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  923. }
  924. }
  925. }
  926. [[host_name("kernel_mul_mv_q8_0_f32")]]
  927. kernel void kernel_mul_mv_q8_0_f32(
  928. device const void * src0,
  929. device const float * src1,
  930. device float * dst,
  931. constant int64_t & ne00,
  932. constant int64_t & ne01,
  933. constant int64_t & ne02,
  934. constant uint64_t & nb00,
  935. constant uint64_t & nb01,
  936. constant uint64_t & nb02,
  937. constant int64_t & ne10,
  938. constant int64_t & ne11,
  939. constant int64_t & ne12,
  940. constant uint64_t & nb10,
  941. constant uint64_t & nb11,
  942. constant uint64_t & nb12,
  943. constant int64_t & ne0,
  944. constant int64_t & ne1,
  945. constant uint & r2,
  946. constant uint & r3,
  947. uint3 tgpig[[threadgroup_position_in_grid]],
  948. uint tiisg[[thread_index_in_simdgroup]],
  949. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  950. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  951. }
  952. #define N_F32_F32 4
  953. void kernel_mul_mv_f32_f32_impl(
  954. device const char * src0,
  955. device const char * src1,
  956. device float * dst,
  957. constant int64_t & ne00,
  958. constant int64_t & ne01,
  959. constant int64_t & ne02,
  960. constant uint64_t & nb00,
  961. constant uint64_t & nb01,
  962. constant uint64_t & nb02,
  963. constant int64_t & ne10,
  964. constant int64_t & ne11,
  965. constant int64_t & ne12,
  966. constant uint64_t & nb10,
  967. constant uint64_t & nb11,
  968. constant uint64_t & nb12,
  969. constant int64_t & ne0,
  970. constant int64_t & ne1,
  971. constant uint & r2,
  972. constant uint & r3,
  973. uint3 tgpig[[threadgroup_position_in_grid]],
  974. uint tiisg[[thread_index_in_simdgroup]]) {
  975. const int64_t r0 = tgpig.x;
  976. const int64_t rb = tgpig.y*N_F32_F32;
  977. const int64_t im = tgpig.z;
  978. const uint i12 = im%ne12;
  979. const uint i13 = im/ne12;
  980. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  981. device const float * x = (device const float *) (src0 + offset0);
  982. if (ne00 < 128) {
  983. for (int row = 0; row < N_F32_F32; ++row) {
  984. int r1 = rb + row;
  985. if (r1 >= ne11) {
  986. break;
  987. }
  988. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  989. float sumf = 0;
  990. for (int i = tiisg; i < ne00; i += 32) {
  991. sumf += (float) x[i] * (float) y[i];
  992. }
  993. float all_sum = simd_sum(sumf);
  994. if (tiisg == 0) {
  995. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  996. }
  997. }
  998. } else {
  999. device const float4 * x4 = (device const float4 *)x;
  1000. for (int row = 0; row < N_F32_F32; ++row) {
  1001. int r1 = rb + row;
  1002. if (r1 >= ne11) {
  1003. break;
  1004. }
  1005. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1006. device const float4 * y4 = (device const float4 *) y;
  1007. float sumf = 0;
  1008. for (int i = tiisg; i < ne00/4; i += 32) {
  1009. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1010. }
  1011. float all_sum = simd_sum(sumf);
  1012. if (tiisg == 0) {
  1013. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1014. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1015. }
  1016. }
  1017. }
  1018. }
  1019. [[host_name("kernel_mul_mv_f32_f32")]]
  1020. kernel void kernel_mul_mv_f32_f32(
  1021. device const char * src0,
  1022. device const char * src1,
  1023. device float * dst,
  1024. constant int64_t & ne00,
  1025. constant int64_t & ne01,
  1026. constant int64_t & ne02,
  1027. constant uint64_t & nb00,
  1028. constant uint64_t & nb01,
  1029. constant uint64_t & nb02,
  1030. constant int64_t & ne10,
  1031. constant int64_t & ne11,
  1032. constant int64_t & ne12,
  1033. constant uint64_t & nb10,
  1034. constant uint64_t & nb11,
  1035. constant uint64_t & nb12,
  1036. constant int64_t & ne0,
  1037. constant int64_t & ne1,
  1038. constant uint & r2,
  1039. constant uint & r3,
  1040. uint3 tgpig[[threadgroup_position_in_grid]],
  1041. uint tiisg[[thread_index_in_simdgroup]]) {
  1042. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1043. }
  1044. #define N_F16_F16 4
  1045. kernel void kernel_mul_mv_f16_f16(
  1046. device const char * src0,
  1047. device const char * src1,
  1048. device float * dst,
  1049. constant int64_t & ne00,
  1050. constant int64_t & ne01,
  1051. constant int64_t & ne02,
  1052. constant uint64_t & nb00,
  1053. constant uint64_t & nb01,
  1054. constant uint64_t & nb02,
  1055. constant int64_t & ne10,
  1056. constant int64_t & ne11,
  1057. constant int64_t & ne12,
  1058. constant uint64_t & nb10,
  1059. constant uint64_t & nb11,
  1060. constant uint64_t & nb12,
  1061. constant int64_t & ne0,
  1062. constant int64_t & ne1,
  1063. constant uint & r2,
  1064. constant uint & r3,
  1065. uint3 tgpig[[threadgroup_position_in_grid]],
  1066. uint tiisg[[thread_index_in_simdgroup]]) {
  1067. const int64_t r0 = tgpig.x;
  1068. const int64_t rb = tgpig.y*N_F16_F16;
  1069. const int64_t im = tgpig.z;
  1070. const uint i12 = im%ne12;
  1071. const uint i13 = im/ne12;
  1072. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1073. device const half * x = (device const half *) (src0 + offset0);
  1074. if (ne00 < 128) {
  1075. for (int row = 0; row < N_F16_F16; ++row) {
  1076. int r1 = rb + row;
  1077. if (r1 >= ne11) {
  1078. break;
  1079. }
  1080. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1081. float sumf = 0;
  1082. for (int i = tiisg; i < ne00; i += 32) {
  1083. sumf += (half) x[i] * (half) y[i];
  1084. }
  1085. float all_sum = simd_sum(sumf);
  1086. if (tiisg == 0) {
  1087. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1088. }
  1089. }
  1090. } else {
  1091. device const half4 * x4 = (device const half4 *)x;
  1092. for (int row = 0; row < N_F16_F16; ++row) {
  1093. int r1 = rb + row;
  1094. if (r1 >= ne11) {
  1095. break;
  1096. }
  1097. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1098. device const half4 * y4 = (device const half4 *) y;
  1099. float sumf = 0;
  1100. for (int i = tiisg; i < ne00/4; i += 32) {
  1101. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1102. }
  1103. float all_sum = simd_sum(sumf);
  1104. if (tiisg == 0) {
  1105. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1106. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1107. }
  1108. }
  1109. }
  1110. }
  1111. void kernel_mul_mv_f16_f32_1row_impl(
  1112. device const char * src0,
  1113. device const char * src1,
  1114. device float * dst,
  1115. constant int64_t & ne00,
  1116. constant int64_t & ne01,
  1117. constant int64_t & ne02,
  1118. constant uint64_t & nb00,
  1119. constant uint64_t & nb01,
  1120. constant uint64_t & nb02,
  1121. constant int64_t & ne10,
  1122. constant int64_t & ne11,
  1123. constant int64_t & ne12,
  1124. constant uint64_t & nb10,
  1125. constant uint64_t & nb11,
  1126. constant uint64_t & nb12,
  1127. constant int64_t & ne0,
  1128. constant int64_t & ne1,
  1129. constant uint & r2,
  1130. constant uint & r3,
  1131. uint3 tgpig[[threadgroup_position_in_grid]],
  1132. uint tiisg[[thread_index_in_simdgroup]]) {
  1133. const int64_t r0 = tgpig.x;
  1134. const int64_t r1 = tgpig.y;
  1135. const int64_t im = tgpig.z;
  1136. const uint i12 = im%ne12;
  1137. const uint i13 = im/ne12;
  1138. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1139. device const half * x = (device const half *) (src0 + offset0);
  1140. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1141. float sumf = 0;
  1142. if (ne00 < 128) {
  1143. for (int i = tiisg; i < ne00; i += 32) {
  1144. sumf += (float) x[i] * (float) y[i];
  1145. }
  1146. float all_sum = simd_sum(sumf);
  1147. if (tiisg == 0) {
  1148. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1149. }
  1150. } else {
  1151. device const half4 * x4 = (device const half4 *) x;
  1152. device const float4 * y4 = (device const float4 *) y;
  1153. for (int i = tiisg; i < ne00/4; i += 32) {
  1154. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1155. }
  1156. float all_sum = simd_sum(sumf);
  1157. if (tiisg == 0) {
  1158. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1159. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1160. }
  1161. }
  1162. }
  1163. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1164. kernel void kernel_mul_mv_f16_f32_1row(
  1165. device const char * src0,
  1166. device const char * src1,
  1167. device float * dst,
  1168. constant int64_t & ne00,
  1169. constant int64_t & ne01,
  1170. constant int64_t & ne02,
  1171. constant uint64_t & nb00,
  1172. constant uint64_t & nb01,
  1173. constant uint64_t & nb02,
  1174. constant int64_t & ne10,
  1175. constant int64_t & ne11,
  1176. constant int64_t & ne12,
  1177. constant uint64_t & nb10,
  1178. constant uint64_t & nb11,
  1179. constant uint64_t & nb12,
  1180. constant int64_t & ne0,
  1181. constant int64_t & ne1,
  1182. constant uint & r2,
  1183. constant uint & r3,
  1184. uint3 tgpig[[threadgroup_position_in_grid]],
  1185. uint tiisg[[thread_index_in_simdgroup]]) {
  1186. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1187. }
  1188. #define N_F16_F32 4
  1189. void kernel_mul_mv_f16_f32_impl(
  1190. device const char * src0,
  1191. device const char * src1,
  1192. device float * dst,
  1193. constant int64_t & ne00,
  1194. constant int64_t & ne01,
  1195. constant int64_t & ne02,
  1196. constant uint64_t & nb00,
  1197. constant uint64_t & nb01,
  1198. constant uint64_t & nb02,
  1199. constant int64_t & ne10,
  1200. constant int64_t & ne11,
  1201. constant int64_t & ne12,
  1202. constant uint64_t & nb10,
  1203. constant uint64_t & nb11,
  1204. constant uint64_t & nb12,
  1205. constant int64_t & ne0,
  1206. constant int64_t & ne1,
  1207. constant uint & r2,
  1208. constant uint & r3,
  1209. uint3 tgpig[[threadgroup_position_in_grid]],
  1210. uint tiisg[[thread_index_in_simdgroup]]) {
  1211. const int64_t r0 = tgpig.x;
  1212. const int64_t rb = tgpig.y*N_F16_F32;
  1213. const int64_t im = tgpig.z;
  1214. const uint i12 = im%ne12;
  1215. const uint i13 = im/ne12;
  1216. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1217. device const half * x = (device const half *) (src0 + offset0);
  1218. if (ne00 < 128) {
  1219. for (int row = 0; row < N_F16_F32; ++row) {
  1220. int r1 = rb + row;
  1221. if (r1 >= ne11) {
  1222. break;
  1223. }
  1224. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1225. float sumf = 0;
  1226. for (int i = tiisg; i < ne00; i += 32) {
  1227. sumf += (float) x[i] * (float) y[i];
  1228. }
  1229. float all_sum = simd_sum(sumf);
  1230. if (tiisg == 0) {
  1231. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1232. }
  1233. }
  1234. } else {
  1235. device const half4 * x4 = (device const half4 *)x;
  1236. for (int row = 0; row < N_F16_F32; ++row) {
  1237. int r1 = rb + row;
  1238. if (r1 >= ne11) {
  1239. break;
  1240. }
  1241. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1242. device const float4 * y4 = (device const float4 *) y;
  1243. float sumf = 0;
  1244. for (int i = tiisg; i < ne00/4; i += 32) {
  1245. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1246. }
  1247. float all_sum = simd_sum(sumf);
  1248. if (tiisg == 0) {
  1249. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1250. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1251. }
  1252. }
  1253. }
  1254. }
  1255. [[host_name("kernel_mul_mv_f16_f32")]]
  1256. kernel void kernel_mul_mv_f16_f32(
  1257. device const char * src0,
  1258. device const char * src1,
  1259. device float * dst,
  1260. constant int64_t & ne00,
  1261. constant int64_t & ne01,
  1262. constant int64_t & ne02,
  1263. constant uint64_t & nb00,
  1264. constant uint64_t & nb01,
  1265. constant uint64_t & nb02,
  1266. constant int64_t & ne10,
  1267. constant int64_t & ne11,
  1268. constant int64_t & ne12,
  1269. constant uint64_t & nb10,
  1270. constant uint64_t & nb11,
  1271. constant uint64_t & nb12,
  1272. constant int64_t & ne0,
  1273. constant int64_t & ne1,
  1274. constant uint & r2,
  1275. constant uint & r3,
  1276. uint3 tgpig[[threadgroup_position_in_grid]],
  1277. uint tiisg[[thread_index_in_simdgroup]]) {
  1278. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1279. }
  1280. // Assumes row size (ne00) is a multiple of 4
  1281. kernel void kernel_mul_mv_f16_f32_l4(
  1282. device const char * src0,
  1283. device const char * src1,
  1284. device float * dst,
  1285. constant int64_t & ne00,
  1286. constant int64_t & ne01,
  1287. constant int64_t & ne02,
  1288. constant uint64_t & nb00,
  1289. constant uint64_t & nb01,
  1290. constant uint64_t & nb02,
  1291. constant int64_t & ne10,
  1292. constant int64_t & ne11,
  1293. constant int64_t & ne12,
  1294. constant uint64_t & nb10,
  1295. constant uint64_t & nb11,
  1296. constant uint64_t & nb12,
  1297. constant int64_t & ne0,
  1298. constant int64_t & ne1,
  1299. constant uint & r2,
  1300. constant uint & r3,
  1301. uint3 tgpig[[threadgroup_position_in_grid]],
  1302. uint tiisg[[thread_index_in_simdgroup]]) {
  1303. const int nrows = ne11;
  1304. const int64_t r0 = tgpig.x;
  1305. const int64_t im = tgpig.z;
  1306. const uint i12 = im%ne12;
  1307. const uint i13 = im/ne12;
  1308. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1309. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1310. for (int r1 = 0; r1 < nrows; ++r1) {
  1311. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1312. float sumf = 0;
  1313. for (int i = tiisg; i < ne00/4; i += 32) {
  1314. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1315. }
  1316. float all_sum = simd_sum(sumf);
  1317. if (tiisg == 0) {
  1318. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1319. }
  1320. }
  1321. }
  1322. kernel void kernel_alibi_f32(
  1323. device const float * src0,
  1324. device float * dst,
  1325. constant int64_t & ne00,
  1326. constant int64_t & ne01,
  1327. constant int64_t & ne02,
  1328. constant int64_t & ne03,
  1329. constant uint64_t & nb00,
  1330. constant uint64_t & nb01,
  1331. constant uint64_t & nb02,
  1332. constant uint64_t & nb03,
  1333. constant int64_t & ne0,
  1334. constant int64_t & ne1,
  1335. constant int64_t & ne2,
  1336. constant int64_t & ne3,
  1337. constant uint64_t & nb0,
  1338. constant uint64_t & nb1,
  1339. constant uint64_t & nb2,
  1340. constant uint64_t & nb3,
  1341. constant float & m0,
  1342. constant float & m1,
  1343. constant int & n_heads_log2_floor,
  1344. uint3 tgpig[[threadgroup_position_in_grid]],
  1345. uint3 tpitg[[thread_position_in_threadgroup]],
  1346. uint3 ntg[[threads_per_threadgroup]]) {
  1347. const int64_t i03 = tgpig[2];
  1348. const int64_t i02 = tgpig[1];
  1349. const int64_t i01 = tgpig[0];
  1350. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1351. const int64_t i3 = n / (ne2*ne1*ne0);
  1352. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1353. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1354. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1355. const int64_t k = i3*ne3 + i2;
  1356. float m_k;
  1357. if (k < n_heads_log2_floor) {
  1358. m_k = pow(m0, k + 1);
  1359. } else {
  1360. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1361. }
  1362. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1363. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1364. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1365. const float src_v = *(device float *)(src_row + i00*nb00);
  1366. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1367. *dst_v = i00 * m_k + src_v;
  1368. }
  1369. }
  1370. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1371. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1372. return 1.0f - min(1.0f, max(0.0f, y));
  1373. }
  1374. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1375. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1376. static void rope_yarn(
  1377. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1378. thread float * cos_theta, thread float * sin_theta
  1379. ) {
  1380. // Get n-d rotational scaling corrected for extrapolation
  1381. float theta_interp = freq_scale * theta_extrap;
  1382. float theta = theta_interp;
  1383. if (ext_factor != 0.0f) {
  1384. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1385. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1386. // Get n-d magnitude scaling corrected for interpolation
  1387. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1388. }
  1389. *cos_theta = cos(theta) * mscale;
  1390. *sin_theta = sin(theta) * mscale;
  1391. }
  1392. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1393. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1394. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1395. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1396. }
  1397. static void rope_yarn_corr_dims(
  1398. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1399. ) {
  1400. // start and end correction dims
  1401. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1402. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1403. }
  1404. typedef void (rope_t)(
  1405. device const void * src0,
  1406. device const int32_t * src1,
  1407. device float * dst,
  1408. constant int64_t & ne00,
  1409. constant int64_t & ne01,
  1410. constant int64_t & ne02,
  1411. constant int64_t & ne03,
  1412. constant uint64_t & nb00,
  1413. constant uint64_t & nb01,
  1414. constant uint64_t & nb02,
  1415. constant uint64_t & nb03,
  1416. constant int64_t & ne0,
  1417. constant int64_t & ne1,
  1418. constant int64_t & ne2,
  1419. constant int64_t & ne3,
  1420. constant uint64_t & nb0,
  1421. constant uint64_t & nb1,
  1422. constant uint64_t & nb2,
  1423. constant uint64_t & nb3,
  1424. constant int & n_past,
  1425. constant int & n_dims,
  1426. constant int & mode,
  1427. constant int & n_orig_ctx,
  1428. constant float & freq_base,
  1429. constant float & freq_scale,
  1430. constant float & ext_factor,
  1431. constant float & attn_factor,
  1432. constant float & beta_fast,
  1433. constant float & beta_slow,
  1434. uint tiitg[[thread_index_in_threadgroup]],
  1435. uint3 tptg[[threads_per_threadgroup]],
  1436. uint3 tgpig[[threadgroup_position_in_grid]]);
  1437. template<typename T>
  1438. kernel void kernel_rope(
  1439. device const void * src0,
  1440. device const int32_t * src1,
  1441. device float * dst,
  1442. constant int64_t & ne00,
  1443. constant int64_t & ne01,
  1444. constant int64_t & ne02,
  1445. constant int64_t & ne03,
  1446. constant uint64_t & nb00,
  1447. constant uint64_t & nb01,
  1448. constant uint64_t & nb02,
  1449. constant uint64_t & nb03,
  1450. constant int64_t & ne0,
  1451. constant int64_t & ne1,
  1452. constant int64_t & ne2,
  1453. constant int64_t & ne3,
  1454. constant uint64_t & nb0,
  1455. constant uint64_t & nb1,
  1456. constant uint64_t & nb2,
  1457. constant uint64_t & nb3,
  1458. constant int & n_past,
  1459. constant int & n_dims,
  1460. constant int & mode,
  1461. constant int & n_orig_ctx,
  1462. constant float & freq_base,
  1463. constant float & freq_scale,
  1464. constant float & ext_factor,
  1465. constant float & attn_factor,
  1466. constant float & beta_fast,
  1467. constant float & beta_slow,
  1468. uint tiitg[[thread_index_in_threadgroup]],
  1469. uint3 tptg[[threads_per_threadgroup]],
  1470. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1471. const int64_t i3 = tgpig[2];
  1472. const int64_t i2 = tgpig[1];
  1473. const int64_t i1 = tgpig[0];
  1474. const bool is_neox = mode & 2;
  1475. float corr_dims[2];
  1476. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1477. device const int32_t * pos = src1;
  1478. const int64_t p = pos[i2];
  1479. const float theta_0 = (float)p;
  1480. const float inv_ndims = -1.f/n_dims;
  1481. if (!is_neox) {
  1482. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1483. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1484. float cos_theta, sin_theta;
  1485. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1486. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1487. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1488. const T x0 = src[0];
  1489. const T x1 = src[1];
  1490. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1491. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1492. }
  1493. } else {
  1494. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1495. if (ic < n_dims) {
  1496. const int64_t ib = 0;
  1497. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1498. const float cur_rot = inv_ndims*ic - ib;
  1499. const float theta = theta_0 * pow(freq_base, cur_rot);
  1500. float cos_theta, sin_theta;
  1501. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1502. const int64_t i0 = ib*n_dims + ic/2;
  1503. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1504. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1505. const float x0 = src[0];
  1506. const float x1 = src[n_dims/2];
  1507. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1508. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1509. } else {
  1510. const int64_t i0 = ic;
  1511. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1512. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1513. dst_data[0] = src[0];
  1514. dst_data[1] = src[1];
  1515. }
  1516. }
  1517. }
  1518. }
  1519. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1520. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1521. typedef void (im2col_t)(
  1522. device const float * x,
  1523. device char * dst,
  1524. constant int32_t & ofs0,
  1525. constant int32_t & ofs1,
  1526. constant int32_t & IW,
  1527. constant int32_t & IH,
  1528. constant int32_t & CHW,
  1529. constant int32_t & s0,
  1530. constant int32_t & s1,
  1531. constant int32_t & p0,
  1532. constant int32_t & p1,
  1533. constant int32_t & d0,
  1534. constant int32_t & d1,
  1535. uint3 tgpig[[threadgroup_position_in_grid]],
  1536. uint3 tgpg[[threadgroups_per_grid]],
  1537. uint3 tpitg[[thread_position_in_threadgroup]],
  1538. uint3 ntg[[threads_per_threadgroup]]);
  1539. template <typename T>
  1540. kernel void kernel_im2col(
  1541. device const float * x,
  1542. device char * dst,
  1543. constant int32_t & ofs0,
  1544. constant int32_t & ofs1,
  1545. constant int32_t & IW,
  1546. constant int32_t & IH,
  1547. constant int32_t & CHW,
  1548. constant int32_t & s0,
  1549. constant int32_t & s1,
  1550. constant int32_t & p0,
  1551. constant int32_t & p1,
  1552. constant int32_t & d0,
  1553. constant int32_t & d1,
  1554. uint3 tgpig[[threadgroup_position_in_grid]],
  1555. uint3 tgpg[[threadgroups_per_grid]],
  1556. uint3 tpitg[[thread_position_in_threadgroup]],
  1557. uint3 ntg[[threads_per_threadgroup]]) {
  1558. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1559. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1560. const int32_t offset_dst =
  1561. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1562. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1563. device T * pdst = (device T *) (dst);
  1564. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1565. pdst[offset_dst] = 0.0f;
  1566. } else {
  1567. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1568. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1569. }
  1570. }
  1571. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1572. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1573. kernel void kernel_upscale_f32(
  1574. device const char * src0,
  1575. device char * dst,
  1576. constant int64_t & ne00,
  1577. constant int64_t & ne01,
  1578. constant int64_t & ne02,
  1579. constant int64_t & ne03,
  1580. constant uint64_t & nb00,
  1581. constant uint64_t & nb01,
  1582. constant uint64_t & nb02,
  1583. constant uint64_t & nb03,
  1584. constant int64_t & ne0,
  1585. constant int64_t & ne1,
  1586. constant int64_t & ne2,
  1587. constant int64_t & ne3,
  1588. constant uint64_t & nb0,
  1589. constant uint64_t & nb1,
  1590. constant uint64_t & nb2,
  1591. constant uint64_t & nb3,
  1592. constant int32_t & sf,
  1593. uint3 tgpig[[threadgroup_position_in_grid]],
  1594. uint3 tpitg[[thread_position_in_threadgroup]],
  1595. uint3 ntg[[threads_per_threadgroup]]) {
  1596. const int64_t i3 = tgpig.z;
  1597. const int64_t i2 = tgpig.y;
  1598. const int64_t i1 = tgpig.x;
  1599. const int64_t i03 = i3;
  1600. const int64_t i02 = i2;
  1601. const int64_t i01 = i1/sf;
  1602. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1603. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1604. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1605. dst_ptr[i0] = src0_ptr[i0/sf];
  1606. }
  1607. }
  1608. kernel void kernel_pad_f32(
  1609. device const char * src0,
  1610. device char * dst,
  1611. constant int64_t & ne00,
  1612. constant int64_t & ne01,
  1613. constant int64_t & ne02,
  1614. constant int64_t & ne03,
  1615. constant uint64_t & nb00,
  1616. constant uint64_t & nb01,
  1617. constant uint64_t & nb02,
  1618. constant uint64_t & nb03,
  1619. constant int64_t & ne0,
  1620. constant int64_t & ne1,
  1621. constant int64_t & ne2,
  1622. constant int64_t & ne3,
  1623. constant uint64_t & nb0,
  1624. constant uint64_t & nb1,
  1625. constant uint64_t & nb2,
  1626. constant uint64_t & nb3,
  1627. uint3 tgpig[[threadgroup_position_in_grid]],
  1628. uint3 tpitg[[thread_position_in_threadgroup]],
  1629. uint3 ntg[[threads_per_threadgroup]]) {
  1630. const int64_t i3 = tgpig.z;
  1631. const int64_t i2 = tgpig.y;
  1632. const int64_t i1 = tgpig.x;
  1633. const int64_t i03 = i3;
  1634. const int64_t i02 = i2;
  1635. const int64_t i01 = i1;
  1636. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1637. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1638. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1639. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1640. if (i0 < ne00) {
  1641. dst_ptr[i0] = src0_ptr[i0];
  1642. } else {
  1643. dst_ptr[i0] = 0.0f;
  1644. }
  1645. }
  1646. return;
  1647. }
  1648. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1649. dst_ptr[i0] = 0.0f;
  1650. }
  1651. }
  1652. kernel void kernel_arange_f32(
  1653. device char * dst,
  1654. constant int64_t & ne0,
  1655. constant float & start,
  1656. constant float & step,
  1657. uint3 tgpig[[threadgroup_position_in_grid]],
  1658. uint3 tpitg[[thread_position_in_threadgroup]],
  1659. uint3 ntg[[threads_per_threadgroup]]) {
  1660. device float * dst_ptr = (device float *) dst;
  1661. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1662. dst_ptr[i0] = start + step * i0;
  1663. }
  1664. }
  1665. kernel void kernel_timestep_embedding_f32(
  1666. device const char * src0,
  1667. device char * dst,
  1668. constant uint64_t & nb1,
  1669. constant int & dim,
  1670. constant int & max_period,
  1671. uint3 tgpig[[threadgroup_position_in_grid]],
  1672. uint3 tpitg[[thread_position_in_threadgroup]],
  1673. uint3 ntg[[threads_per_threadgroup]]) {
  1674. int i = tgpig.x;
  1675. device float * embed_data = (device float *)(dst + i*nb1);
  1676. int half_ = dim / 2;
  1677. for (int j = tpitg.x; j < half_; j += ntg.x) {
  1678. float timestep = ((device float *)src0)[i];
  1679. float freq = (float)exp(-log((float)max_period) * j / half_);
  1680. float arg = timestep * freq;
  1681. embed_data[j ] = cos(arg);
  1682. embed_data[j + half_] = sin(arg);
  1683. }
  1684. if (dim % 2 != 0 && tpitg.x == 0) {
  1685. embed_data[dim] = 0.f;
  1686. }
  1687. }
  1688. // bitonic sort implementation following the CUDA kernels as reference
  1689. typedef void (argsort_t)(
  1690. device const float * x,
  1691. device int32_t * dst,
  1692. constant int64_t & ncols,
  1693. uint3 tgpig[[threadgroup_position_in_grid]],
  1694. uint3 tpitg[[thread_position_in_threadgroup]]);
  1695. template<ggml_sort_order order>
  1696. kernel void kernel_argsort_f32_i32(
  1697. device const float * x,
  1698. device int32_t * dst,
  1699. constant int64_t & ncols,
  1700. uint3 tgpig[[threadgroup_position_in_grid]],
  1701. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1702. // bitonic sort
  1703. int col = tpitg[0];
  1704. int row = tgpig[1];
  1705. if (col >= ncols) return;
  1706. device const float * x_row = x + row * ncols;
  1707. device int32_t * dst_row = dst + row * ncols;
  1708. // initialize indices
  1709. if (col < ncols) {
  1710. dst_row[col] = col;
  1711. }
  1712. threadgroup_barrier(mem_flags::mem_threadgroup);
  1713. for (int k = 2; k <= ncols; k *= 2) {
  1714. for (int j = k / 2; j > 0; j /= 2) {
  1715. int ixj = col ^ j;
  1716. if (ixj > col) {
  1717. if ((col & k) == 0) {
  1718. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1719. SWAP(dst_row[col], dst_row[ixj]);
  1720. }
  1721. } else {
  1722. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1723. SWAP(dst_row[col], dst_row[ixj]);
  1724. }
  1725. }
  1726. }
  1727. threadgroup_barrier(mem_flags::mem_threadgroup);
  1728. }
  1729. }
  1730. }
  1731. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1732. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1733. kernel void kernel_leaky_relu_f32(
  1734. device const float * src0,
  1735. device float * dst,
  1736. constant float & slope,
  1737. uint tpig[[thread_position_in_grid]]) {
  1738. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1739. }
  1740. kernel void kernel_cpy_f16_f16(
  1741. device const half * src0,
  1742. device half * dst,
  1743. constant int64_t & ne00,
  1744. constant int64_t & ne01,
  1745. constant int64_t & ne02,
  1746. constant int64_t & ne03,
  1747. constant uint64_t & nb00,
  1748. constant uint64_t & nb01,
  1749. constant uint64_t & nb02,
  1750. constant uint64_t & nb03,
  1751. constant int64_t & ne0,
  1752. constant int64_t & ne1,
  1753. constant int64_t & ne2,
  1754. constant int64_t & ne3,
  1755. constant uint64_t & nb0,
  1756. constant uint64_t & nb1,
  1757. constant uint64_t & nb2,
  1758. constant uint64_t & nb3,
  1759. uint3 tgpig[[threadgroup_position_in_grid]],
  1760. uint3 tpitg[[thread_position_in_threadgroup]],
  1761. uint3 ntg[[threads_per_threadgroup]]) {
  1762. const int64_t i03 = tgpig[2];
  1763. const int64_t i02 = tgpig[1];
  1764. const int64_t i01 = tgpig[0];
  1765. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1766. const int64_t i3 = n / (ne2*ne1*ne0);
  1767. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1768. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1769. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1770. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1771. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1772. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1773. dst_data[i00] = src[0];
  1774. }
  1775. }
  1776. kernel void kernel_cpy_f16_f32(
  1777. device const half * src0,
  1778. device float * dst,
  1779. constant int64_t & ne00,
  1780. constant int64_t & ne01,
  1781. constant int64_t & ne02,
  1782. constant int64_t & ne03,
  1783. constant uint64_t & nb00,
  1784. constant uint64_t & nb01,
  1785. constant uint64_t & nb02,
  1786. constant uint64_t & nb03,
  1787. constant int64_t & ne0,
  1788. constant int64_t & ne1,
  1789. constant int64_t & ne2,
  1790. constant int64_t & ne3,
  1791. constant uint64_t & nb0,
  1792. constant uint64_t & nb1,
  1793. constant uint64_t & nb2,
  1794. constant uint64_t & nb3,
  1795. uint3 tgpig[[threadgroup_position_in_grid]],
  1796. uint3 tpitg[[thread_position_in_threadgroup]],
  1797. uint3 ntg[[threads_per_threadgroup]]) {
  1798. const int64_t i03 = tgpig[2];
  1799. const int64_t i02 = tgpig[1];
  1800. const int64_t i01 = tgpig[0];
  1801. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1802. const int64_t i3 = n / (ne2*ne1*ne0);
  1803. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1804. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1805. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1806. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1807. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1808. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1809. dst_data[i00] = src[0];
  1810. }
  1811. }
  1812. kernel void kernel_cpy_f32_f16(
  1813. device const float * src0,
  1814. device half * dst,
  1815. constant int64_t & ne00,
  1816. constant int64_t & ne01,
  1817. constant int64_t & ne02,
  1818. constant int64_t & ne03,
  1819. constant uint64_t & nb00,
  1820. constant uint64_t & nb01,
  1821. constant uint64_t & nb02,
  1822. constant uint64_t & nb03,
  1823. constant int64_t & ne0,
  1824. constant int64_t & ne1,
  1825. constant int64_t & ne2,
  1826. constant int64_t & ne3,
  1827. constant uint64_t & nb0,
  1828. constant uint64_t & nb1,
  1829. constant uint64_t & nb2,
  1830. constant uint64_t & nb3,
  1831. uint3 tgpig[[threadgroup_position_in_grid]],
  1832. uint3 tpitg[[thread_position_in_threadgroup]],
  1833. uint3 ntg[[threads_per_threadgroup]]) {
  1834. const int64_t i03 = tgpig[2];
  1835. const int64_t i02 = tgpig[1];
  1836. const int64_t i01 = tgpig[0];
  1837. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1838. const int64_t i3 = n / (ne2*ne1*ne0);
  1839. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1840. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1841. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1842. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1843. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1844. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1845. dst_data[i00] = src[0];
  1846. }
  1847. }
  1848. kernel void kernel_cpy_f32_f32(
  1849. device const float * src0,
  1850. device float * dst,
  1851. constant int64_t & ne00,
  1852. constant int64_t & ne01,
  1853. constant int64_t & ne02,
  1854. constant int64_t & ne03,
  1855. constant uint64_t & nb00,
  1856. constant uint64_t & nb01,
  1857. constant uint64_t & nb02,
  1858. constant uint64_t & nb03,
  1859. constant int64_t & ne0,
  1860. constant int64_t & ne1,
  1861. constant int64_t & ne2,
  1862. constant int64_t & ne3,
  1863. constant uint64_t & nb0,
  1864. constant uint64_t & nb1,
  1865. constant uint64_t & nb2,
  1866. constant uint64_t & nb3,
  1867. uint3 tgpig[[threadgroup_position_in_grid]],
  1868. uint3 tpitg[[thread_position_in_threadgroup]],
  1869. uint3 ntg[[threads_per_threadgroup]]) {
  1870. const int64_t i03 = tgpig[2];
  1871. const int64_t i02 = tgpig[1];
  1872. const int64_t i01 = tgpig[0];
  1873. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1874. const int64_t i3 = n / (ne2*ne1*ne0);
  1875. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1876. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1877. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1878. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1879. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1880. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1881. dst_data[i00] = src[0];
  1882. }
  1883. }
  1884. kernel void kernel_cpy_f32_q8_0(
  1885. device const float * src0,
  1886. device void * dst,
  1887. constant int64_t & ne00,
  1888. constant int64_t & ne01,
  1889. constant int64_t & ne02,
  1890. constant int64_t & ne03,
  1891. constant uint64_t & nb00,
  1892. constant uint64_t & nb01,
  1893. constant uint64_t & nb02,
  1894. constant uint64_t & nb03,
  1895. constant int64_t & ne0,
  1896. constant int64_t & ne1,
  1897. constant int64_t & ne2,
  1898. constant int64_t & ne3,
  1899. constant uint64_t & nb0,
  1900. constant uint64_t & nb1,
  1901. constant uint64_t & nb2,
  1902. constant uint64_t & nb3,
  1903. uint3 tgpig[[threadgroup_position_in_grid]],
  1904. uint3 tpitg[[thread_position_in_threadgroup]],
  1905. uint3 ntg[[threads_per_threadgroup]]) {
  1906. const int64_t i03 = tgpig[2];
  1907. const int64_t i02 = tgpig[1];
  1908. const int64_t i01 = tgpig[0];
  1909. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1910. const int64_t i3 = n / (ne2*ne1*ne0);
  1911. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1912. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1913. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1914. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1915. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1916. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1917. float amax = 0.0f; // absolute max
  1918. for (int j = 0; j < QK8_0; j++) {
  1919. const float v = src[j];
  1920. amax = MAX(amax, fabs(v));
  1921. }
  1922. const float d = amax / ((1 << 7) - 1);
  1923. const float id = d ? 1.0f/d : 0.0f;
  1924. dst_data[i00/QK8_0].d = d;
  1925. for (int j = 0; j < QK8_0; ++j) {
  1926. const float x0 = src[j]*id;
  1927. dst_data[i00/QK8_0].qs[j] = round(x0);
  1928. }
  1929. }
  1930. }
  1931. kernel void kernel_cpy_f32_q4_0(
  1932. device const float * src0,
  1933. device void * dst,
  1934. constant int64_t & ne00,
  1935. constant int64_t & ne01,
  1936. constant int64_t & ne02,
  1937. constant int64_t & ne03,
  1938. constant uint64_t & nb00,
  1939. constant uint64_t & nb01,
  1940. constant uint64_t & nb02,
  1941. constant uint64_t & nb03,
  1942. constant int64_t & ne0,
  1943. constant int64_t & ne1,
  1944. constant int64_t & ne2,
  1945. constant int64_t & ne3,
  1946. constant uint64_t & nb0,
  1947. constant uint64_t & nb1,
  1948. constant uint64_t & nb2,
  1949. constant uint64_t & nb3,
  1950. uint3 tgpig[[threadgroup_position_in_grid]],
  1951. uint3 tpitg[[thread_position_in_threadgroup]],
  1952. uint3 ntg[[threads_per_threadgroup]]) {
  1953. const int64_t i03 = tgpig[2];
  1954. const int64_t i02 = tgpig[1];
  1955. const int64_t i01 = tgpig[0];
  1956. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1957. const int64_t i3 = n / (ne2*ne1*ne0);
  1958. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1959. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1960. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1961. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1962. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1963. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1964. float amax = 0.0f; // absolute max
  1965. float max = 0.0f;
  1966. for (int j = 0; j < QK4_0; j++) {
  1967. const float v = src[j];
  1968. if (amax < fabs(v)) {
  1969. amax = fabs(v);
  1970. max = v;
  1971. }
  1972. }
  1973. const float d = max / -8;
  1974. const float id = d ? 1.0f/d : 0.0f;
  1975. dst_data[i00/QK4_0].d = d;
  1976. for (int j = 0; j < QK4_0/2; ++j) {
  1977. const float x0 = src[0 + j]*id;
  1978. const float x1 = src[QK4_0/2 + j]*id;
  1979. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1980. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1981. dst_data[i00/QK4_0].qs[j] = xi0;
  1982. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1983. }
  1984. }
  1985. }
  1986. kernel void kernel_cpy_f32_q4_1(
  1987. device const float * src0,
  1988. device void * dst,
  1989. constant int64_t & ne00,
  1990. constant int64_t & ne01,
  1991. constant int64_t & ne02,
  1992. constant int64_t & ne03,
  1993. constant uint64_t & nb00,
  1994. constant uint64_t & nb01,
  1995. constant uint64_t & nb02,
  1996. constant uint64_t & nb03,
  1997. constant int64_t & ne0,
  1998. constant int64_t & ne1,
  1999. constant int64_t & ne2,
  2000. constant int64_t & ne3,
  2001. constant uint64_t & nb0,
  2002. constant uint64_t & nb1,
  2003. constant uint64_t & nb2,
  2004. constant uint64_t & nb3,
  2005. uint3 tgpig[[threadgroup_position_in_grid]],
  2006. uint3 tpitg[[thread_position_in_threadgroup]],
  2007. uint3 ntg[[threads_per_threadgroup]]) {
  2008. const int64_t i03 = tgpig[2];
  2009. const int64_t i02 = tgpig[1];
  2010. const int64_t i01 = tgpig[0];
  2011. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2012. const int64_t i3 = n / (ne2*ne1*ne0);
  2013. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2014. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2015. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  2016. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2017. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  2018. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2019. float min = FLT_MAX;
  2020. float max = -FLT_MAX;
  2021. for (int j = 0; j < QK4_1; j++) {
  2022. const float v = src[j];
  2023. if (min > v) min = v;
  2024. if (max < v) max = v;
  2025. }
  2026. const float d = (max - min) / ((1 << 4) - 1);
  2027. const float id = d ? 1.0f/d : 0.0f;
  2028. dst_data[i00/QK4_1].d = d;
  2029. dst_data[i00/QK4_1].m = min;
  2030. for (int j = 0; j < QK4_1/2; ++j) {
  2031. const float x0 = (src[0 + j] - min)*id;
  2032. const float x1 = (src[QK4_1/2 + j] - min)*id;
  2033. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  2034. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  2035. dst_data[i00/QK4_1].qs[j] = xi0;
  2036. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2037. }
  2038. }
  2039. }
  2040. kernel void kernel_cpy_f32_q5_0(
  2041. device const float * src0,
  2042. device void * dst,
  2043. constant int64_t & ne00,
  2044. constant int64_t & ne01,
  2045. constant int64_t & ne02,
  2046. constant int64_t & ne03,
  2047. constant uint64_t & nb00,
  2048. constant uint64_t & nb01,
  2049. constant uint64_t & nb02,
  2050. constant uint64_t & nb03,
  2051. constant int64_t & ne0,
  2052. constant int64_t & ne1,
  2053. constant int64_t & ne2,
  2054. constant int64_t & ne3,
  2055. constant uint64_t & nb0,
  2056. constant uint64_t & nb1,
  2057. constant uint64_t & nb2,
  2058. constant uint64_t & nb3,
  2059. uint3 tgpig[[threadgroup_position_in_grid]],
  2060. uint3 tpitg[[thread_position_in_threadgroup]],
  2061. uint3 ntg[[threads_per_threadgroup]]) {
  2062. const int64_t i03 = tgpig[2];
  2063. const int64_t i02 = tgpig[1];
  2064. const int64_t i01 = tgpig[0];
  2065. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2066. const int64_t i3 = n / (ne2*ne1*ne0);
  2067. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2068. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2069. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK5_0;
  2070. device block_q5_0 * dst_data = (device block_q5_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2071. for (int64_t i00 = tpitg.x*QK5_0; i00 < ne00; i00 += ntg.x*QK5_0) {
  2072. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2073. float amax = 0.0f; // absolute max
  2074. float max = 0.0f;
  2075. for (int j = 0; j < QK5_0; j++) {
  2076. const float v = src[j];
  2077. if (amax < fabs(v)) {
  2078. amax = fabs(v);
  2079. max = v;
  2080. }
  2081. }
  2082. const float d = max / -16;
  2083. const float id = d ? 1.0f/d : 0.0f;
  2084. dst_data[i00/QK5_0].d = d;
  2085. uint32_t qh = 0;
  2086. for (int j = 0; j < QK5_0/2; ++j) {
  2087. const float x0 = src[0 + j]*id;
  2088. const float x1 = src[QK5_0/2 + j]*id;
  2089. const uint8_t xi0 = MIN(31, (int8_t)(x0 + 16.5f));
  2090. const uint8_t xi1 = MIN(31, (int8_t)(x1 + 16.5f));
  2091. dst_data[i00/QK5_0].qs[j] = (xi0 & 0xf) | ((xi1 & 0xf) << 4);
  2092. qh |= ((xi0 & 0x10u) >> 4) << (j + 0);
  2093. qh |= ((xi1 & 0x10u) >> 4) << (j + QK5_0/2);
  2094. }
  2095. thread const uint8_t * qh8 = (thread const uint8_t *)&qh;
  2096. for (int j = 0; j < 4; ++j) {
  2097. dst_data[i00/QK5_0].qh[j] = qh8[j];
  2098. }
  2099. }
  2100. }
  2101. kernel void kernel_cpy_f32_q5_1(
  2102. device const float * src0,
  2103. device void * dst,
  2104. constant int64_t & ne00,
  2105. constant int64_t & ne01,
  2106. constant int64_t & ne02,
  2107. constant int64_t & ne03,
  2108. constant uint64_t & nb00,
  2109. constant uint64_t & nb01,
  2110. constant uint64_t & nb02,
  2111. constant uint64_t & nb03,
  2112. constant int64_t & ne0,
  2113. constant int64_t & ne1,
  2114. constant int64_t & ne2,
  2115. constant int64_t & ne3,
  2116. constant uint64_t & nb0,
  2117. constant uint64_t & nb1,
  2118. constant uint64_t & nb2,
  2119. constant uint64_t & nb3,
  2120. uint3 tgpig[[threadgroup_position_in_grid]],
  2121. uint3 tpitg[[thread_position_in_threadgroup]],
  2122. uint3 ntg[[threads_per_threadgroup]]) {
  2123. const int64_t i03 = tgpig[2];
  2124. const int64_t i02 = tgpig[1];
  2125. const int64_t i01 = tgpig[0];
  2126. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2127. const int64_t i3 = n / (ne2*ne1*ne0);
  2128. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2129. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2130. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK5_1;
  2131. device block_q5_1 * dst_data = (device block_q5_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2132. for (int64_t i00 = tpitg.x*QK5_1; i00 < ne00; i00 += ntg.x*QK5_1) {
  2133. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2134. float max = src[0];
  2135. float min = src[0];
  2136. for (int j = 1; j < QK5_1; j++) {
  2137. const float v = src[j];
  2138. min = v < min ? v : min;
  2139. max = v > max ? v : max;
  2140. }
  2141. const float d = (max - min) / 31;
  2142. const float id = d ? 1.0f/d : 0.0f;
  2143. dst_data[i00/QK5_1].d = d;
  2144. dst_data[i00/QK5_1].m = min;
  2145. uint32_t qh = 0;
  2146. for (int j = 0; j < QK5_1/2; ++j) {
  2147. const float x0 = (src[0 + j] - min)*id;
  2148. const float x1 = (src[QK5_1/2 + j] - min)*id;
  2149. const uint8_t xi0 = (uint8_t)(x0 + 0.5f);
  2150. const uint8_t xi1 = (uint8_t)(x1 + 0.5f);
  2151. dst_data[i00/QK5_1].qs[j] = (xi0 & 0xf) | ((xi1 & 0xf) << 4);
  2152. qh |= ((xi0 & 0x10u) >> 4) << (j + 0);
  2153. qh |= ((xi1 & 0x10u) >> 4) << (j + QK5_1/2);
  2154. }
  2155. thread const uint8_t * qh8 = (thread const uint8_t *)&qh;
  2156. for (int j = 0; j < 4; ++j) {
  2157. dst_data[i00/QK5_1].qh[j] = qh8[j];
  2158. }
  2159. }
  2160. }
  2161. static inline int best_index_int8(int n, constant float * val, float x) {
  2162. if (x <= val[0]) return 0;
  2163. if (x >= val[n-1]) return n-1;
  2164. int ml = 0, mu = n-1;
  2165. while (mu-ml > 1) {
  2166. int mav = (ml+mu)/2;
  2167. if (x < val[mav]) mu = mav; else ml = mav;
  2168. }
  2169. return x - val[mu-1] < val[mu] - x ? mu-1 : mu;
  2170. }
  2171. constexpr constant static float kvalues_iq4nl_f[16] = {
  2172. -127.f, -104.f, -83.f, -65.f, -49.f, -35.f, -22.f, -10.f, 1.f, 13.f, 25.f, 38.f, 53.f, 69.f, 89.f, 113.f
  2173. };
  2174. kernel void kernel_cpy_f32_iq4_nl(
  2175. device const float * src0,
  2176. device void * dst,
  2177. constant int64_t & ne00,
  2178. constant int64_t & ne01,
  2179. constant int64_t & ne02,
  2180. constant int64_t & ne03,
  2181. constant uint64_t & nb00,
  2182. constant uint64_t & nb01,
  2183. constant uint64_t & nb02,
  2184. constant uint64_t & nb03,
  2185. constant int64_t & ne0,
  2186. constant int64_t & ne1,
  2187. constant int64_t & ne2,
  2188. constant int64_t & ne3,
  2189. constant uint64_t & nb0,
  2190. constant uint64_t & nb1,
  2191. constant uint64_t & nb2,
  2192. constant uint64_t & nb3,
  2193. uint3 tgpig[[threadgroup_position_in_grid]],
  2194. uint3 tpitg[[thread_position_in_threadgroup]],
  2195. uint3 ntg[[threads_per_threadgroup]]) {
  2196. const int64_t i03 = tgpig[2];
  2197. const int64_t i02 = tgpig[1];
  2198. const int64_t i01 = tgpig[0];
  2199. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2200. const int64_t i3 = n / (ne2*ne1*ne0);
  2201. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2202. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2203. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_NL;
  2204. device block_iq4_nl * dst_data = (device block_iq4_nl *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2205. for (int64_t i00 = tpitg.x*QK4_NL; i00 < ne00; i00 += ntg.x*QK4_NL) {
  2206. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2207. float amax = 0.0f; // absolute max
  2208. float max = 0.0f;
  2209. for (int j = 0; j < QK4_0; j++) {
  2210. const float v = src[j];
  2211. if (amax < fabs(v)) {
  2212. amax = fabs(v);
  2213. max = v;
  2214. }
  2215. }
  2216. const float d = max / kvalues_iq4nl_f[0];
  2217. const float id = d ? 1.0f/d : 0.0f;
  2218. float sumqx = 0, sumq2 = 0;
  2219. for (int j = 0; j < QK4_NL/2; ++j) {
  2220. const float x0 = src[0 + j]*id;
  2221. const float x1 = src[QK4_NL/2 + j]*id;
  2222. const uint8_t xi0 = best_index_int8(16, kvalues_iq4nl_f, x0);
  2223. const uint8_t xi1 = best_index_int8(16, kvalues_iq4nl_f, x1);
  2224. dst_data[i00/QK4_NL].qs[j] = xi0 | (xi1 << 4);
  2225. const float v0 = kvalues_iq4nl_f[xi0];
  2226. const float v1 = kvalues_iq4nl_f[xi1];
  2227. const float w0 = src[0 + j]*src[0 + j];
  2228. const float w1 = src[QK4_NL/2 + j]*src[QK4_NL/2 + j];
  2229. sumqx += w0*v0*src[j] + w1*v1*src[QK4_NL/2 + j];
  2230. sumq2 += w0*v0*v0 + w1*v1*v1;
  2231. }
  2232. dst_data[i00/QK4_NL].d = sumq2 > 0 ? sumqx/sumq2 : d;
  2233. }
  2234. }
  2235. kernel void kernel_concat(
  2236. device const char * src0,
  2237. device const char * src1,
  2238. device char * dst,
  2239. constant int64_t & ne00,
  2240. constant int64_t & ne01,
  2241. constant int64_t & ne02,
  2242. constant int64_t & ne03,
  2243. constant uint64_t & nb00,
  2244. constant uint64_t & nb01,
  2245. constant uint64_t & nb02,
  2246. constant uint64_t & nb03,
  2247. constant int64_t & ne10,
  2248. constant int64_t & ne11,
  2249. constant int64_t & ne12,
  2250. constant int64_t & ne13,
  2251. constant uint64_t & nb10,
  2252. constant uint64_t & nb11,
  2253. constant uint64_t & nb12,
  2254. constant uint64_t & nb13,
  2255. constant int64_t & ne0,
  2256. constant int64_t & ne1,
  2257. constant int64_t & ne2,
  2258. constant int64_t & ne3,
  2259. constant uint64_t & nb0,
  2260. constant uint64_t & nb1,
  2261. constant uint64_t & nb2,
  2262. constant uint64_t & nb3,
  2263. uint3 tgpig[[threadgroup_position_in_grid]],
  2264. uint3 tpitg[[thread_position_in_threadgroup]],
  2265. uint3 ntg[[threads_per_threadgroup]]) {
  2266. const int64_t i03 = tgpig.z;
  2267. const int64_t i02 = tgpig.y;
  2268. const int64_t i01 = tgpig.x;
  2269. const int64_t i13 = i03 % ne13;
  2270. const int64_t i12 = i02 % ne12;
  2271. const int64_t i11 = i01 % ne11;
  2272. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2273. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2274. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2275. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2276. if (i02 < ne02) {
  2277. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2278. src0_ptr += ntg.x*nb00;
  2279. } else {
  2280. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2281. src1_ptr += ntg.x*nb10;
  2282. }
  2283. dst_ptr += ntg.x*nb0;
  2284. }
  2285. }
  2286. void kernel_mul_mv_q2_K_f32_impl(
  2287. device const void * src0,
  2288. device const float * src1,
  2289. device float * dst,
  2290. constant int64_t & ne00,
  2291. constant int64_t & ne01,
  2292. constant int64_t & ne02,
  2293. constant int64_t & ne10,
  2294. constant int64_t & ne12,
  2295. constant int64_t & ne0,
  2296. constant int64_t & ne1,
  2297. constant uint & r2,
  2298. constant uint & r3,
  2299. uint3 tgpig[[threadgroup_position_in_grid]],
  2300. uint tiisg[[thread_index_in_simdgroup]],
  2301. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2302. const int nb = ne00/QK_K;
  2303. const int r0 = tgpig.x;
  2304. const int r1 = tgpig.y;
  2305. const int im = tgpig.z;
  2306. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2307. const int ib_row = first_row * nb;
  2308. const uint i12 = im%ne12;
  2309. const uint i13 = im/ne12;
  2310. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2311. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2312. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2313. float yl[32];
  2314. float sumf[N_DST]={0.f}, all_sum;
  2315. const int step = sizeof(block_q2_K) * nb;
  2316. #if QK_K == 256
  2317. const int ix = tiisg/8; // 0...3
  2318. const int it = tiisg%8; // 0...7
  2319. const int iq = it/4; // 0 or 1
  2320. const int ir = it%4; // 0...3
  2321. const int is = (8*ir)/16;// 0 or 1
  2322. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2323. for (int ib = ix; ib < nb; ib += 4) {
  2324. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2325. for (int i = 0; i < 8; ++i) {
  2326. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2327. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2328. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2329. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2330. }
  2331. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2332. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2333. device const half * dh = &x[ib].d;
  2334. for (int row = 0; row < N_DST; row++) {
  2335. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2336. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2337. for (int i = 0; i < 8; i += 2) {
  2338. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2339. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2340. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2341. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2342. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2343. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2344. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2345. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2346. }
  2347. float dall = dh[0];
  2348. float dmin = dh[1] * 1.f/16.f;
  2349. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2350. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2351. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2352. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2353. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2354. qs += step/2;
  2355. sc += step;
  2356. dh += step/2;
  2357. }
  2358. y4 += 4 * QK_K;
  2359. }
  2360. #else
  2361. const int ix = tiisg/2; // 0...15
  2362. const int it = tiisg%2; // 0...1
  2363. device const float * y4 = y + ix * QK_K + 8 * it;
  2364. for (int ib = ix; ib < nb; ib += 16) {
  2365. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2366. for (int i = 0; i < 8; ++i) {
  2367. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2368. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2369. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2370. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2371. }
  2372. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2373. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2374. device const half * dh = &x[ib].d;
  2375. for (int row = 0; row < N_DST; row++) {
  2376. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2377. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2378. for (int i = 0; i < 8; i += 2) {
  2379. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2380. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2381. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2382. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2383. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2384. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2385. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2386. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2387. }
  2388. float dall = dh[0];
  2389. float dmin = dh[1];
  2390. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2391. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2392. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2393. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2394. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2395. qs += step/2;
  2396. sc += step;
  2397. dh += step/2;
  2398. }
  2399. y4 += 16 * QK_K;
  2400. }
  2401. #endif
  2402. for (int row = 0; row < N_DST; ++row) {
  2403. all_sum = simd_sum(sumf[row]);
  2404. if (tiisg == 0) {
  2405. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2406. }
  2407. }
  2408. }
  2409. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2410. kernel void kernel_mul_mv_q2_K_f32(
  2411. device const void * src0,
  2412. device const float * src1,
  2413. device float * dst,
  2414. constant int64_t & ne00,
  2415. constant int64_t & ne01,
  2416. constant int64_t & ne02,
  2417. constant uint64_t & nb00,
  2418. constant uint64_t & nb01,
  2419. constant uint64_t & nb02,
  2420. constant int64_t & ne10,
  2421. constant int64_t & ne11,
  2422. constant int64_t & ne12,
  2423. constant uint64_t & nb10,
  2424. constant uint64_t & nb11,
  2425. constant uint64_t & nb12,
  2426. constant int64_t & ne0,
  2427. constant int64_t & ne1,
  2428. constant uint & r2,
  2429. constant uint & r3,
  2430. uint3 tgpig[[threadgroup_position_in_grid]],
  2431. uint tiisg[[thread_index_in_simdgroup]],
  2432. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2433. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2434. }
  2435. #if QK_K == 256
  2436. void kernel_mul_mv_q3_K_f32_impl(
  2437. device const void * src0,
  2438. device const float * src1,
  2439. device float * dst,
  2440. constant int64_t & ne00,
  2441. constant int64_t & ne01,
  2442. constant int64_t & ne02,
  2443. constant int64_t & ne10,
  2444. constant int64_t & ne12,
  2445. constant int64_t & ne0,
  2446. constant int64_t & ne1,
  2447. constant uint & r2,
  2448. constant uint & r3,
  2449. uint3 tgpig[[threadgroup_position_in_grid]],
  2450. uint tiisg[[thread_index_in_simdgroup]],
  2451. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2452. const int nb = ne00/QK_K;
  2453. const int64_t r0 = tgpig.x;
  2454. const int64_t r1 = tgpig.y;
  2455. const int64_t im = tgpig.z;
  2456. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2457. const uint i12 = im%ne12;
  2458. const uint i13 = im/ne12;
  2459. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2460. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2461. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2462. float yl[32];
  2463. //const uint16_t kmask1 = 0x3030;
  2464. //const uint16_t kmask2 = 0x0f0f;
  2465. const int tid = tiisg/4;
  2466. const int ix = tiisg%4;
  2467. const int ip = tid/4; // 0 or 1
  2468. const int il = 2*((tid%4)/2); // 0 or 2
  2469. const int ir = tid%2;
  2470. const int n = 8;
  2471. const int l0 = n*ir;
  2472. // One would think that the Metal compiler would figure out that ip and il can only have
  2473. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2474. // with these two tales.
  2475. //
  2476. // Possible masks for the high bit
  2477. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2478. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2479. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2480. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2481. // Possible masks for the low 2 bits
  2482. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2483. const ushort4 hm = mm[2*ip + il/2];
  2484. const int shift = 2*il;
  2485. const float v1 = il == 0 ? 4.f : 64.f;
  2486. const float v2 = 4.f * v1;
  2487. const uint16_t s_shift1 = 4*ip;
  2488. const uint16_t s_shift2 = s_shift1 + il;
  2489. const int q_offset = 32*ip + l0;
  2490. const int y_offset = 128*ip + 32*il + l0;
  2491. const int step = sizeof(block_q3_K) * nb / 2;
  2492. device const float * y1 = yy + ix*QK_K + y_offset;
  2493. uint32_t scales32, aux32;
  2494. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2495. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2496. float sumf1[2] = {0.f};
  2497. float sumf2[2] = {0.f};
  2498. for (int i = ix; i < nb; i += 4) {
  2499. for (int l = 0; l < 8; ++l) {
  2500. yl[l+ 0] = y1[l+ 0];
  2501. yl[l+ 8] = y1[l+16];
  2502. yl[l+16] = y1[l+32];
  2503. yl[l+24] = y1[l+48];
  2504. }
  2505. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2506. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2507. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2508. device const half * dh = &x[i].d;
  2509. for (int row = 0; row < 2; ++row) {
  2510. const float d_all = (float)dh[0];
  2511. scales16[0] = a[4];
  2512. scales16[1] = a[5];
  2513. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2514. scales16[0] = a[il+0];
  2515. scales16[1] = a[il+1];
  2516. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2517. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2518. for (int l = 0; l < n; l += 2) {
  2519. const int32_t qs = q[l/2];
  2520. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2521. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2522. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2523. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2524. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2525. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2526. }
  2527. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2528. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2529. sumf1[row] += d1 * (scales[0] - 32);
  2530. sumf2[row] += d2 * (scales[2] - 32);
  2531. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2532. for (int l = 0; l < n; l += 2) {
  2533. const int32_t qs = q[l/2+8];
  2534. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2535. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2536. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2537. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2538. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2539. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2540. }
  2541. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2542. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2543. sumf1[row] += d1 * (scales[1] - 32);
  2544. sumf2[row] += d2 * (scales[3] - 32);
  2545. q += step;
  2546. h += step;
  2547. a += step;
  2548. dh += step;
  2549. }
  2550. y1 += 4 * QK_K;
  2551. }
  2552. for (int row = 0; row < 2; ++row) {
  2553. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2554. sumf1[row] = simd_sum(sumf);
  2555. }
  2556. if (tiisg == 0) {
  2557. for (int row = 0; row < 2; ++row) {
  2558. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2559. }
  2560. }
  2561. }
  2562. #else
  2563. void kernel_mul_mv_q3_K_f32_impl(
  2564. device const void * src0,
  2565. device const float * src1,
  2566. device float * dst,
  2567. constant int64_t & ne00,
  2568. constant int64_t & ne01,
  2569. constant int64_t & ne02,
  2570. constant int64_t & ne10,
  2571. constant int64_t & ne12,
  2572. constant int64_t & ne0,
  2573. constant int64_t & ne1,
  2574. constant uint & r2,
  2575. constant uint & r3,
  2576. uint3 tgpig[[threadgroup_position_in_grid]],
  2577. uint tiisg[[thread_index_in_simdgroup]],
  2578. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2579. const int nb = ne00/QK_K;
  2580. const int64_t r0 = tgpig.x;
  2581. const int64_t r1 = tgpig.y;
  2582. const int64_t im = tgpig.z;
  2583. const int row = 2 * r0 + sgitg;
  2584. const uint i12 = im%ne12;
  2585. const uint i13 = im/ne12;
  2586. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2587. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2588. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2589. const int ix = tiisg/4;
  2590. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2591. const int iq = il/8; // 0, 0, 1, 1
  2592. const int in = il%8; // 0, 4, 0, 4
  2593. float2 sum = {0.f, 0.f};
  2594. for (int i = ix; i < nb; i += 8) {
  2595. const float d_all = (float)(x[i].d);
  2596. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2597. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2598. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2599. device const float * y = yy + i * QK_K + il;
  2600. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2601. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2602. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2603. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2604. for (int l = 0; l < 4; l += 2) {
  2605. const uint16_t hm = h[l/2] >> iq;
  2606. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2607. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2608. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2609. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2610. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2611. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2612. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2613. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2614. }
  2615. }
  2616. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2617. const float tot = simd_sum(sumf);
  2618. if (tiisg == 0) {
  2619. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2620. }
  2621. }
  2622. #endif
  2623. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2624. kernel void kernel_mul_mv_q3_K_f32(
  2625. device const void * src0,
  2626. device const float * src1,
  2627. device float * dst,
  2628. constant int64_t & ne00,
  2629. constant int64_t & ne01,
  2630. constant int64_t & ne02,
  2631. constant uint64_t & nb00,
  2632. constant uint64_t & nb01,
  2633. constant uint64_t & nb02,
  2634. constant int64_t & ne10,
  2635. constant int64_t & ne11,
  2636. constant int64_t & ne12,
  2637. constant uint64_t & nb10,
  2638. constant uint64_t & nb11,
  2639. constant uint64_t & nb12,
  2640. constant int64_t & ne0,
  2641. constant int64_t & ne1,
  2642. constant uint & r2,
  2643. constant uint & r3,
  2644. uint3 tgpig[[threadgroup_position_in_grid]],
  2645. uint tiisg[[thread_index_in_simdgroup]],
  2646. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2647. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2648. }
  2649. #if QK_K == 256
  2650. void kernel_mul_mv_q4_K_f32_impl(
  2651. device const void * src0,
  2652. device const float * src1,
  2653. device float * dst,
  2654. constant int64_t & ne00,
  2655. constant int64_t & ne01,
  2656. constant int64_t & ne02,
  2657. constant int64_t & ne10,
  2658. constant int64_t & ne12,
  2659. constant int64_t & ne0,
  2660. constant int64_t & ne1,
  2661. constant uint & r2,
  2662. constant uint & r3,
  2663. uint3 tgpig[[threadgroup_position_in_grid]],
  2664. uint tiisg[[thread_index_in_simdgroup]],
  2665. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2666. const uint16_t kmask1 = 0x3f3f;
  2667. const uint16_t kmask2 = 0x0f0f;
  2668. const uint16_t kmask3 = 0xc0c0;
  2669. const int ix = tiisg/8; // 0...3
  2670. const int it = tiisg%8; // 0...7
  2671. const int iq = it/4; // 0 or 1
  2672. const int ir = it%4; // 0...3
  2673. const int nb = ne00/QK_K;
  2674. const int r0 = tgpig.x;
  2675. const int r1 = tgpig.y;
  2676. const int im = tgpig.z;
  2677. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2678. const int first_row = r0 * N_DST;
  2679. const int ib_row = first_row * nb;
  2680. const uint i12 = im%ne12;
  2681. const uint i13 = im/ne12;
  2682. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2683. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2684. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2685. float yl[16];
  2686. float yh[16];
  2687. float sumf[N_DST]={0.f}, all_sum;
  2688. const int step = sizeof(block_q4_K) * nb / 2;
  2689. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2690. uint16_t sc16[4];
  2691. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2692. for (int ib = ix; ib < nb; ib += 4) {
  2693. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2694. for (int i = 0; i < 8; ++i) {
  2695. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2696. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2697. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2698. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2699. }
  2700. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2701. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2702. device const half * dh = &x[ib].d;
  2703. for (int row = 0; row < N_DST; row++) {
  2704. sc16[0] = sc[0] & kmask1;
  2705. sc16[1] = sc[2] & kmask1;
  2706. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2707. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2708. device const uint16_t * q2 = q1 + 32;
  2709. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2710. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2711. for (int i = 0; i < 8; i += 2) {
  2712. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2713. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2714. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2715. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2716. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2717. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2718. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2719. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2720. }
  2721. float dall = dh[0];
  2722. float dmin = dh[1];
  2723. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2724. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2725. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2726. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2727. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2728. q1 += step;
  2729. sc += step;
  2730. dh += step;
  2731. }
  2732. y4 += 4 * QK_K;
  2733. }
  2734. for (int row = 0; row < N_DST; ++row) {
  2735. all_sum = simd_sum(sumf[row]);
  2736. if (tiisg == 0) {
  2737. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2738. }
  2739. }
  2740. }
  2741. #else
  2742. void kernel_mul_mv_q4_K_f32_impl(
  2743. device const void * src0,
  2744. device const float * src1,
  2745. device float * dst,
  2746. constant int64_t & ne00,
  2747. constant int64_t & ne01,
  2748. constant int64_t & ne02,
  2749. constant int64_t & ne10,
  2750. constant int64_t & ne12,
  2751. constant int64_t & ne0,
  2752. constant int64_t & ne1,
  2753. constant uint & r2,
  2754. constant uint & r3,
  2755. uint3 tgpig[[threadgroup_position_in_grid]],
  2756. uint tiisg[[thread_index_in_simdgroup]],
  2757. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2758. const int ix = tiisg/4; // 0...7
  2759. const int it = tiisg%4; // 0...3
  2760. const int nb = ne00/QK_K;
  2761. const int r0 = tgpig.x;
  2762. const int r1 = tgpig.y;
  2763. const int im = tgpig.z;
  2764. const int first_row = r0 * N_DST;
  2765. const int ib_row = first_row * nb;
  2766. const uint i12 = im%ne12;
  2767. const uint i13 = im/ne12;
  2768. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2769. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2770. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2771. float yl[8];
  2772. float yh[8];
  2773. float sumf[N_DST]={0.f}, all_sum;
  2774. const int step = sizeof(block_q4_K) * nb / 2;
  2775. device const float * y4 = y + ix * QK_K + 8 * it;
  2776. uint16_t sc16[4];
  2777. for (int ib = ix; ib < nb; ib += 8) {
  2778. float2 sumy = {0.f, 0.f};
  2779. for (int i = 0; i < 8; ++i) {
  2780. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2781. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2782. }
  2783. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2784. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2785. device const half * dh = x[ib].d;
  2786. for (int row = 0; row < N_DST; row++) {
  2787. sc16[0] = sc[0] & 0x000f;
  2788. sc16[1] = sc[0] & 0x0f00;
  2789. sc16[2] = sc[0] & 0x00f0;
  2790. sc16[3] = sc[0] & 0xf000;
  2791. float2 acc1 = {0.f, 0.f};
  2792. float2 acc2 = {0.f, 0.f};
  2793. for (int i = 0; i < 8; i += 2) {
  2794. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2795. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2796. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2797. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2798. }
  2799. float dall = dh[0];
  2800. float dmin = dh[1];
  2801. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2802. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2803. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2804. qs += step;
  2805. sc += step;
  2806. dh += step;
  2807. }
  2808. y4 += 8 * QK_K;
  2809. }
  2810. for (int row = 0; row < N_DST; ++row) {
  2811. all_sum = simd_sum(sumf[row]);
  2812. if (tiisg == 0) {
  2813. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2814. }
  2815. }
  2816. }
  2817. #endif
  2818. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2819. kernel void kernel_mul_mv_q4_K_f32(
  2820. device const void * src0,
  2821. device const float * src1,
  2822. device float * dst,
  2823. constant int64_t & ne00,
  2824. constant int64_t & ne01,
  2825. constant int64_t & ne02,
  2826. constant uint64_t & nb00,
  2827. constant uint64_t & nb01,
  2828. constant uint64_t & nb02,
  2829. constant int64_t & ne10,
  2830. constant int64_t & ne11,
  2831. constant int64_t & ne12,
  2832. constant uint64_t & nb10,
  2833. constant uint64_t & nb11,
  2834. constant uint64_t & nb12,
  2835. constant int64_t & ne0,
  2836. constant int64_t & ne1,
  2837. constant uint & r2,
  2838. constant uint & r3,
  2839. uint3 tgpig[[threadgroup_position_in_grid]],
  2840. uint tiisg[[thread_index_in_simdgroup]],
  2841. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2842. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2843. }
  2844. void kernel_mul_mv_q5_K_f32_impl(
  2845. device const void * src0,
  2846. device const float * src1,
  2847. device float * dst,
  2848. constant int64_t & ne00,
  2849. constant int64_t & ne01,
  2850. constant int64_t & ne02,
  2851. constant int64_t & ne10,
  2852. constant int64_t & ne12,
  2853. constant int64_t & ne0,
  2854. constant int64_t & ne1,
  2855. constant uint & r2,
  2856. constant uint & r3,
  2857. uint3 tgpig[[threadgroup_position_in_grid]],
  2858. uint tiisg[[thread_index_in_simdgroup]],
  2859. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2860. const int nb = ne00/QK_K;
  2861. const int64_t r0 = tgpig.x;
  2862. const int64_t r1 = tgpig.y;
  2863. const int im = tgpig.z;
  2864. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2865. const uint i12 = im%ne12;
  2866. const uint i13 = im/ne12;
  2867. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2868. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2869. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2870. float sumf[2]={0.f};
  2871. const int step = sizeof(block_q5_K) * nb;
  2872. #if QK_K == 256
  2873. #
  2874. float yl[16], yh[16];
  2875. const uint16_t kmask1 = 0x3f3f;
  2876. const uint16_t kmask2 = 0x0f0f;
  2877. const uint16_t kmask3 = 0xc0c0;
  2878. const int tid = tiisg/4;
  2879. const int ix = tiisg%4;
  2880. const int iq = tid/4;
  2881. const int ir = tid%4;
  2882. const int n = 8;
  2883. const int l0 = n*ir;
  2884. const int q_offset = 32*iq + l0;
  2885. const int y_offset = 64*iq + l0;
  2886. const uint8_t hm1 = 1u << (2*iq);
  2887. const uint8_t hm2 = hm1 << 1;
  2888. const uint8_t hm3 = hm1 << 4;
  2889. const uint8_t hm4 = hm2 << 4;
  2890. uint16_t sc16[4];
  2891. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2892. device const float * y1 = yy + ix*QK_K + y_offset;
  2893. for (int i = ix; i < nb; i += 4) {
  2894. device const uint8_t * q1 = x[i].qs + q_offset;
  2895. device const uint8_t * qh = x[i].qh + l0;
  2896. device const half * dh = &x[i].d;
  2897. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2898. device const float * y2 = y1 + 128;
  2899. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2900. for (int l = 0; l < 8; ++l) {
  2901. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2902. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2903. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2904. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2905. }
  2906. for (int row = 0; row < 2; ++row) {
  2907. device const uint8_t * q2 = q1 + 64;
  2908. sc16[0] = a[0] & kmask1;
  2909. sc16[1] = a[2] & kmask1;
  2910. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2911. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2912. float4 acc1 = {0.f};
  2913. float4 acc2 = {0.f};
  2914. for (int l = 0; l < n; ++l) {
  2915. uint8_t h = qh[l];
  2916. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2917. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2918. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2919. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2920. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2921. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2922. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2923. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2924. }
  2925. const float dall = dh[0];
  2926. const float dmin = dh[1];
  2927. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2928. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2929. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2930. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2931. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2932. q1 += step;
  2933. qh += step;
  2934. dh += step/2;
  2935. a += step/2;
  2936. }
  2937. y1 += 4 * QK_K;
  2938. }
  2939. #else
  2940. float yl[8], yh[8];
  2941. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2942. const int ix = tiisg%8;
  2943. const int iq = il/8; // 0, 0, 1, 1
  2944. const int in = il%8; // 0, 4, 0, 4
  2945. device const float * y = yy + ix*QK_K + il;
  2946. for (int i = ix; i < nb; i += 8) {
  2947. for (int l = 0; l < 4; ++l) {
  2948. yl[l+0] = y[l+ 0];
  2949. yl[l+4] = y[l+16];
  2950. yh[l+0] = y[l+32];
  2951. yh[l+4] = y[l+48];
  2952. }
  2953. device const half * dh = &x[i].d;
  2954. device const uint8_t * q = x[i].qs + il;
  2955. device const uint8_t * h = x[i].qh + in;
  2956. device const int8_t * s = x[i].scales;
  2957. for (int row = 0; row < 2; ++row) {
  2958. const float d = dh[0];
  2959. float2 acc = {0.f, 0.f};
  2960. for (int l = 0; l < 4; ++l) {
  2961. const uint8_t hl = h[l] >> iq;
  2962. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2963. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2964. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2965. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2966. }
  2967. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2968. q += step;
  2969. h += step;
  2970. s += step;
  2971. dh += step/2;
  2972. }
  2973. y += 8 * QK_K;
  2974. }
  2975. #endif
  2976. for (int row = 0; row < 2; ++row) {
  2977. const float tot = simd_sum(sumf[row]);
  2978. if (tiisg == 0) {
  2979. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2980. }
  2981. }
  2982. }
  2983. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2984. kernel void kernel_mul_mv_q5_K_f32(
  2985. device const void * src0,
  2986. device const float * src1,
  2987. device float * dst,
  2988. constant int64_t & ne00,
  2989. constant int64_t & ne01,
  2990. constant int64_t & ne02,
  2991. constant uint64_t & nb00,
  2992. constant uint64_t & nb01,
  2993. constant uint64_t & nb02,
  2994. constant int64_t & ne10,
  2995. constant int64_t & ne11,
  2996. constant int64_t & ne12,
  2997. constant uint64_t & nb10,
  2998. constant uint64_t & nb11,
  2999. constant uint64_t & nb12,
  3000. constant int64_t & ne0,
  3001. constant int64_t & ne1,
  3002. constant uint & r2,
  3003. constant uint & r3,
  3004. uint3 tgpig[[threadgroup_position_in_grid]],
  3005. uint tiisg[[thread_index_in_simdgroup]],
  3006. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3007. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3008. }
  3009. void kernel_mul_mv_q6_K_f32_impl(
  3010. device const void * src0,
  3011. device const float * src1,
  3012. device float * dst,
  3013. constant int64_t & ne00,
  3014. constant int64_t & ne01,
  3015. constant int64_t & ne02,
  3016. constant int64_t & ne10,
  3017. constant int64_t & ne12,
  3018. constant int64_t & ne0,
  3019. constant int64_t & ne1,
  3020. constant uint & r2,
  3021. constant uint & r3,
  3022. uint3 tgpig[[threadgroup_position_in_grid]],
  3023. uint tiisg[[thread_index_in_simdgroup]],
  3024. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3025. const uint8_t kmask1 = 0x03;
  3026. const uint8_t kmask2 = 0x0C;
  3027. const uint8_t kmask3 = 0x30;
  3028. const uint8_t kmask4 = 0xC0;
  3029. const int nb = ne00/QK_K;
  3030. const int64_t r0 = tgpig.x;
  3031. const int64_t r1 = tgpig.y;
  3032. const int im = tgpig.z;
  3033. const int row = 2 * r0 + sgitg;
  3034. const uint i12 = im%ne12;
  3035. const uint i13 = im/ne12;
  3036. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3037. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  3038. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3039. float sumf = 0;
  3040. #if QK_K == 256
  3041. const int tid = tiisg/2;
  3042. const int ix = tiisg%2;
  3043. const int ip = tid/8; // 0 or 1
  3044. const int il = tid%8;
  3045. const int n = 4;
  3046. const int l0 = n*il;
  3047. const int is = 8*ip + l0/16;
  3048. const int y_offset = 128*ip + l0;
  3049. const int q_offset_l = 64*ip + l0;
  3050. const int q_offset_h = 32*ip + l0;
  3051. for (int i = ix; i < nb; i += 2) {
  3052. device const uint8_t * q1 = x[i].ql + q_offset_l;
  3053. device const uint8_t * q2 = q1 + 32;
  3054. device const uint8_t * qh = x[i].qh + q_offset_h;
  3055. device const int8_t * sc = x[i].scales + is;
  3056. device const float * y = yy + i * QK_K + y_offset;
  3057. const float dall = x[i].d;
  3058. float4 sums = {0.f, 0.f, 0.f, 0.f};
  3059. for (int l = 0; l < n; ++l) {
  3060. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  3061. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  3062. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  3063. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  3064. }
  3065. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  3066. }
  3067. #else
  3068. const int ix = tiisg/4;
  3069. const int il = 4*(tiisg%4);
  3070. for (int i = ix; i < nb; i += 8) {
  3071. device const float * y = yy + i * QK_K + il;
  3072. device const uint8_t * ql = x[i].ql + il;
  3073. device const uint8_t * qh = x[i].qh + il;
  3074. device const int8_t * s = x[i].scales;
  3075. const float d = x[i].d;
  3076. float4 sums = {0.f, 0.f, 0.f, 0.f};
  3077. for (int l = 0; l < 4; ++l) {
  3078. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  3079. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  3080. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  3081. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  3082. }
  3083. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  3084. }
  3085. #endif
  3086. const float tot = simd_sum(sumf);
  3087. if (tiisg == 0) {
  3088. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  3089. }
  3090. }
  3091. [[host_name("kernel_mul_mv_q6_K_f32")]]
  3092. kernel void kernel_mul_mv_q6_K_f32(
  3093. device const void * src0,
  3094. device const float * src1,
  3095. device float * dst,
  3096. constant int64_t & ne00,
  3097. constant int64_t & ne01,
  3098. constant int64_t & ne02,
  3099. constant uint64_t & nb00,
  3100. constant uint64_t & nb01,
  3101. constant uint64_t & nb02,
  3102. constant int64_t & ne10,
  3103. constant int64_t & ne11,
  3104. constant int64_t & ne12,
  3105. constant uint64_t & nb10,
  3106. constant uint64_t & nb11,
  3107. constant uint64_t & nb12,
  3108. constant int64_t & ne0,
  3109. constant int64_t & ne1,
  3110. constant uint & r2,
  3111. constant uint & r3,
  3112. uint3 tgpig[[threadgroup_position_in_grid]],
  3113. uint tiisg[[thread_index_in_simdgroup]],
  3114. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3115. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3116. }
  3117. // ======================= "True" 2-bit
  3118. void kernel_mul_mv_iq2_xxs_f32_impl(
  3119. device const void * src0,
  3120. device const float * src1,
  3121. device float * dst,
  3122. constant int64_t & ne00,
  3123. constant int64_t & ne01,
  3124. constant int64_t & ne02,
  3125. constant int64_t & ne10,
  3126. constant int64_t & ne12,
  3127. constant int64_t & ne0,
  3128. constant int64_t & ne1,
  3129. constant uint & r2,
  3130. constant uint & r3,
  3131. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3132. uint3 tgpig[[threadgroup_position_in_grid]],
  3133. uint tiisg[[thread_index_in_simdgroup]],
  3134. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3135. const int nb = ne00/QK_K;
  3136. const int r0 = tgpig.x;
  3137. const int r1 = tgpig.y;
  3138. const int im = tgpig.z;
  3139. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3140. const int ib_row = first_row * nb;
  3141. const uint i12 = im%ne12;
  3142. const uint i13 = im/ne12;
  3143. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3144. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3145. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3146. float yl[32];
  3147. float sumf[N_DST]={0.f}, all_sum;
  3148. const int nb32 = nb * (QK_K / 32);
  3149. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3150. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3151. {
  3152. int nval = 4;
  3153. int pos = (32*sgitg + tiisg)*nval;
  3154. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3155. nval = 2;
  3156. pos = (32*sgitg + tiisg)*nval;
  3157. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3158. threadgroup_barrier(mem_flags::mem_threadgroup);
  3159. }
  3160. const int ix = tiisg;
  3161. device const float * y4 = y + 32 * ix;
  3162. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3163. for (int i = 0; i < 32; ++i) {
  3164. yl[i] = y4[i];
  3165. }
  3166. const int ibl = ib32 / (QK_K / 32);
  3167. const int ib = ib32 % (QK_K / 32);
  3168. device const block_iq2_xxs * xr = x + ibl;
  3169. device const uint16_t * q2 = xr->qs + 4 * ib;
  3170. device const half * dh = &xr->d;
  3171. for (int row = 0; row < N_DST; row++) {
  3172. const float db = dh[0];
  3173. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3174. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3175. const float d = db * (0.5f + (aux32 >> 28));
  3176. float sum = 0;
  3177. for (int l = 0; l < 4; ++l) {
  3178. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3179. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3180. for (int j = 0; j < 8; ++j) {
  3181. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3182. }
  3183. }
  3184. sumf[row] += d * sum;
  3185. dh += nb*sizeof(block_iq2_xxs)/2;
  3186. q2 += nb*sizeof(block_iq2_xxs)/2;
  3187. }
  3188. y4 += 32 * 32;
  3189. }
  3190. for (int row = 0; row < N_DST; ++row) {
  3191. all_sum = simd_sum(sumf[row]);
  3192. if (tiisg == 0) {
  3193. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3194. }
  3195. }
  3196. }
  3197. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3198. kernel void kernel_mul_mv_iq2_xxs_f32(
  3199. device const void * src0,
  3200. device const float * src1,
  3201. device float * dst,
  3202. constant int64_t & ne00,
  3203. constant int64_t & ne01,
  3204. constant int64_t & ne02,
  3205. constant uint64_t & nb00,
  3206. constant uint64_t & nb01,
  3207. constant uint64_t & nb02,
  3208. constant int64_t & ne10,
  3209. constant int64_t & ne11,
  3210. constant int64_t & ne12,
  3211. constant uint64_t & nb10,
  3212. constant uint64_t & nb11,
  3213. constant uint64_t & nb12,
  3214. constant int64_t & ne0,
  3215. constant int64_t & ne1,
  3216. constant uint & r2,
  3217. constant uint & r3,
  3218. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3219. uint3 tgpig[[threadgroup_position_in_grid]],
  3220. uint tiisg[[thread_index_in_simdgroup]],
  3221. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3222. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3223. }
  3224. void kernel_mul_mv_iq2_xs_f32_impl(
  3225. device const void * src0,
  3226. device const float * src1,
  3227. device float * dst,
  3228. constant int64_t & ne00,
  3229. constant int64_t & ne01,
  3230. constant int64_t & ne02,
  3231. constant int64_t & ne10,
  3232. constant int64_t & ne12,
  3233. constant int64_t & ne0,
  3234. constant int64_t & ne1,
  3235. constant uint & r2,
  3236. constant uint & r3,
  3237. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3238. uint3 tgpig[[threadgroup_position_in_grid]],
  3239. uint tiisg[[thread_index_in_simdgroup]],
  3240. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3241. const int nb = ne00/QK_K;
  3242. const int r0 = tgpig.x;
  3243. const int r1 = tgpig.y;
  3244. const int im = tgpig.z;
  3245. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3246. const int ib_row = first_row * nb;
  3247. const uint i12 = im%ne12;
  3248. const uint i13 = im/ne12;
  3249. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3250. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3251. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3252. float yl[32];
  3253. float sumf[N_DST]={0.f}, all_sum;
  3254. const int nb32 = nb * (QK_K / 32);
  3255. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3256. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3257. {
  3258. int nval = 8;
  3259. int pos = (32*sgitg + tiisg)*nval;
  3260. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3261. nval = 2;
  3262. pos = (32*sgitg + tiisg)*nval;
  3263. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3264. threadgroup_barrier(mem_flags::mem_threadgroup);
  3265. }
  3266. const int ix = tiisg;
  3267. device const float * y4 = y + 32 * ix;
  3268. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3269. for (int i = 0; i < 32; ++i) {
  3270. yl[i] = y4[i];
  3271. }
  3272. const int ibl = ib32 / (QK_K / 32);
  3273. const int ib = ib32 % (QK_K / 32);
  3274. device const block_iq2_xs * xr = x + ibl;
  3275. device const uint16_t * q2 = xr->qs + 4 * ib;
  3276. device const uint8_t * sc = xr->scales + ib;
  3277. device const half * dh = &xr->d;
  3278. for (int row = 0; row < N_DST; row++) {
  3279. const float db = dh[0];
  3280. const uint8_t ls1 = sc[0] & 0xf;
  3281. const uint8_t ls2 = sc[0] >> 4;
  3282. const float d1 = db * (0.5f + ls1);
  3283. const float d2 = db * (0.5f + ls2);
  3284. float sum1 = 0, sum2 = 0;
  3285. for (int l = 0; l < 2; ++l) {
  3286. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3287. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3288. for (int j = 0; j < 8; ++j) {
  3289. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3290. }
  3291. }
  3292. for (int l = 2; l < 4; ++l) {
  3293. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3294. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3295. for (int j = 0; j < 8; ++j) {
  3296. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3297. }
  3298. }
  3299. sumf[row] += d1 * sum1 + d2 * sum2;
  3300. dh += nb*sizeof(block_iq2_xs)/2;
  3301. q2 += nb*sizeof(block_iq2_xs)/2;
  3302. sc += nb*sizeof(block_iq2_xs);
  3303. }
  3304. y4 += 32 * 32;
  3305. }
  3306. for (int row = 0; row < N_DST; ++row) {
  3307. all_sum = simd_sum(sumf[row]);
  3308. if (tiisg == 0) {
  3309. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3310. }
  3311. }
  3312. }
  3313. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3314. kernel void kernel_mul_mv_iq2_xs_f32(
  3315. device const void * src0,
  3316. device const float * src1,
  3317. device float * dst,
  3318. constant int64_t & ne00,
  3319. constant int64_t & ne01,
  3320. constant int64_t & ne02,
  3321. constant uint64_t & nb00,
  3322. constant uint64_t & nb01,
  3323. constant uint64_t & nb02,
  3324. constant int64_t & ne10,
  3325. constant int64_t & ne11,
  3326. constant int64_t & ne12,
  3327. constant uint64_t & nb10,
  3328. constant uint64_t & nb11,
  3329. constant uint64_t & nb12,
  3330. constant int64_t & ne0,
  3331. constant int64_t & ne1,
  3332. constant uint & r2,
  3333. constant uint & r3,
  3334. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3335. uint3 tgpig[[threadgroup_position_in_grid]],
  3336. uint tiisg[[thread_index_in_simdgroup]],
  3337. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3338. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3339. }
  3340. void kernel_mul_mv_iq3_xxs_f32_impl(
  3341. device const void * src0,
  3342. device const float * src1,
  3343. device float * dst,
  3344. constant int64_t & ne00,
  3345. constant int64_t & ne01,
  3346. constant int64_t & ne02,
  3347. constant int64_t & ne10,
  3348. constant int64_t & ne12,
  3349. constant int64_t & ne0,
  3350. constant int64_t & ne1,
  3351. constant uint & r2,
  3352. constant uint & r3,
  3353. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3354. uint3 tgpig[[threadgroup_position_in_grid]],
  3355. uint tiisg[[thread_index_in_simdgroup]],
  3356. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3357. const int nb = ne00/QK_K;
  3358. const int r0 = tgpig.x;
  3359. const int r1 = tgpig.y;
  3360. const int im = tgpig.z;
  3361. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3362. const int ib_row = first_row * nb;
  3363. const uint i12 = im%ne12;
  3364. const uint i13 = im/ne12;
  3365. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3366. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3367. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3368. float yl[32];
  3369. float sumf[N_DST]={0.f}, all_sum;
  3370. const int nb32 = nb * (QK_K / 32);
  3371. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3372. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3373. {
  3374. int nval = 4;
  3375. int pos = (32*sgitg + tiisg)*nval;
  3376. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3377. nval = 2;
  3378. pos = (32*sgitg + tiisg)*nval;
  3379. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3380. threadgroup_barrier(mem_flags::mem_threadgroup);
  3381. }
  3382. const int ix = tiisg;
  3383. device const float * y4 = y + 32 * ix;
  3384. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3385. for (int i = 0; i < 32; ++i) {
  3386. yl[i] = y4[i];
  3387. }
  3388. const int ibl = ib32 / (QK_K / 32);
  3389. const int ib = ib32 % (QK_K / 32);
  3390. device const block_iq3_xxs * xr = x + ibl;
  3391. device const uint8_t * q3 = xr->qs + 8 * ib;
  3392. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3393. device const half * dh = &xr->d;
  3394. for (int row = 0; row < N_DST; row++) {
  3395. const float db = dh[0];
  3396. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3397. const float d = db * (0.5f + (aux32 >> 28));
  3398. float2 sum = {0};
  3399. for (int l = 0; l < 4; ++l) {
  3400. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3401. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3402. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3403. for (int j = 0; j < 4; ++j) {
  3404. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3405. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3406. }
  3407. }
  3408. sumf[row] += d * (sum[0] + sum[1]);
  3409. dh += nb*sizeof(block_iq3_xxs)/2;
  3410. q3 += nb*sizeof(block_iq3_xxs);
  3411. gas += nb*sizeof(block_iq3_xxs)/2;
  3412. }
  3413. y4 += 32 * 32;
  3414. }
  3415. for (int row = 0; row < N_DST; ++row) {
  3416. all_sum = simd_sum(sumf[row]);
  3417. if (tiisg == 0) {
  3418. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3419. }
  3420. }
  3421. }
  3422. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3423. kernel void kernel_mul_mv_iq3_xxs_f32(
  3424. device const void * src0,
  3425. device const float * src1,
  3426. device float * dst,
  3427. constant int64_t & ne00,
  3428. constant int64_t & ne01,
  3429. constant int64_t & ne02,
  3430. constant uint64_t & nb00,
  3431. constant uint64_t & nb01,
  3432. constant uint64_t & nb02,
  3433. constant int64_t & ne10,
  3434. constant int64_t & ne11,
  3435. constant int64_t & ne12,
  3436. constant uint64_t & nb10,
  3437. constant uint64_t & nb11,
  3438. constant uint64_t & nb12,
  3439. constant int64_t & ne0,
  3440. constant int64_t & ne1,
  3441. constant uint & r2,
  3442. constant uint & r3,
  3443. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3444. uint3 tgpig[[threadgroup_position_in_grid]],
  3445. uint tiisg[[thread_index_in_simdgroup]],
  3446. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3447. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3448. }
  3449. void kernel_mul_mv_iq3_s_f32_impl(
  3450. device const void * src0,
  3451. device const float * src1,
  3452. device float * dst,
  3453. constant int64_t & ne00,
  3454. constant int64_t & ne01,
  3455. constant int64_t & ne02,
  3456. constant int64_t & ne10,
  3457. constant int64_t & ne12,
  3458. constant int64_t & ne0,
  3459. constant int64_t & ne1,
  3460. constant uint & r2,
  3461. constant uint & r3,
  3462. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3463. uint3 tgpig[[threadgroup_position_in_grid]],
  3464. uint tiisg[[thread_index_in_simdgroup]],
  3465. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3466. const int nb = ne00/QK_K;
  3467. const int r0 = tgpig.x;
  3468. const int r1 = tgpig.y;
  3469. const int im = tgpig.z;
  3470. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3471. const int ib_row = first_row * nb;
  3472. const uint i12 = im%ne12;
  3473. const uint i13 = im/ne12;
  3474. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3475. device const block_iq3_s * x = (device const block_iq3_s *) src0 + ib_row + offset0;
  3476. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3477. float yl[32];
  3478. float sumf[N_DST]={0.f}, all_sum;
  3479. const int nb32 = nb * (QK_K / 32);
  3480. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3481. {
  3482. int nval = 8;
  3483. int pos = (32*sgitg + tiisg)*nval;
  3484. for (int i = 0; i < nval; ++i) values[pos + i] = iq3s_grid[pos + i];
  3485. threadgroup_barrier(mem_flags::mem_threadgroup);
  3486. }
  3487. const int ix = tiisg;
  3488. device const float * y4 = y + 32 * ix;
  3489. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3490. for (int i = 0; i < 32; ++i) {
  3491. yl[i] = y4[i];
  3492. }
  3493. const int ibl = ib32 / (QK_K / 32);
  3494. const int ib = ib32 % (QK_K / 32);
  3495. device const block_iq3_s * xr = x + ibl;
  3496. device const uint8_t * qs = xr->qs + 8 * ib;
  3497. device const uint8_t * qh = xr->qh + ib;
  3498. device const uint8_t * sc = xr->scales + (ib/2);
  3499. device const uint8_t * signs = xr->signs + 4 * ib;
  3500. device const half * dh = &xr->d;
  3501. for (int row = 0; row < N_DST; row++) {
  3502. const float db = dh[0];
  3503. const float d = db * (1 + 2*((sc[0] >> 4*(ib%2)) & 0xf));
  3504. float2 sum = {0};
  3505. for (int l = 0; l < 4; ++l) {
  3506. const threadgroup uint32_t * table1 = qh[0] & kmask_iq2xs[2*l+0] ? values + 256 : values;
  3507. const threadgroup uint32_t * table2 = qh[0] & kmask_iq2xs[2*l+1] ? values + 256 : values;
  3508. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(table1 + qs[2*l+0]);
  3509. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(table2 + qs[2*l+1]);
  3510. for (int j = 0; j < 4; ++j) {
  3511. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l] & kmask_iq2xs[j+0]);
  3512. sum[1] += yl[8*l + j + 4] * grid2[j] * select(1, -1, signs[l] & kmask_iq2xs[j+4]);
  3513. }
  3514. }
  3515. sumf[row] += d * (sum[0] + sum[1]);
  3516. dh += nb*sizeof(block_iq3_s)/2;
  3517. qs += nb*sizeof(block_iq3_s);
  3518. qh += nb*sizeof(block_iq3_s);
  3519. sc += nb*sizeof(block_iq3_s);
  3520. signs += nb*sizeof(block_iq3_s);
  3521. }
  3522. y4 += 32 * 32;
  3523. }
  3524. for (int row = 0; row < N_DST; ++row) {
  3525. all_sum = simd_sum(sumf[row]);
  3526. if (tiisg == 0) {
  3527. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3528. }
  3529. }
  3530. }
  3531. [[host_name("kernel_mul_mv_iq3_s_f32")]]
  3532. kernel void kernel_mul_mv_iq3_s_f32(
  3533. device const void * src0,
  3534. device const float * src1,
  3535. device float * dst,
  3536. constant int64_t & ne00,
  3537. constant int64_t & ne01,
  3538. constant int64_t & ne02,
  3539. constant uint64_t & nb00,
  3540. constant uint64_t & nb01,
  3541. constant uint64_t & nb02,
  3542. constant int64_t & ne10,
  3543. constant int64_t & ne11,
  3544. constant int64_t & ne12,
  3545. constant uint64_t & nb10,
  3546. constant uint64_t & nb11,
  3547. constant uint64_t & nb12,
  3548. constant int64_t & ne0,
  3549. constant int64_t & ne1,
  3550. constant uint & r2,
  3551. constant uint & r3,
  3552. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3553. uint3 tgpig[[threadgroup_position_in_grid]],
  3554. uint tiisg[[thread_index_in_simdgroup]],
  3555. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3556. kernel_mul_mv_iq3_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3557. }
  3558. void kernel_mul_mv_iq2_s_f32_impl(
  3559. device const void * src0,
  3560. device const float * src1,
  3561. device float * dst,
  3562. constant int64_t & ne00,
  3563. constant int64_t & ne01,
  3564. constant int64_t & ne02,
  3565. constant int64_t & ne10,
  3566. constant int64_t & ne12,
  3567. constant int64_t & ne0,
  3568. constant int64_t & ne1,
  3569. constant uint & r2,
  3570. constant uint & r3,
  3571. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3572. uint3 tgpig[[threadgroup_position_in_grid]],
  3573. uint tiisg[[thread_index_in_simdgroup]],
  3574. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3575. const int nb = ne00/QK_K;
  3576. const int r0 = tgpig.x;
  3577. const int r1 = tgpig.y;
  3578. const int im = tgpig.z;
  3579. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3580. const int ib_row = first_row * nb;
  3581. const uint i12 = im%ne12;
  3582. const uint i13 = im/ne12;
  3583. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3584. device const block_iq2_s * x = (device const block_iq2_s *) src0 + ib_row + offset0;
  3585. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3586. float yl[32];
  3587. float sumf[N_DST]={0.f}, all_sum;
  3588. const int nb32 = nb * (QK_K / 32);
  3589. //threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3590. //{
  3591. // int nval = 32;
  3592. // int pos = (32*sgitg + tiisg)*nval;
  3593. // for (int i = 0; i < nval; ++i) values[pos + i] = iq2s_grid[pos + i];
  3594. // threadgroup_barrier(mem_flags::mem_threadgroup);
  3595. //}
  3596. const int ix = tiisg;
  3597. device const float * y4 = y + 32 * ix;
  3598. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3599. for (int i = 0; i < 32; ++i) {
  3600. yl[i] = y4[i];
  3601. }
  3602. const int ibl = ib32 / (QK_K / 32);
  3603. const int ib = ib32 % (QK_K / 32);
  3604. device const block_iq2_s * xr = x + ibl;
  3605. device const uint8_t * qs = xr->qs + 4 * ib;
  3606. device const uint8_t * qh = xr->qh + ib;
  3607. device const uint8_t * sc = xr->scales + ib;
  3608. device const uint8_t * signs = qs + QK_K/8;
  3609. device const half * dh = &xr->d;
  3610. for (int row = 0; row < N_DST; row++) {
  3611. const float db = dh[0];
  3612. const float d1 = db * (0.5f + (sc[0] & 0xf));
  3613. const float d2 = db * (0.5f + (sc[0] >> 4));
  3614. float2 sum = {0};
  3615. for (int l = 0; l < 2; ++l) {
  3616. //const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3617. //const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3618. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3619. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3620. for (int j = 0; j < 8; ++j) {
  3621. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l+0] & kmask_iq2xs[j]);
  3622. sum[1] += yl[8*l + j + 16] * grid2[j] * select(1, -1, signs[l+2] & kmask_iq2xs[j]);
  3623. }
  3624. }
  3625. sumf[row] += d1 * sum[0] + d2 * sum[1];
  3626. dh += nb*sizeof(block_iq2_s)/2;
  3627. qs += nb*sizeof(block_iq2_s);
  3628. qh += nb*sizeof(block_iq2_s);
  3629. sc += nb*sizeof(block_iq2_s);
  3630. signs += nb*sizeof(block_iq2_s);
  3631. }
  3632. y4 += 32 * 32;
  3633. }
  3634. for (int row = 0; row < N_DST; ++row) {
  3635. all_sum = simd_sum(sumf[row]);
  3636. if (tiisg == 0) {
  3637. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3638. }
  3639. }
  3640. }
  3641. [[host_name("kernel_mul_mv_iq2_s_f32")]]
  3642. kernel void kernel_mul_mv_iq2_s_f32(
  3643. device const void * src0,
  3644. device const float * src1,
  3645. device float * dst,
  3646. constant int64_t & ne00,
  3647. constant int64_t & ne01,
  3648. constant int64_t & ne02,
  3649. constant uint64_t & nb00,
  3650. constant uint64_t & nb01,
  3651. constant uint64_t & nb02,
  3652. constant int64_t & ne10,
  3653. constant int64_t & ne11,
  3654. constant int64_t & ne12,
  3655. constant uint64_t & nb10,
  3656. constant uint64_t & nb11,
  3657. constant uint64_t & nb12,
  3658. constant int64_t & ne0,
  3659. constant int64_t & ne1,
  3660. constant uint & r2,
  3661. constant uint & r3,
  3662. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3663. uint3 tgpig[[threadgroup_position_in_grid]],
  3664. uint tiisg[[thread_index_in_simdgroup]],
  3665. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3666. kernel_mul_mv_iq2_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3667. }
  3668. void kernel_mul_mv_iq1_s_f32_impl(
  3669. device const void * src0,
  3670. device const float * src1,
  3671. device float * dst,
  3672. constant int64_t & ne00,
  3673. constant int64_t & ne01,
  3674. constant int64_t & ne02,
  3675. constant int64_t & ne10,
  3676. constant int64_t & ne12,
  3677. constant int64_t & ne0,
  3678. constant int64_t & ne1,
  3679. constant uint & r2,
  3680. constant uint & r3,
  3681. uint3 tgpig[[threadgroup_position_in_grid]],
  3682. uint tiisg[[thread_index_in_simdgroup]],
  3683. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3684. const int nb = ne00/QK_K;
  3685. const int r0 = tgpig.x;
  3686. const int r1 = tgpig.y;
  3687. const int im = tgpig.z;
  3688. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3689. const int ib_row = first_row * nb;
  3690. const uint i12 = im%ne12;
  3691. const uint i13 = im/ne12;
  3692. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3693. device const block_iq1_s * x = (device const block_iq1_s *) src0 + ib_row + offset0;
  3694. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3695. float yl[32];
  3696. float sumf[N_DST]={0.f}, all_sum;
  3697. const int nb32 = nb * (QK_K / 32);
  3698. const int ix = tiisg;
  3699. device const float * y4 = y + 32 * ix;
  3700. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3701. float sumy = 0;
  3702. for (int i = 0; i < 32; ++i) {
  3703. yl[i] = y4[i];
  3704. sumy += yl[i];
  3705. }
  3706. const int ibl = ib32 / (QK_K / 32);
  3707. const int ib = ib32 % (QK_K / 32);
  3708. device const block_iq1_s * xr = x + ibl;
  3709. device const uint8_t * qs = xr->qs + 4 * ib;
  3710. device const uint16_t * qh = xr->qh + ib;
  3711. device const half * dh = &xr->d;
  3712. for (int row = 0; row < N_DST; row++) {
  3713. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  3714. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 5) & 0x700)));
  3715. constant uint8_t * grid3 = (constant uint8_t *)(iq1s_grid_gpu + (qs[2] | ((qh[0] << 2) & 0x700)));
  3716. constant uint8_t * grid4 = (constant uint8_t *)(iq1s_grid_gpu + (qs[3] | ((qh[0] >> 1) & 0x700)));
  3717. float sum = 0;
  3718. for (int j = 0; j < 4; ++j) {
  3719. sum += yl[j+ 0] * (grid1[j] & 0xf) + yl[j+ 4] * (grid1[j] >> 4)
  3720. + yl[j+ 8] * (grid2[j] & 0xf) + yl[j+12] * (grid2[j] >> 4)
  3721. + yl[j+16] * (grid3[j] & 0xf) + yl[j+20] * (grid3[j] >> 4)
  3722. + yl[j+24] * (grid4[j] & 0xf) + yl[j+28] * (grid4[j] >> 4);
  3723. }
  3724. sumf[row] += (float)dh[0] * (sum + sumy * (qh[0] & 0x8000 ? -1 - IQ1S_DELTA : -1 + IQ1S_DELTA)) * (2*((qh[0] >> 12) & 7) + 1);
  3725. dh += nb*sizeof(block_iq1_s)/2;
  3726. qs += nb*sizeof(block_iq1_s);
  3727. qh += nb*sizeof(block_iq1_s)/2;
  3728. }
  3729. y4 += 32 * 32;
  3730. }
  3731. for (int row = 0; row < N_DST; ++row) {
  3732. all_sum = simd_sum(sumf[row]);
  3733. if (tiisg == 0) {
  3734. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3735. }
  3736. }
  3737. }
  3738. void kernel_mul_mv_iq1_m_f32_impl(
  3739. device const void * src0,
  3740. device const float * src1,
  3741. device float * dst,
  3742. constant int64_t & ne00,
  3743. constant int64_t & ne01,
  3744. constant int64_t & ne02,
  3745. constant int64_t & ne10,
  3746. constant int64_t & ne12,
  3747. constant int64_t & ne0,
  3748. constant int64_t & ne1,
  3749. constant uint & r2,
  3750. constant uint & r3,
  3751. uint3 tgpig[[threadgroup_position_in_grid]],
  3752. uint tiisg[[thread_index_in_simdgroup]],
  3753. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3754. const int nb = ne00/QK_K;
  3755. const int r0 = tgpig.x;
  3756. const int r1 = tgpig.y;
  3757. const int im = tgpig.z;
  3758. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3759. const int ib_row = first_row * nb;
  3760. const uint i12 = im%ne12;
  3761. const uint i13 = im/ne12;
  3762. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3763. device const block_iq1_m * x = (device const block_iq1_m *) src0 + ib_row + offset0;
  3764. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3765. float yl[32];
  3766. float sumf[N_DST]={0.f}, all_sum;
  3767. const int nb32 = nb * (QK_K / 32);
  3768. const int ix = tiisg;
  3769. device const float * y4 = y + 32 * ix;
  3770. #if QK_K != 64
  3771. iq1m_scale_t scale;
  3772. #endif
  3773. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3774. float4 sumy = {0.f};
  3775. for (int i = 0; i < 8; ++i) {
  3776. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  3777. yl[i+ 8] = y4[i+ 8]; sumy[1] += yl[i+ 8];
  3778. yl[i+16] = y4[i+16]; sumy[2] += yl[i+16];
  3779. yl[i+24] = y4[i+24]; sumy[3] += yl[i+24];
  3780. }
  3781. const int ibl = ib32 / (QK_K / 32);
  3782. const int ib = ib32 % (QK_K / 32);
  3783. device const block_iq1_m * xr = x + ibl;
  3784. device const uint8_t * qs = xr->qs + 4 * ib;
  3785. device const uint8_t * qh = xr->qh + 2 * ib;
  3786. device const uint16_t * sc = (device const uint16_t *)xr->scales;
  3787. for (int row = 0; row < N_DST; row++) {
  3788. #if QK_K != 64
  3789. scale.u16 = (sc[0] >> 12) | ((sc[1] >> 8) & 0x00f0) | ((sc[2] >> 4) & 0x0f00) | (sc[3] & 0xf000);
  3790. #endif
  3791. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  3792. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 4) & 0x700)));
  3793. constant uint8_t * grid3 = (constant uint8_t *)(iq1s_grid_gpu + (qs[2] | ((qh[1] << 8) & 0x700)));
  3794. constant uint8_t * grid4 = (constant uint8_t *)(iq1s_grid_gpu + (qs[3] | ((qh[1] << 4) & 0x700)));
  3795. float2 sum = {0.f};
  3796. for (int j = 0; j < 4; ++j) {
  3797. sum[0] += yl[j+ 0] * (grid1[j] & 0xf) + yl[j+ 4] * (grid1[j] >> 4)
  3798. + yl[j+ 8] * (grid2[j] & 0xf) + yl[j+12] * (grid2[j] >> 4);
  3799. sum[1] += yl[j+16] * (grid3[j] & 0xf) + yl[j+20] * (grid3[j] >> 4)
  3800. + yl[j+24] * (grid4[j] & 0xf) + yl[j+28] * (grid4[j] >> 4);
  3801. }
  3802. const float delta1 = sumy[0] * (qh[0] & 0x08 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA) + sumy[1] * (qh[0] & 0x80 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  3803. const float delta2 = sumy[2] * (qh[1] & 0x08 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA) + sumy[3] * (qh[1] & 0x80 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  3804. #if QK_K == 64
  3805. const float d = (float) *((device const half *)(sc - 1));
  3806. sumf[row] += d * ((sum[0] + delta1) * (2*((sc[0] >> (8*(ib%2)+0)) & 0xf) + 1) +
  3807. (sum[1] + delta2) * (2*((sc[0] >> (8*(ib%2)+4)) & 0xf) + 1));
  3808. #else
  3809. sumf[row] += (float)scale.f16 * ((sum[0] + delta1) * (2*((sc[ib/2] >> (6*(ib%2)+0)) & 7) + 1) +
  3810. (sum[1] + delta2) * (2*((sc[ib/2] >> (6*(ib%2)+3)) & 7) + 1));
  3811. #endif
  3812. sc += nb*sizeof(block_iq1_m)/2;
  3813. qs += nb*sizeof(block_iq1_m);
  3814. qh += nb*sizeof(block_iq1_m);
  3815. }
  3816. y4 += 32 * 32;
  3817. }
  3818. for (int row = 0; row < N_DST; ++row) {
  3819. all_sum = simd_sum(sumf[row]);
  3820. if (tiisg == 0) {
  3821. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3822. }
  3823. }
  3824. }
  3825. void kernel_mul_mv_iq4_nl_f32_impl(
  3826. device const void * src0,
  3827. device const float * src1,
  3828. device float * dst,
  3829. constant int64_t & ne00,
  3830. constant int64_t & ne01,
  3831. constant int64_t & ne02,
  3832. constant int64_t & ne10,
  3833. constant int64_t & ne12,
  3834. constant int64_t & ne0,
  3835. constant int64_t & ne1,
  3836. constant uint & r2,
  3837. constant uint & r3,
  3838. threadgroup float * shared_values [[threadgroup(0)]],
  3839. uint3 tgpig[[threadgroup_position_in_grid]],
  3840. uint tiisg[[thread_index_in_simdgroup]],
  3841. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3842. const int nb = ne00/QK4_NL;
  3843. const int r0 = tgpig.x;
  3844. const int r1 = tgpig.y;
  3845. const int im = tgpig.z;
  3846. const int first_row = (r0 * 2 + sgitg) * 2;
  3847. const int ib_row = first_row * nb;
  3848. const uint i12 = im%ne12;
  3849. const uint i13 = im/ne12;
  3850. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3851. device const block_iq4_nl * x = (device const block_iq4_nl *) src0 + ib_row + offset0;
  3852. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3853. const int ix = tiisg/2; // 0...15
  3854. const int it = tiisg%2; // 0 or 1
  3855. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3856. threadgroup_barrier(mem_flags::mem_threadgroup);
  3857. float4 yl[4];
  3858. float sumf[2]={0.f}, all_sum;
  3859. device const float * yb = y + ix * QK4_NL + it * 8;
  3860. uint32_t aux32[2];
  3861. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3862. float4 qf1, qf2;
  3863. for (int ib = ix; ib < nb; ib += 16) {
  3864. device const float4 * y4 = (device const float4 *)yb;
  3865. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3866. for (int row = 0; row < 2; ++row) {
  3867. device const block_iq4_nl & xb = x[row*nb + ib];
  3868. device const uint16_t * q4 = (device const uint16_t *)(xb.qs + 8*it);
  3869. float4 acc1 = {0.f}, acc2 = {0.f};
  3870. aux32[0] = q4[0] | (q4[1] << 16);
  3871. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3872. aux32[0] &= 0x0f0f0f0f;
  3873. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3874. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3875. acc1 += yl[0] * qf1;
  3876. acc2 += yl[1] * qf2;
  3877. aux32[0] = q4[2] | (q4[3] << 16);
  3878. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3879. aux32[0] &= 0x0f0f0f0f;
  3880. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3881. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3882. acc1 += yl[2] * qf1;
  3883. acc2 += yl[3] * qf2;
  3884. acc1 += acc2;
  3885. sumf[row] += (float)xb.d * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3886. }
  3887. yb += 16 * QK4_NL;
  3888. }
  3889. for (int row = 0; row < 2; ++row) {
  3890. all_sum = simd_sum(sumf[row]);
  3891. if (tiisg == 0) {
  3892. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3893. }
  3894. }
  3895. }
  3896. #if QK_K != 64
  3897. void kernel_mul_mv_iq4_xs_f32_impl(
  3898. device const void * src0,
  3899. device const float * src1,
  3900. device float * dst,
  3901. constant int64_t & ne00,
  3902. constant int64_t & ne01,
  3903. constant int64_t & ne02,
  3904. constant int64_t & ne10,
  3905. constant int64_t & ne12,
  3906. constant int64_t & ne0,
  3907. constant int64_t & ne1,
  3908. constant uint & r2,
  3909. constant uint & r3,
  3910. threadgroup float * shared_values [[threadgroup(0)]],
  3911. uint3 tgpig[[threadgroup_position_in_grid]],
  3912. uint tiisg[[thread_index_in_simdgroup]],
  3913. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3914. const int nb = ne00/QK_K;
  3915. const int r0 = tgpig.x;
  3916. const int r1 = tgpig.y;
  3917. const int im = tgpig.z;
  3918. const int first_row = (r0 * 2 + sgitg) * 2;
  3919. const int ib_row = first_row * nb;
  3920. const uint i12 = im%ne12;
  3921. const uint i13 = im/ne12;
  3922. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3923. device const block_iq4_xs * x = (device const block_iq4_xs *) src0 + ib_row + offset0;
  3924. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3925. const int ix = tiisg/16; // 0 or 1
  3926. const int it = tiisg%16; // 0...15
  3927. const int ib = it/2;
  3928. const int il = it%2;
  3929. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3930. threadgroup_barrier(mem_flags::mem_threadgroup);
  3931. float4 yl[4];
  3932. float sumf[2]={0.f}, all_sum;
  3933. device const float * yb = y + ix * QK_K + ib * 32 + il * 8;
  3934. uint32_t aux32[2];
  3935. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3936. float4 qf1, qf2;
  3937. for (int ibl = ix; ibl < nb; ibl += 2) {
  3938. device const float4 * y4 = (device const float4 *)yb;
  3939. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3940. for (int row = 0; row < 2; ++row) {
  3941. device const block_iq4_xs & xb = x[row*nb + ibl];
  3942. device const uint32_t * q4 = (device const uint32_t *)(xb.qs + 16*ib + 8*il);
  3943. float4 acc1 = {0.f}, acc2 = {0.f};
  3944. aux32[0] = q4[0] & 0x0f0f0f0f;
  3945. aux32[1] = (q4[0] >> 4) & 0x0f0f0f0f;
  3946. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3947. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3948. acc1 += yl[0] * qf1;
  3949. acc2 += yl[1] * qf2;
  3950. aux32[0] = q4[1] & 0x0f0f0f0f;
  3951. aux32[1] = (q4[1] >> 4) & 0x0f0f0f0f;
  3952. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3953. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3954. acc1 += yl[2] * qf1;
  3955. acc2 += yl[3] * qf2;
  3956. acc1 += acc2;
  3957. const int ls = (((xb.scales_l[ib/2] >> 4*(ib%2)) & 0xf) | (((xb.scales_h >> 2*ib) & 3) << 4)) - 32;
  3958. sumf[row] += (float)xb.d * ls * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3959. }
  3960. yb += 2 * QK_K;
  3961. }
  3962. for (int row = 0; row < 2; ++row) {
  3963. all_sum = simd_sum(sumf[row]);
  3964. if (tiisg == 0) {
  3965. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3966. }
  3967. }
  3968. }
  3969. #endif
  3970. [[host_name("kernel_mul_mv_iq1_s_f32")]]
  3971. kernel void kernel_mul_mv_iq1_s_f32(
  3972. device const void * src0,
  3973. device const float * src1,
  3974. device float * dst,
  3975. constant int64_t & ne00,
  3976. constant int64_t & ne01,
  3977. constant int64_t & ne02,
  3978. constant uint64_t & nb00,
  3979. constant uint64_t & nb01,
  3980. constant uint64_t & nb02,
  3981. constant int64_t & ne10,
  3982. constant int64_t & ne11,
  3983. constant int64_t & ne12,
  3984. constant uint64_t & nb10,
  3985. constant uint64_t & nb11,
  3986. constant uint64_t & nb12,
  3987. constant int64_t & ne0,
  3988. constant int64_t & ne1,
  3989. constant uint & r2,
  3990. constant uint & r3,
  3991. uint3 tgpig[[threadgroup_position_in_grid]],
  3992. uint tiisg[[thread_index_in_simdgroup]],
  3993. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3994. kernel_mul_mv_iq1_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3995. }
  3996. [[host_name("kernel_mul_mv_iq1_m_f32")]]
  3997. kernel void kernel_mul_mv_iq1_m_f32(
  3998. device const void * src0,
  3999. device const float * src1,
  4000. device float * dst,
  4001. constant int64_t & ne00,
  4002. constant int64_t & ne01,
  4003. constant int64_t & ne02,
  4004. constant uint64_t & nb00,
  4005. constant uint64_t & nb01,
  4006. constant uint64_t & nb02,
  4007. constant int64_t & ne10,
  4008. constant int64_t & ne11,
  4009. constant int64_t & ne12,
  4010. constant uint64_t & nb10,
  4011. constant uint64_t & nb11,
  4012. constant uint64_t & nb12,
  4013. constant int64_t & ne0,
  4014. constant int64_t & ne1,
  4015. constant uint & r2,
  4016. constant uint & r3,
  4017. uint3 tgpig[[threadgroup_position_in_grid]],
  4018. uint tiisg[[thread_index_in_simdgroup]],
  4019. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4020. kernel_mul_mv_iq1_m_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  4021. }
  4022. [[host_name("kernel_mul_mv_iq4_nl_f32")]]
  4023. kernel void kernel_mul_mv_iq4_nl_f32(
  4024. device const void * src0,
  4025. device const float * src1,
  4026. device float * dst,
  4027. constant int64_t & ne00,
  4028. constant int64_t & ne01,
  4029. constant int64_t & ne02,
  4030. constant uint64_t & nb00,
  4031. constant uint64_t & nb01,
  4032. constant uint64_t & nb02,
  4033. constant int64_t & ne10,
  4034. constant int64_t & ne11,
  4035. constant int64_t & ne12,
  4036. constant uint64_t & nb10,
  4037. constant uint64_t & nb11,
  4038. constant uint64_t & nb12,
  4039. constant int64_t & ne0,
  4040. constant int64_t & ne1,
  4041. constant uint & r2,
  4042. constant uint & r3,
  4043. threadgroup float * shared_values [[threadgroup(0)]],
  4044. uint3 tgpig[[threadgroup_position_in_grid]],
  4045. uint tiisg[[thread_index_in_simdgroup]],
  4046. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4047. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4048. }
  4049. [[host_name("kernel_mul_mv_iq4_xs_f32")]]
  4050. kernel void kernel_mul_mv_iq4_xs_f32(
  4051. device const void * src0,
  4052. device const float * src1,
  4053. device float * dst,
  4054. constant int64_t & ne00,
  4055. constant int64_t & ne01,
  4056. constant int64_t & ne02,
  4057. constant uint64_t & nb00,
  4058. constant uint64_t & nb01,
  4059. constant uint64_t & nb02,
  4060. constant int64_t & ne10,
  4061. constant int64_t & ne11,
  4062. constant int64_t & ne12,
  4063. constant uint64_t & nb10,
  4064. constant uint64_t & nb11,
  4065. constant uint64_t & nb12,
  4066. constant int64_t & ne0,
  4067. constant int64_t & ne1,
  4068. constant uint & r2,
  4069. constant uint & r3,
  4070. threadgroup float * shared_values [[threadgroup(0)]],
  4071. uint3 tgpig[[threadgroup_position_in_grid]],
  4072. uint tiisg[[thread_index_in_simdgroup]],
  4073. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4074. #if QK_K == 64
  4075. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4076. #else
  4077. kernel_mul_mv_iq4_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4078. #endif
  4079. }
  4080. //============================= templates and their specializations =============================
  4081. // NOTE: this is not dequantizing - we are simply fitting the template
  4082. template <typename type4x4>
  4083. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  4084. float4x4 temp = *(((device float4x4 *)src));
  4085. for (int i = 0; i < 16; i++){
  4086. reg[i/4][i%4] = temp[i/4][i%4];
  4087. }
  4088. }
  4089. template <typename type4x4>
  4090. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  4091. half4x4 temp = *(((device half4x4 *)src));
  4092. for (int i = 0; i < 16; i++){
  4093. reg[i/4][i%4] = temp[i/4][i%4];
  4094. }
  4095. }
  4096. template <typename type4x4>
  4097. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  4098. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  4099. const float d1 = il ? (xb->d / 16.h) : xb->d;
  4100. const float d2 = d1 / 256.f;
  4101. const float md = -8.h * xb->d;
  4102. const ushort mask0 = il ? 0x00F0 : 0x000F;
  4103. const ushort mask1 = mask0 << 8;
  4104. for (int i=0;i<8;i++) {
  4105. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  4106. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  4107. }
  4108. }
  4109. template <typename type4x4>
  4110. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  4111. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  4112. const float d1 = il ? (xb->d / 16.h) : xb->d;
  4113. const float d2 = d1 / 256.f;
  4114. const float m = xb->m;
  4115. const ushort mask0 = il ? 0x00F0 : 0x000F;
  4116. const ushort mask1 = mask0 << 8;
  4117. for (int i=0;i<8;i++) {
  4118. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  4119. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  4120. }
  4121. }
  4122. template <typename type4x4>
  4123. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  4124. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  4125. const float d = xb->d;
  4126. const float md = -16.h * xb->d;
  4127. const ushort mask = il ? 0x00F0 : 0x000F;
  4128. const uint32_t qh = *((device const uint32_t *)xb->qh);
  4129. const int x_mv = il ? 4 : 0;
  4130. const int gh_mv = il ? 12 : 0;
  4131. const int gh_bk = il ? 0 : 4;
  4132. for (int i = 0; i < 8; i++) {
  4133. // extract the 5-th bits for x0 and x1
  4134. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4135. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4136. // combine the 4-bits from qs with the 5th bit
  4137. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4138. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4139. reg[i/2][2*(i%2)+0] = d * x0 + md;
  4140. reg[i/2][2*(i%2)+1] = d * x1 + md;
  4141. }
  4142. }
  4143. template <typename type4x4>
  4144. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  4145. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  4146. const float d = xb->d;
  4147. const float m = xb->m;
  4148. const ushort mask = il ? 0x00F0 : 0x000F;
  4149. const uint32_t qh = *((device const uint32_t *)xb->qh);
  4150. const int x_mv = il ? 4 : 0;
  4151. const int gh_mv = il ? 12 : 0;
  4152. const int gh_bk = il ? 0 : 4;
  4153. for (int i = 0; i < 8; i++) {
  4154. // extract the 5-th bits for x0 and x1
  4155. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4156. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4157. // combine the 4-bits from qs with the 5th bit
  4158. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4159. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4160. reg[i/2][2*(i%2)+0] = d * x0 + m;
  4161. reg[i/2][2*(i%2)+1] = d * x1 + m;
  4162. }
  4163. }
  4164. template <typename type4x4>
  4165. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  4166. device const int8_t * qs = ((device const int8_t *)xb->qs);
  4167. const half d = xb->d;
  4168. for (int i = 0; i < 16; i++) {
  4169. reg[i/4][i%4] = (qs[i + 16*il] * d);
  4170. }
  4171. }
  4172. template <typename type4x4>
  4173. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  4174. const float d = xb->d;
  4175. const float min = xb->dmin;
  4176. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4177. float dl, ml;
  4178. uint8_t sc = xb->scales[il];
  4179. #if QK_K == 256
  4180. q = q + 32*(il/8) + 16*(il&1);
  4181. il = (il/2)%4;
  4182. #endif
  4183. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4184. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4185. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  4186. for (int i = 0; i < 16; ++i) {
  4187. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4188. }
  4189. }
  4190. template <typename type4x4>
  4191. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  4192. const half d_all = xb->d;
  4193. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4194. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  4195. device const int8_t * scales = (device const int8_t *)xb->scales;
  4196. #if QK_K == 256
  4197. q = q + 32 * (il/8) + 16 * (il&1);
  4198. h = h + 16 * (il&1);
  4199. uint8_t m = 1 << (il/2);
  4200. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  4201. ((il/4)>0 ? 12 : 3);
  4202. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  4203. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  4204. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  4205. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  4206. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  4207. const float ml = 4.f * dl;
  4208. il = (il/2) & 3;
  4209. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4210. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4211. dl *= coef;
  4212. for (int i = 0; i < 16; ++i) {
  4213. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  4214. }
  4215. #else
  4216. float kcoef = il&1 ? 1.f/16.f : 1.f;
  4217. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  4218. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  4219. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4220. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4221. uint8_t m = 1<<(il*2);
  4222. for (int i = 0; i < 16; ++i) {
  4223. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  4224. }
  4225. #endif
  4226. }
  4227. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  4228. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  4229. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  4230. }
  4231. template <typename type4x4>
  4232. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  4233. device const uchar * q = xb->qs;
  4234. #if QK_K == 256
  4235. short is = (il/4) * 2;
  4236. q = q + (il/4) * 32 + 16 * (il&1);
  4237. il = il & 3;
  4238. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4239. const float d = il < 2 ? xb->d : xb->d / 16.h;
  4240. const float min = xb->dmin;
  4241. const float dl = d * sc[0];
  4242. const float ml = min * sc[1];
  4243. #else
  4244. (void) get_scale_min_k4_just2;
  4245. q = q + 16 * (il&1);
  4246. device const uint8_t * s = xb->scales;
  4247. device const half2 * dh = (device const half2 *)xb->d;
  4248. const float2 d = (float2)dh[0];
  4249. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  4250. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  4251. #endif
  4252. const ushort mask = il<2 ? 0x0F : 0xF0;
  4253. for (int i = 0; i < 16; ++i) {
  4254. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4255. }
  4256. }
  4257. template <typename type4x4>
  4258. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  4259. device const uint8_t * q = xb->qs;
  4260. device const uint8_t * qh = xb->qh;
  4261. #if QK_K == 256
  4262. short is = (il/4) * 2;
  4263. q = q + 32 * (il/4) + 16 * (il&1);
  4264. qh = qh + 16 * (il&1);
  4265. uint8_t ul = 1 << (il/2);
  4266. il = il & 3;
  4267. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4268. const float d = il < 2 ? xb->d : xb->d / 16.f;
  4269. const float min = xb->dmin;
  4270. const float dl = d * sc[0];
  4271. const float ml = min * sc[1];
  4272. const ushort mask = il<2 ? 0x0F : 0xF0;
  4273. const float qh_val = il<2 ? 16.f : 256.f;
  4274. for (int i = 0; i < 16; ++i) {
  4275. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  4276. }
  4277. #else
  4278. q = q + 16 * (il&1);
  4279. device const int8_t * s = xb->scales;
  4280. const float dl = xb->d * s[il];
  4281. uint8_t m = 1<<(il*2);
  4282. const float coef = il<2 ? 1.f : 1.f/16.f;
  4283. const ushort mask = il<2 ? 0x0F : 0xF0;
  4284. for (int i = 0; i < 16; ++i) {
  4285. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  4286. }
  4287. #endif
  4288. }
  4289. template <typename type4x4>
  4290. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  4291. const half d_all = xb->d;
  4292. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  4293. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  4294. device const int8_t * scales = (device const int8_t *)xb->scales;
  4295. #if QK_K == 256
  4296. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  4297. qh = qh + 32*(il/8) + 16*(il&1);
  4298. float sc = scales[(il%2) + 2 * ((il/2))];
  4299. il = (il/2) & 3;
  4300. #else
  4301. ql = ql + 16 * (il&1);
  4302. float sc = scales[il];
  4303. #endif
  4304. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4305. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  4306. const float coef = il>1 ? 1.f/16.f : 1.f;
  4307. const float ml = d_all * sc * 32.f;
  4308. const float dl = d_all * sc * coef;
  4309. for (int i = 0; i < 16; ++i) {
  4310. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  4311. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  4312. reg[i/4][i%4] = dl * q - ml;
  4313. }
  4314. }
  4315. template <typename type4x4>
  4316. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  4317. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4318. const float d = xb->d;
  4319. const int ib32 = il/2;
  4320. il = il%2;
  4321. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4322. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  4323. device const uint16_t * q2 = xb->qs + 4*ib32;
  4324. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  4325. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  4326. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  4327. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  4328. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  4329. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  4330. for (int i = 0; i < 8; ++i) {
  4331. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4332. }
  4333. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  4334. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  4335. for (int i = 0; i < 8; ++i) {
  4336. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4337. }
  4338. }
  4339. template <typename type4x4>
  4340. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  4341. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4342. const float d = xb->d;
  4343. const int ib32 = il/2;
  4344. il = il%2;
  4345. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4346. device const uint16_t * q2 = xb->qs + 4*ib32;
  4347. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4348. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  4349. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  4350. for (int i = 0; i < 8; ++i) {
  4351. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4352. }
  4353. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  4354. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  4355. for (int i = 0; i < 8; ++i) {
  4356. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4357. }
  4358. }
  4359. template <typename type4x4>
  4360. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  4361. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4362. const float d = xb->d;
  4363. const int ib32 = il/2;
  4364. il = il%2;
  4365. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4366. device const uint8_t * q3 = xb->qs + 8*ib32;
  4367. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  4368. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  4369. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  4370. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  4371. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  4372. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  4373. for (int i = 0; i < 4; ++i) {
  4374. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4375. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4376. }
  4377. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  4378. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  4379. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  4380. for (int i = 0; i < 4; ++i) {
  4381. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4382. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4383. }
  4384. }
  4385. template <typename type4x4>
  4386. void dequantize_iq3_s(device const block_iq3_s * xb, short il, thread type4x4 & reg) {
  4387. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4388. const float d = xb->d;
  4389. const int ib32 = il/2;
  4390. il = il%2;
  4391. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4392. device const uint8_t * qs = xb->qs + 8*ib32;
  4393. device const uint8_t * signs = xb->signs + 4*ib32 + 2*il;
  4394. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4395. const float dl = d * (1 + 2*((xb->scales[ib32/2] >> 4*(ib32%2)) & 0xf));
  4396. constant uint8_t * grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+0] | ((qh << 8) & 256)));
  4397. constant uint8_t * grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+1] | ((qh << 7) & 256)));
  4398. for (int i = 0; i < 4; ++i) {
  4399. reg[0][i] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i+0]);
  4400. reg[1][i] = dl * grid2[i] * select(1, -1, signs[0] & kmask_iq2xs[i+4]);
  4401. }
  4402. grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+2] | ((qh << 6) & 256)));
  4403. grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+3] | ((qh << 5) & 256)));
  4404. for (int i = 0; i < 4; ++i) {
  4405. reg[2][i] = dl * grid1[i] * select(1, -1, signs[1] & kmask_iq2xs[i+0]);
  4406. reg[3][i] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i+4]);
  4407. }
  4408. }
  4409. template <typename type4x4>
  4410. void dequantize_iq2_s(device const block_iq2_s * xb, short il, thread type4x4 & reg) {
  4411. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4412. const float d = xb->d;
  4413. const int ib32 = il/2;
  4414. il = il%2;
  4415. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4416. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4417. device const uint8_t * signs = qs + QK_K/8;
  4418. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4419. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4420. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[0] | ((qh << 8) & 0x300)));
  4421. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[1] | ((qh << 6) & 0x300)));
  4422. for (int i = 0; i < 8; ++i) {
  4423. reg[i/4+0][i%4] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i]);
  4424. reg[i/4+2][i%4] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i]);
  4425. }
  4426. }
  4427. template <typename type4x4>
  4428. void dequantize_iq1_s(device const block_iq1_s * xb, short il, thread type4x4 & reg) {
  4429. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4430. const int ib32 = il/2;
  4431. il = il%2;
  4432. const float d = xb->d;
  4433. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4434. device const uint16_t * qh = xb->qh;
  4435. const float dl = d * (2*((qh[ib32] >> 12) & 7) + 1);
  4436. const float ml = dl * (qh[ib32] & 0x8000 ? -1 - IQ1S_DELTA : -1 + IQ1S_DELTA);
  4437. const uint16_t h = qh[ib32] >> 6*il;
  4438. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((h << 8) & 0x700)));
  4439. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((h << 5) & 0x700)));
  4440. for (int i = 0; i < 4; ++i) {
  4441. reg[0][i] = dl * (grid1[i] & 0xf) + ml;
  4442. reg[1][i] = dl * (grid1[i] >> 4) + ml;
  4443. reg[2][i] = dl * (grid2[i] & 0xf) + ml;
  4444. reg[3][i] = dl * (grid2[i] >> 4) + ml;
  4445. }
  4446. }
  4447. template <typename type4x4>
  4448. void dequantize_iq1_m(device const block_iq1_m * xb, short il, thread type4x4 & reg) {
  4449. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4450. const int ib32 = il/2;
  4451. il = il%2;
  4452. device const uint16_t * sc = (device const uint16_t *)xb->scales;
  4453. #if QK_K == 64
  4454. const float d = xb->d;
  4455. #else
  4456. iq1m_scale_t scale;
  4457. scale.u16 = (sc[0] >> 12) | ((sc[1] >> 8) & 0x00f0) | ((sc[2] >> 4) & 0x0f00) | (sc[3] & 0xf000);
  4458. const float d = scale.f16;
  4459. #endif
  4460. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4461. device const uint8_t * qh = xb->qh + 2*ib32 + il;
  4462. #if QK_K == 64
  4463. const float dl = d * (2*((sc[ib32/2] >> (8*(ib32%2)+4*il)) & 0xf) + 1);
  4464. #else
  4465. const float dl = d * (2*((sc[ib32/2] >> (6*(ib32%2)+3*il)) & 7) + 1);
  4466. #endif
  4467. const float ml1 = dl * (qh[0] & 0x08 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  4468. const float ml2 = dl * (qh[0] & 0x80 ? -1 - IQ1M_DELTA : -1 + IQ1M_DELTA);
  4469. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  4470. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 4) & 0x700)));
  4471. for (int i = 0; i < 4; ++i) {
  4472. reg[0][i] = dl * (grid1[i] & 0xf) + ml1;
  4473. reg[1][i] = dl * (grid1[i] >> 4) + ml1;
  4474. reg[2][i] = dl * (grid2[i] & 0xf) + ml2;
  4475. reg[3][i] = dl * (grid2[i] >> 4) + ml2;
  4476. }
  4477. }
  4478. template <typename type4x4>
  4479. void dequantize_iq4_nl(device const block_iq4_nl * xb, short il, thread type4x4 & reg) {
  4480. device const uint16_t * q4 = (device const uint16_t *)xb->qs;
  4481. const float d = xb->d;
  4482. uint32_t aux32;
  4483. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4484. for (int i = 0; i < 4; ++i) {
  4485. aux32 = ((q4[2*i] | (q4[2*i+1] << 16)) >> 4*il) & 0x0f0f0f0f;
  4486. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4487. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4488. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4489. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4490. }
  4491. }
  4492. template <typename type4x4>
  4493. void dequantize_iq4_xs(device const block_iq4_xs * xb, short il, thread type4x4 & reg) {
  4494. #if QK_K == 64
  4495. dequantize_iq4_nl(xb, il, reg);
  4496. #else
  4497. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4498. const int ib32 = il/2;
  4499. il = il%2;
  4500. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4501. device const uint32_t * q4 = (device const uint32_t *)xb->qs + 4*ib32;
  4502. const int ls = ((xb->scales_l[ib32/2] >> 4*(ib32%2)) & 0xf) | (((xb->scales_h >> 2*ib32) & 3) << 4);
  4503. const float d = (float)xb->d * (ls - 32);
  4504. uint32_t aux32;
  4505. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4506. for (int i = 0; i < 4; ++i) {
  4507. aux32 = (q4[i] >> 4*il) & 0x0f0f0f0f;
  4508. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4509. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4510. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4511. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4512. }
  4513. #endif
  4514. }
  4515. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  4516. kernel void kernel_get_rows(
  4517. device const void * src0,
  4518. device const char * src1,
  4519. device float * dst,
  4520. constant int64_t & ne00,
  4521. constant uint64_t & nb01,
  4522. constant uint64_t & nb02,
  4523. constant int64_t & ne10,
  4524. constant uint64_t & nb10,
  4525. constant uint64_t & nb11,
  4526. constant uint64_t & nb1,
  4527. constant uint64_t & nb2,
  4528. uint3 tgpig[[threadgroup_position_in_grid]],
  4529. uint tiitg[[thread_index_in_threadgroup]],
  4530. uint3 tptg [[threads_per_threadgroup]]) {
  4531. //const int64_t i = tgpig;
  4532. //const int64_t r = ((device int32_t *) src1)[i];
  4533. const int64_t i10 = tgpig.x;
  4534. const int64_t i11 = tgpig.y;
  4535. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4536. const int64_t i02 = i11;
  4537. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  4538. float4x4 temp;
  4539. dequantize_func(
  4540. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  4541. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  4542. }
  4543. }
  4544. kernel void kernel_get_rows_f32(
  4545. device const void * src0,
  4546. device const char * src1,
  4547. device float * dst,
  4548. constant int64_t & ne00,
  4549. constant uint64_t & nb01,
  4550. constant uint64_t & nb02,
  4551. constant int64_t & ne10,
  4552. constant uint64_t & nb10,
  4553. constant uint64_t & nb11,
  4554. constant uint64_t & nb1,
  4555. constant uint64_t & nb2,
  4556. uint3 tgpig[[threadgroup_position_in_grid]],
  4557. uint tiitg[[thread_index_in_threadgroup]],
  4558. uint3 tptg [[threads_per_threadgroup]]) {
  4559. const int64_t i10 = tgpig.x;
  4560. const int64_t i11 = tgpig.y;
  4561. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4562. const int64_t i02 = i11;
  4563. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4564. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4565. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4566. }
  4567. }
  4568. kernel void kernel_get_rows_f16(
  4569. device const void * src0,
  4570. device const char * src1,
  4571. device float * dst,
  4572. constant int64_t & ne00,
  4573. constant uint64_t & nb01,
  4574. constant uint64_t & nb02,
  4575. constant int64_t & ne10,
  4576. constant uint64_t & nb10,
  4577. constant uint64_t & nb11,
  4578. constant uint64_t & nb1,
  4579. constant uint64_t & nb2,
  4580. uint3 tgpig[[threadgroup_position_in_grid]],
  4581. uint tiitg[[thread_index_in_threadgroup]],
  4582. uint3 tptg [[threads_per_threadgroup]]) {
  4583. const int64_t i10 = tgpig.x;
  4584. const int64_t i11 = tgpig.y;
  4585. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4586. const int64_t i02 = i11;
  4587. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4588. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4589. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4590. }
  4591. }
  4592. kernel void kernel_get_rows_i32(
  4593. device const void * src0,
  4594. device const char * src1,
  4595. device int32_t * dst,
  4596. constant int64_t & ne00,
  4597. constant uint64_t & nb01,
  4598. constant uint64_t & nb02,
  4599. constant int64_t & ne10,
  4600. constant uint64_t & nb10,
  4601. constant uint64_t & nb11,
  4602. constant uint64_t & nb1,
  4603. constant uint64_t & nb2,
  4604. uint3 tgpig[[threadgroup_position_in_grid]],
  4605. uint tiitg[[thread_index_in_threadgroup]],
  4606. uint3 tptg [[threads_per_threadgroup]]) {
  4607. const int64_t i10 = tgpig.x;
  4608. const int64_t i11 = tgpig.y;
  4609. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4610. const int64_t i02 = i11;
  4611. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4612. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4613. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4614. }
  4615. }
  4616. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  4617. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  4618. #define BLOCK_SIZE_K 32
  4619. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  4620. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  4621. #define THREAD_PER_BLOCK 128
  4622. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  4623. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  4624. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  4625. #define SG_MAT_ROW 8
  4626. // each block_q contains 16*nl weights
  4627. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4628. void kernel_mul_mm_impl(device const uchar * src0,
  4629. device const uchar * src1,
  4630. device float * dst,
  4631. constant int64_t & ne00,
  4632. constant int64_t & ne02,
  4633. constant uint64_t & nb01,
  4634. constant uint64_t & nb02,
  4635. constant int64_t & ne12,
  4636. constant uint64_t & nb10,
  4637. constant uint64_t & nb11,
  4638. constant uint64_t & nb12,
  4639. constant int64_t & ne0,
  4640. constant int64_t & ne1,
  4641. constant uint & r2,
  4642. constant uint & r3,
  4643. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4644. uint3 tgpig[[threadgroup_position_in_grid]],
  4645. uint tiitg[[thread_index_in_threadgroup]],
  4646. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4647. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4648. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4649. const uint r0 = tgpig.y;
  4650. const uint r1 = tgpig.x;
  4651. const uint im = tgpig.z;
  4652. // if this block is of 64x32 shape or smaller
  4653. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4654. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4655. // a thread shouldn't load data outside of the matrix
  4656. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4657. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4658. simdgroup_half8x8 ma[4];
  4659. simdgroup_float8x8 mb[2];
  4660. simdgroup_float8x8 c_res[8];
  4661. for (int i = 0; i < 8; i++){
  4662. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4663. }
  4664. short il = (tiitg % THREAD_PER_ROW);
  4665. const uint i12 = im%ne12;
  4666. const uint i13 = im/ne12;
  4667. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4668. ushort offset1 = il/nl;
  4669. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4670. device const float * y = (device const float *)(src1
  4671. + nb12 * im
  4672. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4673. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4674. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4675. // load data and store to threadgroup memory
  4676. half4x4 temp_a;
  4677. dequantize_func(x, il, temp_a);
  4678. threadgroup_barrier(mem_flags::mem_threadgroup);
  4679. #pragma unroll(16)
  4680. for (int i = 0; i < 16; i++) {
  4681. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4682. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4683. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4684. }
  4685. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4686. il = (il + 2 < nl) ? il + 2 : il % 2;
  4687. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4688. y += BLOCK_SIZE_K;
  4689. threadgroup_barrier(mem_flags::mem_threadgroup);
  4690. // load matrices from threadgroup memory and conduct outer products
  4691. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4692. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4693. #pragma unroll(4)
  4694. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4695. #pragma unroll(4)
  4696. for (int i = 0; i < 4; i++) {
  4697. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4698. }
  4699. simdgroup_barrier(mem_flags::mem_none);
  4700. #pragma unroll(2)
  4701. for (int i = 0; i < 2; i++) {
  4702. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4703. }
  4704. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4705. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4706. #pragma unroll(8)
  4707. for (int i = 0; i < 8; i++){
  4708. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4709. }
  4710. }
  4711. }
  4712. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4713. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4714. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4715. for (int i = 0; i < 8; i++) {
  4716. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4717. }
  4718. } else {
  4719. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4720. threadgroup_barrier(mem_flags::mem_threadgroup);
  4721. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4722. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4723. for (int i = 0; i < 8; i++) {
  4724. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4725. }
  4726. threadgroup_barrier(mem_flags::mem_threadgroup);
  4727. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4728. if (sgitg == 0) {
  4729. for (int i = 0; i < n_rows; i++) {
  4730. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4731. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4732. }
  4733. }
  4734. }
  4735. }
  4736. }
  4737. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4738. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4739. void kernel_mul_mm_id_impl(
  4740. device const uchar * src0,
  4741. device const uchar * src1,
  4742. threadgroup short * src1ids,
  4743. device float * dst,
  4744. constant int64_t & ne00,
  4745. constant int64_t & ne02,
  4746. constant uint64_t & nb01,
  4747. constant uint64_t & nb02,
  4748. constant int64_t & ne12,
  4749. constant uint64_t & nb10,
  4750. constant uint64_t & nb11,
  4751. constant uint64_t & nb12,
  4752. constant int64_t & ne0,
  4753. int64_t ne1,
  4754. constant uint & r2,
  4755. constant uint & r3,
  4756. threadgroup uchar * shared_memory,
  4757. uint3 tgpig[[threadgroup_position_in_grid]],
  4758. uint tiitg[[thread_index_in_threadgroup]],
  4759. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4760. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4761. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4762. const uint r0 = tgpig.y;
  4763. const uint r1 = tgpig.x;
  4764. const uint im = tgpig.z;
  4765. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4766. // if this block is of 64x32 shape or smaller
  4767. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4768. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4769. // a thread shouldn't load data outside of the matrix
  4770. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4771. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4772. simdgroup_half8x8 ma[4];
  4773. simdgroup_float8x8 mb[2];
  4774. simdgroup_float8x8 c_res[8];
  4775. for (int i = 0; i < 8; i++){
  4776. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4777. }
  4778. short il = (tiitg % THREAD_PER_ROW);
  4779. const uint i12 = im%ne12;
  4780. const uint i13 = im/ne12;
  4781. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4782. ushort offset1 = il/nl;
  4783. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4784. device const float * y = (device const float *)(src1
  4785. + nb12 * im
  4786. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4787. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4788. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4789. // load data and store to threadgroup memory
  4790. half4x4 temp_a;
  4791. dequantize_func(x, il, temp_a);
  4792. threadgroup_barrier(mem_flags::mem_threadgroup);
  4793. for (int i = 0; i < 16; i++) {
  4794. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4795. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4796. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4797. }
  4798. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4799. il = (il + 2 < nl) ? il + 2 : il % 2;
  4800. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4801. y += BLOCK_SIZE_K;
  4802. threadgroup_barrier(mem_flags::mem_threadgroup);
  4803. // load matrices from threadgroup memory and conduct outer products
  4804. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4805. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4806. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4807. for (int i = 0; i < 4; i++) {
  4808. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4809. }
  4810. simdgroup_barrier(mem_flags::mem_none);
  4811. for (int i = 0; i < 2; i++) {
  4812. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4813. }
  4814. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4815. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4816. for (int i = 0; i < 8; i++){
  4817. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4818. }
  4819. }
  4820. }
  4821. {
  4822. threadgroup_barrier(mem_flags::mem_threadgroup);
  4823. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4824. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4825. for (int i = 0; i < 8; i++) {
  4826. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4827. }
  4828. threadgroup_barrier(mem_flags::mem_threadgroup);
  4829. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4830. if (sgitg == 0) {
  4831. for (int i = 0; i < n_rows; i++) {
  4832. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4833. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4834. }
  4835. }
  4836. }
  4837. }
  4838. }
  4839. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4840. kernel void kernel_mul_mm(device const uchar * src0,
  4841. device const uchar * src1,
  4842. device float * dst,
  4843. constant int64_t & ne00,
  4844. constant int64_t & ne02,
  4845. constant uint64_t & nb01,
  4846. constant uint64_t & nb02,
  4847. constant int64_t & ne12,
  4848. constant uint64_t & nb10,
  4849. constant uint64_t & nb11,
  4850. constant uint64_t & nb12,
  4851. constant int64_t & ne0,
  4852. constant int64_t & ne1,
  4853. constant uint & r2,
  4854. constant uint & r3,
  4855. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4856. uint3 tgpig[[threadgroup_position_in_grid]],
  4857. uint tiitg[[thread_index_in_threadgroup]],
  4858. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4859. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4860. src0,
  4861. src1,
  4862. dst,
  4863. ne00,
  4864. ne02,
  4865. nb01,
  4866. nb02,
  4867. ne12,
  4868. nb10,
  4869. nb11,
  4870. nb12,
  4871. ne0,
  4872. ne1,
  4873. r2,
  4874. r3,
  4875. shared_memory,
  4876. tgpig,
  4877. tiitg,
  4878. sgitg);
  4879. }
  4880. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4881. kernel void kernel_mul_mm_id(
  4882. device const uchar * ids,
  4883. device const uchar * src1,
  4884. device float * dst,
  4885. constant uint64_t & nbi1,
  4886. constant int64_t & ne00,
  4887. constant int64_t & ne02,
  4888. constant uint64_t & nb01,
  4889. constant uint64_t & nb02,
  4890. constant int64_t & ne12,
  4891. constant int64_t & ne13,
  4892. constant uint64_t & nb10,
  4893. constant uint64_t & nb11,
  4894. constant uint64_t & nb12,
  4895. constant int64_t & ne0,
  4896. constant int64_t & ne1,
  4897. constant uint64_t & nb1,
  4898. constant uint & r2,
  4899. constant uint & r3,
  4900. constant int & idx,
  4901. device const uchar * src00,
  4902. device const uchar * src01,
  4903. device const uchar * src02,
  4904. device const uchar * src03,
  4905. device const uchar * src04,
  4906. device const uchar * src05,
  4907. device const uchar * src06,
  4908. device const uchar * src07,
  4909. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4910. uint3 tgpig[[threadgroup_position_in_grid]],
  4911. uint tiitg[[thread_index_in_threadgroup]],
  4912. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4913. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4914. // expert id
  4915. const int32_t id = tgpig.z/(ne12*ne13);
  4916. tgpig.z = tgpig.z%(ne12*ne13);
  4917. // row indices of src1 for expert id
  4918. threadgroup short * src1ids = (threadgroup short *)(shared_memory + 8192);
  4919. int64_t _ne1 = 0;
  4920. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4921. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4922. src1ids[_ne1++] = i1;
  4923. }
  4924. }
  4925. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4926. src0s[id],
  4927. src1,
  4928. src1ids,
  4929. dst,
  4930. ne00,
  4931. ne02,
  4932. nb01,
  4933. nb02,
  4934. ne12,
  4935. nb10,
  4936. nb11,
  4937. nb12,
  4938. ne0,
  4939. _ne1,
  4940. r2,
  4941. r3,
  4942. shared_memory,
  4943. tgpig,
  4944. tiitg,
  4945. sgitg);
  4946. }
  4947. #if QK_K == 256
  4948. #define QK_NL 16
  4949. #else
  4950. #define QK_NL 4
  4951. #endif
  4952. //
  4953. // get rows
  4954. //
  4955. typedef void (get_rows_t)(
  4956. device const void * src0,
  4957. device const char * src1,
  4958. device float * dst,
  4959. constant int64_t & ne00,
  4960. constant uint64_t & nb01,
  4961. constant uint64_t & nb02,
  4962. constant int64_t & ne10,
  4963. constant uint64_t & nb10,
  4964. constant uint64_t & nb11,
  4965. constant uint64_t & nb1,
  4966. constant uint64_t & nb2,
  4967. uint3, uint, uint3);
  4968. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4969. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4970. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4971. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4972. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4973. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4974. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4975. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4976. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4977. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4978. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4979. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4980. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4981. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4982. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4983. template [[host_name("kernel_get_rows_iq3_s")]] kernel get_rows_t kernel_get_rows<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4984. template [[host_name("kernel_get_rows_iq2_s")]] kernel get_rows_t kernel_get_rows<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4985. template [[host_name("kernel_get_rows_iq1_s")]] kernel get_rows_t kernel_get_rows<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4986. template [[host_name("kernel_get_rows_iq1_m")]] kernel get_rows_t kernel_get_rows<block_iq1_m, QK_NL, dequantize_iq1_m>;
  4987. template [[host_name("kernel_get_rows_iq4_nl")]] kernel get_rows_t kernel_get_rows<block_iq4_nl, 2, dequantize_iq4_nl>;
  4988. #if QK_K == 64
  4989. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, 2, dequantize_iq4_xs>;
  4990. #else
  4991. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4992. #endif
  4993. //
  4994. // matrix-matrix multiplication
  4995. //
  4996. typedef void (mat_mm_t)(
  4997. device const uchar * src0,
  4998. device const uchar * src1,
  4999. device float * dst,
  5000. constant int64_t & ne00,
  5001. constant int64_t & ne02,
  5002. constant uint64_t & nb01,
  5003. constant uint64_t & nb02,
  5004. constant int64_t & ne12,
  5005. constant uint64_t & nb10,
  5006. constant uint64_t & nb11,
  5007. constant uint64_t & nb12,
  5008. constant int64_t & ne0,
  5009. constant int64_t & ne1,
  5010. constant uint & r2,
  5011. constant uint & r3,
  5012. threadgroup uchar *,
  5013. uint3, uint, uint);
  5014. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  5015. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  5016. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  5017. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  5018. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  5019. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  5020. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  5021. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  5022. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  5023. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  5024. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  5025. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  5026. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  5027. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  5028. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  5029. template [[host_name("kernel_mul_mm_iq3_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_s, QK_NL, dequantize_iq3_s>;
  5030. template [[host_name("kernel_mul_mm_iq2_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_s, QK_NL, dequantize_iq2_s>;
  5031. template [[host_name("kernel_mul_mm_iq1_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_s, QK_NL, dequantize_iq1_s>;
  5032. template [[host_name("kernel_mul_mm_iq1_m_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_m, QK_NL, dequantize_iq1_m>;
  5033. template [[host_name("kernel_mul_mm_iq4_nl_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_nl>;
  5034. #if QK_K == 64
  5035. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_xs>;
  5036. #else
  5037. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  5038. #endif
  5039. //
  5040. // indirect matrix-matrix multiplication
  5041. //
  5042. typedef void (mat_mm_id_t)(
  5043. device const uchar * ids,
  5044. device const uchar * src1,
  5045. device float * dst,
  5046. constant uint64_t & nbi1,
  5047. constant int64_t & ne00,
  5048. constant int64_t & ne02,
  5049. constant uint64_t & nb01,
  5050. constant uint64_t & nb02,
  5051. constant int64_t & ne12,
  5052. constant int64_t & ne13,
  5053. constant uint64_t & nb10,
  5054. constant uint64_t & nb11,
  5055. constant uint64_t & nb12,
  5056. constant int64_t & ne0,
  5057. constant int64_t & ne1,
  5058. constant uint64_t & nb1,
  5059. constant uint & r2,
  5060. constant uint & r3,
  5061. constant int & idx,
  5062. device const uchar * src00,
  5063. device const uchar * src01,
  5064. device const uchar * src02,
  5065. device const uchar * src03,
  5066. device const uchar * src04,
  5067. device const uchar * src05,
  5068. device const uchar * src06,
  5069. device const uchar * src07,
  5070. threadgroup uchar *,
  5071. uint3, uint, uint);
  5072. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  5073. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  5074. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  5075. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  5076. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  5077. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  5078. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  5079. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  5080. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  5081. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  5082. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  5083. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  5084. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  5085. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  5086. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  5087. template [[host_name("kernel_mul_mm_id_iq3_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_s, QK_NL, dequantize_iq3_s>;
  5088. template [[host_name("kernel_mul_mm_id_iq2_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_s, QK_NL, dequantize_iq2_s>;
  5089. template [[host_name("kernel_mul_mm_id_iq1_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_s, QK_NL, dequantize_iq1_s>;
  5090. template [[host_name("kernel_mul_mm_id_iq1_m_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_m, QK_NL, dequantize_iq1_m>;
  5091. template [[host_name("kernel_mul_mm_id_iq4_nl_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_nl, 2, dequantize_iq4_nl>;
  5092. #if QK_K == 64
  5093. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, 2, dequantize_iq4_xs>;
  5094. #else
  5095. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  5096. #endif
  5097. //
  5098. // matrix-vector multiplication
  5099. //
  5100. [[host_name("kernel_mul_mv_id_f32_f32")]]
  5101. kernel void kernel_mul_mv_id_f32_f32(
  5102. device const char * ids,
  5103. device const char * src1,
  5104. device float * dst,
  5105. constant uint64_t & nbi1,
  5106. constant int64_t & ne00,
  5107. constant int64_t & ne01,
  5108. constant int64_t & ne02,
  5109. constant uint64_t & nb00,
  5110. constant uint64_t & nb01,
  5111. constant uint64_t & nb02,
  5112. constant int64_t & ne10,
  5113. constant int64_t & ne11,
  5114. constant int64_t & ne12,
  5115. constant int64_t & ne13,
  5116. constant uint64_t & nb10,
  5117. constant uint64_t & nb11,
  5118. constant uint64_t & nb12,
  5119. constant int64_t & ne0,
  5120. constant int64_t & ne1,
  5121. constant uint64_t & nb1,
  5122. constant uint & r2,
  5123. constant uint & r3,
  5124. constant int & idx,
  5125. device const char * src00,
  5126. device const char * src01,
  5127. device const char * src02,
  5128. device const char * src03,
  5129. device const char * src04,
  5130. device const char * src05,
  5131. device const char * src06,
  5132. device const char * src07,
  5133. uint3 tgpig[[threadgroup_position_in_grid]],
  5134. uint tiitg[[thread_index_in_threadgroup]],
  5135. uint tiisg[[thread_index_in_simdgroup]],
  5136. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5137. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5138. const int64_t bid = tgpig.z/(ne12*ne13);
  5139. tgpig.z = tgpig.z%(ne12*ne13);
  5140. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5141. kernel_mul_mv_f32_f32_impl(
  5142. src0[id],
  5143. src1 + bid*nb11,
  5144. dst + bid*ne0,
  5145. ne00,
  5146. ne01,
  5147. ne02,
  5148. nb00,
  5149. nb01,
  5150. nb02,
  5151. ne10,
  5152. ne11,
  5153. ne12,
  5154. nb10,
  5155. nb11,
  5156. nb12,
  5157. ne0,
  5158. ne1,
  5159. r2,
  5160. r3,
  5161. tgpig,
  5162. tiisg);
  5163. }
  5164. [[host_name("kernel_mul_mv_id_f16_f32")]]
  5165. kernel void kernel_mul_mv_id_f16_f32(
  5166. device const char * ids,
  5167. device const char * src1,
  5168. device float * dst,
  5169. constant uint64_t & nbi1,
  5170. constant int64_t & ne00,
  5171. constant int64_t & ne01,
  5172. constant int64_t & ne02,
  5173. constant uint64_t & nb00,
  5174. constant uint64_t & nb01,
  5175. constant uint64_t & nb02,
  5176. constant int64_t & ne10,
  5177. constant int64_t & ne11,
  5178. constant int64_t & ne12,
  5179. constant int64_t & ne13,
  5180. constant uint64_t & nb10,
  5181. constant uint64_t & nb11,
  5182. constant uint64_t & nb12,
  5183. constant int64_t & ne0,
  5184. constant int64_t & ne1,
  5185. constant uint64_t & nb1,
  5186. constant uint & r2,
  5187. constant uint & r3,
  5188. constant int & idx,
  5189. device const char * src00,
  5190. device const char * src01,
  5191. device const char * src02,
  5192. device const char * src03,
  5193. device const char * src04,
  5194. device const char * src05,
  5195. device const char * src06,
  5196. device const char * src07,
  5197. uint3 tgpig[[threadgroup_position_in_grid]],
  5198. uint tiitg[[thread_index_in_threadgroup]],
  5199. uint tiisg[[thread_index_in_simdgroup]],
  5200. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5201. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5202. const int64_t bid = tgpig.z/(ne12*ne13);
  5203. tgpig.z = tgpig.z%(ne12*ne13);
  5204. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5205. kernel_mul_mv_f16_f32_impl(
  5206. src0[id],
  5207. src1 + bid*nb11,
  5208. dst + bid*ne0,
  5209. ne00,
  5210. ne01,
  5211. ne02,
  5212. nb00,
  5213. nb01,
  5214. nb02,
  5215. ne10,
  5216. ne11,
  5217. ne12,
  5218. nb10,
  5219. nb11,
  5220. nb12,
  5221. ne0,
  5222. ne1,
  5223. r2,
  5224. r3,
  5225. tgpig,
  5226. tiisg);
  5227. }
  5228. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  5229. kernel void kernel_mul_mv_id_q8_0_f32(
  5230. device const char * ids,
  5231. device const char * src1,
  5232. device float * dst,
  5233. constant uint64_t & nbi1,
  5234. constant int64_t & ne00,
  5235. constant int64_t & ne01,
  5236. constant int64_t & ne02,
  5237. constant uint64_t & nb00,
  5238. constant uint64_t & nb01,
  5239. constant uint64_t & nb02,
  5240. constant int64_t & ne10,
  5241. constant int64_t & ne11,
  5242. constant int64_t & ne12,
  5243. constant int64_t & ne13,
  5244. constant uint64_t & nb10,
  5245. constant uint64_t & nb11,
  5246. constant uint64_t & nb12,
  5247. constant int64_t & ne0,
  5248. constant int64_t & ne1,
  5249. constant uint64_t & nb1,
  5250. constant uint & r2,
  5251. constant uint & r3,
  5252. constant int & idx,
  5253. device const char * src00,
  5254. device const char * src01,
  5255. device const char * src02,
  5256. device const char * src03,
  5257. device const char * src04,
  5258. device const char * src05,
  5259. device const char * src06,
  5260. device const char * src07,
  5261. uint3 tgpig[[threadgroup_position_in_grid]],
  5262. uint tiitg[[thread_index_in_threadgroup]],
  5263. uint tiisg[[thread_index_in_simdgroup]],
  5264. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5265. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5266. const int64_t bid = tgpig.z/(ne12*ne13);
  5267. tgpig.z = tgpig.z%(ne12*ne13);
  5268. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5269. kernel_mul_mv_q8_0_f32_impl(
  5270. src0[id],
  5271. (device const float *) (src1 + bid*nb11),
  5272. dst + bid*ne0,
  5273. ne00,
  5274. ne01,
  5275. ne02,
  5276. ne10,
  5277. ne12,
  5278. ne0,
  5279. ne1,
  5280. r2,
  5281. r3,
  5282. tgpig,
  5283. tiisg,
  5284. sgitg);
  5285. }
  5286. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  5287. kernel void kernel_mul_mv_id_q4_0_f32(
  5288. device const char * ids,
  5289. device const char * src1,
  5290. device float * dst,
  5291. constant uint64_t & nbi1,
  5292. constant int64_t & ne00,
  5293. constant int64_t & ne01,
  5294. constant int64_t & ne02,
  5295. constant uint64_t & nb00,
  5296. constant uint64_t & nb01,
  5297. constant uint64_t & nb02,
  5298. constant int64_t & ne10,
  5299. constant int64_t & ne11,
  5300. constant int64_t & ne12,
  5301. constant int64_t & ne13,
  5302. constant uint64_t & nb10,
  5303. constant uint64_t & nb11,
  5304. constant uint64_t & nb12,
  5305. constant int64_t & ne0,
  5306. constant int64_t & ne1,
  5307. constant uint64_t & nb1,
  5308. constant uint & r2,
  5309. constant uint & r3,
  5310. constant int & idx,
  5311. device const char * src00,
  5312. device const char * src01,
  5313. device const char * src02,
  5314. device const char * src03,
  5315. device const char * src04,
  5316. device const char * src05,
  5317. device const char * src06,
  5318. device const char * src07,
  5319. uint3 tgpig[[threadgroup_position_in_grid]],
  5320. uint tiitg[[thread_index_in_threadgroup]],
  5321. uint tiisg[[thread_index_in_simdgroup]],
  5322. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5323. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5324. const int64_t bid = tgpig.z/(ne12*ne13);
  5325. tgpig.z = tgpig.z%(ne12*ne13);
  5326. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5327. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5328. src0[id],
  5329. (device const float *) (src1 + bid*nb11),
  5330. dst + bid*ne0,
  5331. ne00,
  5332. ne01,
  5333. ne02,
  5334. ne10,
  5335. ne12,
  5336. ne0,
  5337. ne1,
  5338. r2,
  5339. r3,
  5340. tgpig,
  5341. tiisg,
  5342. sgitg);
  5343. }
  5344. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  5345. kernel void kernel_mul_mv_id_q4_1_f32(
  5346. device const char * ids,
  5347. device const char * src1,
  5348. device float * dst,
  5349. constant uint64_t & nbi1,
  5350. constant int64_t & ne00,
  5351. constant int64_t & ne01,
  5352. constant int64_t & ne02,
  5353. constant uint64_t & nb00,
  5354. constant uint64_t & nb01,
  5355. constant uint64_t & nb02,
  5356. constant int64_t & ne10,
  5357. constant int64_t & ne11,
  5358. constant int64_t & ne12,
  5359. constant int64_t & ne13,
  5360. constant uint64_t & nb10,
  5361. constant uint64_t & nb11,
  5362. constant uint64_t & nb12,
  5363. constant int64_t & ne0,
  5364. constant int64_t & ne1,
  5365. constant uint64_t & nb1,
  5366. constant uint & r2,
  5367. constant uint & r3,
  5368. constant int & idx,
  5369. device const char * src00,
  5370. device const char * src01,
  5371. device const char * src02,
  5372. device const char * src03,
  5373. device const char * src04,
  5374. device const char * src05,
  5375. device const char * src06,
  5376. device const char * src07,
  5377. uint3 tgpig[[threadgroup_position_in_grid]],
  5378. uint tiitg[[thread_index_in_threadgroup]],
  5379. uint tiisg[[thread_index_in_simdgroup]],
  5380. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5381. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5382. const int64_t bid = tgpig.z/(ne12*ne13);
  5383. tgpig.z = tgpig.z%(ne12*ne13);
  5384. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5385. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5386. src0[id],
  5387. (device const float *) (src1 + bid*nb11),
  5388. dst + bid*ne0,
  5389. ne00,
  5390. ne01,
  5391. ne02,
  5392. ne10,
  5393. ne12,
  5394. ne0,
  5395. ne1,
  5396. r2,
  5397. r3,
  5398. tgpig,
  5399. tiisg,
  5400. sgitg);
  5401. }
  5402. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  5403. kernel void kernel_mul_mv_id_q5_0_f32(
  5404. device const char * ids,
  5405. device const char * src1,
  5406. device float * dst,
  5407. constant uint64_t & nbi1,
  5408. constant int64_t & ne00,
  5409. constant int64_t & ne01,
  5410. constant int64_t & ne02,
  5411. constant uint64_t & nb00,
  5412. constant uint64_t & nb01,
  5413. constant uint64_t & nb02,
  5414. constant int64_t & ne10,
  5415. constant int64_t & ne11,
  5416. constant int64_t & ne12,
  5417. constant int64_t & ne13,
  5418. constant uint64_t & nb10,
  5419. constant uint64_t & nb11,
  5420. constant uint64_t & nb12,
  5421. constant int64_t & ne0,
  5422. constant int64_t & ne1,
  5423. constant uint64_t & nb1,
  5424. constant uint & r2,
  5425. constant uint & r3,
  5426. constant int & idx,
  5427. device const char * src00,
  5428. device const char * src01,
  5429. device const char * src02,
  5430. device const char * src03,
  5431. device const char * src04,
  5432. device const char * src05,
  5433. device const char * src06,
  5434. device const char * src07,
  5435. uint3 tgpig[[threadgroup_position_in_grid]],
  5436. uint tiitg[[thread_index_in_threadgroup]],
  5437. uint tiisg[[thread_index_in_simdgroup]],
  5438. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5439. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5440. const int64_t bid = tgpig.z/(ne12*ne13);
  5441. tgpig.z = tgpig.z%(ne12*ne13);
  5442. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5443. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5444. src0[id],
  5445. (device const float *) (src1 + bid*nb11),
  5446. dst + bid*ne0,
  5447. ne00,
  5448. ne01,
  5449. ne02,
  5450. ne10,
  5451. ne12,
  5452. ne0,
  5453. ne1,
  5454. r2,
  5455. r3,
  5456. tgpig,
  5457. tiisg,
  5458. sgitg);
  5459. }
  5460. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  5461. kernel void kernel_mul_mv_id_q5_1_f32(
  5462. device const char * ids,
  5463. device const char * src1,
  5464. device float * dst,
  5465. constant uint64_t & nbi1,
  5466. constant int64_t & ne00,
  5467. constant int64_t & ne01,
  5468. constant int64_t & ne02,
  5469. constant uint64_t & nb00,
  5470. constant uint64_t & nb01,
  5471. constant uint64_t & nb02,
  5472. constant int64_t & ne10,
  5473. constant int64_t & ne11,
  5474. constant int64_t & ne12,
  5475. constant int64_t & ne13,
  5476. constant uint64_t & nb10,
  5477. constant uint64_t & nb11,
  5478. constant uint64_t & nb12,
  5479. constant int64_t & ne0,
  5480. constant int64_t & ne1,
  5481. constant uint64_t & nb1,
  5482. constant uint & r2,
  5483. constant uint & r3,
  5484. constant int & idx,
  5485. device const char * src00,
  5486. device const char * src01,
  5487. device const char * src02,
  5488. device const char * src03,
  5489. device const char * src04,
  5490. device const char * src05,
  5491. device const char * src06,
  5492. device const char * src07,
  5493. uint3 tgpig[[threadgroup_position_in_grid]],
  5494. uint tiitg[[thread_index_in_threadgroup]],
  5495. uint tiisg[[thread_index_in_simdgroup]],
  5496. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5497. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5498. const int64_t bid = tgpig.z/(ne12*ne13);
  5499. tgpig.z = tgpig.z%(ne12*ne13);
  5500. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5501. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5502. src0[id],
  5503. (device const float *) (src1 + bid*nb11),
  5504. dst + bid*ne0,
  5505. ne00,
  5506. ne01,
  5507. ne02,
  5508. ne10,
  5509. ne12,
  5510. ne0,
  5511. ne1,
  5512. r2,
  5513. r3,
  5514. tgpig,
  5515. tiisg,
  5516. sgitg);
  5517. }
  5518. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  5519. kernel void kernel_mul_mv_id_q2_K_f32(
  5520. device const char * ids,
  5521. device const char * src1,
  5522. device float * dst,
  5523. constant uint64_t & nbi1,
  5524. constant int64_t & ne00,
  5525. constant int64_t & ne01,
  5526. constant int64_t & ne02,
  5527. constant uint64_t & nb00,
  5528. constant uint64_t & nb01,
  5529. constant uint64_t & nb02,
  5530. constant int64_t & ne10,
  5531. constant int64_t & ne11,
  5532. constant int64_t & ne12,
  5533. constant int64_t & ne13,
  5534. constant uint64_t & nb10,
  5535. constant uint64_t & nb11,
  5536. constant uint64_t & nb12,
  5537. constant int64_t & ne0,
  5538. constant int64_t & ne1,
  5539. constant uint64_t & nb1,
  5540. constant uint & r2,
  5541. constant uint & r3,
  5542. constant int & idx,
  5543. device const char * src00,
  5544. device const char * src01,
  5545. device const char * src02,
  5546. device const char * src03,
  5547. device const char * src04,
  5548. device const char * src05,
  5549. device const char * src06,
  5550. device const char * src07,
  5551. uint3 tgpig[[threadgroup_position_in_grid]],
  5552. uint tiitg[[thread_index_in_threadgroup]],
  5553. uint tiisg[[thread_index_in_simdgroup]],
  5554. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5555. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5556. const int64_t bid = tgpig.z/(ne12*ne13);
  5557. tgpig.z = tgpig.z%(ne12*ne13);
  5558. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5559. kernel_mul_mv_q2_K_f32_impl(
  5560. src0[id],
  5561. (device const float *) (src1 + bid*nb11),
  5562. dst + bid*ne0,
  5563. ne00,
  5564. ne01,
  5565. ne02,
  5566. ne10,
  5567. ne12,
  5568. ne0,
  5569. ne1,
  5570. r2,
  5571. r3,
  5572. tgpig,
  5573. tiisg,
  5574. sgitg);
  5575. }
  5576. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  5577. kernel void kernel_mul_mv_id_q3_K_f32(
  5578. device const char * ids,
  5579. device const char * src1,
  5580. device float * dst,
  5581. constant uint64_t & nbi1,
  5582. constant int64_t & ne00,
  5583. constant int64_t & ne01,
  5584. constant int64_t & ne02,
  5585. constant uint64_t & nb00,
  5586. constant uint64_t & nb01,
  5587. constant uint64_t & nb02,
  5588. constant int64_t & ne10,
  5589. constant int64_t & ne11,
  5590. constant int64_t & ne12,
  5591. constant int64_t & ne13,
  5592. constant uint64_t & nb10,
  5593. constant uint64_t & nb11,
  5594. constant uint64_t & nb12,
  5595. constant int64_t & ne0,
  5596. constant int64_t & ne1,
  5597. constant uint64_t & nb1,
  5598. constant uint & r2,
  5599. constant uint & r3,
  5600. constant int & idx,
  5601. device const char * src00,
  5602. device const char * src01,
  5603. device const char * src02,
  5604. device const char * src03,
  5605. device const char * src04,
  5606. device const char * src05,
  5607. device const char * src06,
  5608. device const char * src07,
  5609. uint3 tgpig[[threadgroup_position_in_grid]],
  5610. uint tiitg[[thread_index_in_threadgroup]],
  5611. uint tiisg[[thread_index_in_simdgroup]],
  5612. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5613. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5614. const int64_t bid = tgpig.z/(ne12*ne13);
  5615. tgpig.z = tgpig.z%(ne12*ne13);
  5616. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5617. kernel_mul_mv_q3_K_f32_impl(
  5618. src0[id],
  5619. (device const float *) (src1 + bid*nb11),
  5620. dst + bid*ne0,
  5621. ne00,
  5622. ne01,
  5623. ne02,
  5624. ne10,
  5625. ne12,
  5626. ne0,
  5627. ne1,
  5628. r2,
  5629. r3,
  5630. tgpig,
  5631. tiisg,
  5632. sgitg);
  5633. }
  5634. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  5635. kernel void kernel_mul_mv_id_q4_K_f32(
  5636. device const char * ids,
  5637. device const char * src1,
  5638. device float * dst,
  5639. constant uint64_t & nbi1,
  5640. constant int64_t & ne00,
  5641. constant int64_t & ne01,
  5642. constant int64_t & ne02,
  5643. constant uint64_t & nb00,
  5644. constant uint64_t & nb01,
  5645. constant uint64_t & nb02,
  5646. constant int64_t & ne10,
  5647. constant int64_t & ne11,
  5648. constant int64_t & ne12,
  5649. constant int64_t & ne13,
  5650. constant uint64_t & nb10,
  5651. constant uint64_t & nb11,
  5652. constant uint64_t & nb12,
  5653. constant int64_t & ne0,
  5654. constant int64_t & ne1,
  5655. constant uint64_t & nb1,
  5656. constant uint & r2,
  5657. constant uint & r3,
  5658. constant int & idx,
  5659. device const char * src00,
  5660. device const char * src01,
  5661. device const char * src02,
  5662. device const char * src03,
  5663. device const char * src04,
  5664. device const char * src05,
  5665. device const char * src06,
  5666. device const char * src07,
  5667. uint3 tgpig[[threadgroup_position_in_grid]],
  5668. uint tiitg[[thread_index_in_threadgroup]],
  5669. uint tiisg[[thread_index_in_simdgroup]],
  5670. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5671. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5672. const int64_t bid = tgpig.z/(ne12*ne13);
  5673. tgpig.z = tgpig.z%(ne12*ne13);
  5674. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5675. kernel_mul_mv_q4_K_f32_impl(
  5676. src0[id],
  5677. (device const float *) (src1 + bid*nb11),
  5678. dst + bid*ne0,
  5679. ne00,
  5680. ne01,
  5681. ne02,
  5682. ne10,
  5683. ne12,
  5684. ne0,
  5685. ne1,
  5686. r2,
  5687. r3,
  5688. tgpig,
  5689. tiisg,
  5690. sgitg);
  5691. }
  5692. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5693. kernel void kernel_mul_mv_id_q5_K_f32(
  5694. device const char * ids,
  5695. device const char * src1,
  5696. device float * dst,
  5697. constant uint64_t & nbi1,
  5698. constant int64_t & ne00,
  5699. constant int64_t & ne01,
  5700. constant int64_t & ne02,
  5701. constant uint64_t & nb00,
  5702. constant uint64_t & nb01,
  5703. constant uint64_t & nb02,
  5704. constant int64_t & ne10,
  5705. constant int64_t & ne11,
  5706. constant int64_t & ne12,
  5707. constant int64_t & ne13,
  5708. constant uint64_t & nb10,
  5709. constant uint64_t & nb11,
  5710. constant uint64_t & nb12,
  5711. constant int64_t & ne0,
  5712. constant int64_t & ne1,
  5713. constant uint64_t & nb1,
  5714. constant uint & r2,
  5715. constant uint & r3,
  5716. constant int & idx,
  5717. device const char * src00,
  5718. device const char * src01,
  5719. device const char * src02,
  5720. device const char * src03,
  5721. device const char * src04,
  5722. device const char * src05,
  5723. device const char * src06,
  5724. device const char * src07,
  5725. uint3 tgpig[[threadgroup_position_in_grid]],
  5726. uint tiitg[[thread_index_in_threadgroup]],
  5727. uint tiisg[[thread_index_in_simdgroup]],
  5728. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5729. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5730. const int64_t bid = tgpig.z/(ne12*ne13);
  5731. tgpig.z = tgpig.z%(ne12*ne13);
  5732. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5733. kernel_mul_mv_q5_K_f32_impl(
  5734. src0[id],
  5735. (device const float *) (src1 + bid*nb11),
  5736. dst + bid*ne0,
  5737. ne00,
  5738. ne01,
  5739. ne02,
  5740. ne10,
  5741. ne12,
  5742. ne0,
  5743. ne1,
  5744. r2,
  5745. r3,
  5746. tgpig,
  5747. tiisg,
  5748. sgitg);
  5749. }
  5750. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5751. kernel void kernel_mul_mv_id_q6_K_f32(
  5752. device const char * ids,
  5753. device const char * src1,
  5754. device float * dst,
  5755. constant uint64_t & nbi1,
  5756. constant int64_t & ne00,
  5757. constant int64_t & ne01,
  5758. constant int64_t & ne02,
  5759. constant uint64_t & nb00,
  5760. constant uint64_t & nb01,
  5761. constant uint64_t & nb02,
  5762. constant int64_t & ne10,
  5763. constant int64_t & ne11,
  5764. constant int64_t & ne12,
  5765. constant int64_t & ne13,
  5766. constant uint64_t & nb10,
  5767. constant uint64_t & nb11,
  5768. constant uint64_t & nb12,
  5769. constant int64_t & ne0,
  5770. constant int64_t & ne1,
  5771. constant uint64_t & nb1,
  5772. constant uint & r2,
  5773. constant uint & r3,
  5774. constant int & idx,
  5775. device const char * src00,
  5776. device const char * src01,
  5777. device const char * src02,
  5778. device const char * src03,
  5779. device const char * src04,
  5780. device const char * src05,
  5781. device const char * src06,
  5782. device const char * src07,
  5783. uint3 tgpig[[threadgroup_position_in_grid]],
  5784. uint tiitg[[thread_index_in_threadgroup]],
  5785. uint tiisg[[thread_index_in_simdgroup]],
  5786. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5787. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5788. const int64_t bid = tgpig.z/(ne12*ne13);
  5789. tgpig.z = tgpig.z%(ne12*ne13);
  5790. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5791. kernel_mul_mv_q6_K_f32_impl(
  5792. src0[id],
  5793. (device const float *) (src1 + bid*nb11),
  5794. dst + bid*ne0,
  5795. ne00,
  5796. ne01,
  5797. ne02,
  5798. ne10,
  5799. ne12,
  5800. ne0,
  5801. ne1,
  5802. r2,
  5803. r3,
  5804. tgpig,
  5805. tiisg,
  5806. sgitg);
  5807. }
  5808. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5809. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5810. device const char * ids,
  5811. device const char * src1,
  5812. device float * dst,
  5813. constant uint64_t & nbi1,
  5814. constant int64_t & ne00,
  5815. constant int64_t & ne01,
  5816. constant int64_t & ne02,
  5817. constant uint64_t & nb00,
  5818. constant uint64_t & nb01,
  5819. constant uint64_t & nb02,
  5820. constant int64_t & ne10,
  5821. constant int64_t & ne11,
  5822. constant int64_t & ne12,
  5823. constant int64_t & ne13,
  5824. constant uint64_t & nb10,
  5825. constant uint64_t & nb11,
  5826. constant uint64_t & nb12,
  5827. constant int64_t & ne0,
  5828. constant int64_t & ne1,
  5829. constant uint64_t & nb1,
  5830. constant uint & r2,
  5831. constant uint & r3,
  5832. constant int & idx,
  5833. device const char * src00,
  5834. device const char * src01,
  5835. device const char * src02,
  5836. device const char * src03,
  5837. device const char * src04,
  5838. device const char * src05,
  5839. device const char * src06,
  5840. device const char * src07,
  5841. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5842. uint3 tgpig[[threadgroup_position_in_grid]],
  5843. uint tiitg[[thread_index_in_threadgroup]],
  5844. uint tiisg[[thread_index_in_simdgroup]],
  5845. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5846. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5847. const int64_t bid = tgpig.z/(ne12*ne13);
  5848. tgpig.z = tgpig.z%(ne12*ne13);
  5849. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5850. kernel_mul_mv_iq2_xxs_f32_impl(
  5851. src0[id],
  5852. (device const float *) (src1 + bid*nb11),
  5853. dst + bid*ne0,
  5854. ne00,
  5855. ne01,
  5856. ne02,
  5857. ne10,
  5858. ne12,
  5859. ne0,
  5860. ne1,
  5861. r2,
  5862. r3,
  5863. shared_values,
  5864. tgpig,
  5865. tiisg,
  5866. sgitg);
  5867. }
  5868. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5869. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5870. device const char * ids,
  5871. device const char * src1,
  5872. device float * dst,
  5873. constant uint64_t & nbi1,
  5874. constant int64_t & ne00,
  5875. constant int64_t & ne01,
  5876. constant int64_t & ne02,
  5877. constant uint64_t & nb00,
  5878. constant uint64_t & nb01,
  5879. constant uint64_t & nb02,
  5880. constant int64_t & ne10,
  5881. constant int64_t & ne11,
  5882. constant int64_t & ne12,
  5883. constant int64_t & ne13,
  5884. constant uint64_t & nb10,
  5885. constant uint64_t & nb11,
  5886. constant uint64_t & nb12,
  5887. constant int64_t & ne0,
  5888. constant int64_t & ne1,
  5889. constant uint64_t & nb1,
  5890. constant uint & r2,
  5891. constant uint & r3,
  5892. constant int & idx,
  5893. device const char * src00,
  5894. device const char * src01,
  5895. device const char * src02,
  5896. device const char * src03,
  5897. device const char * src04,
  5898. device const char * src05,
  5899. device const char * src06,
  5900. device const char * src07,
  5901. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5902. uint3 tgpig[[threadgroup_position_in_grid]],
  5903. uint tiitg[[thread_index_in_threadgroup]],
  5904. uint tiisg[[thread_index_in_simdgroup]],
  5905. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5906. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5907. const int64_t bid = tgpig.z/(ne12*ne13);
  5908. tgpig.z = tgpig.z%(ne12*ne13);
  5909. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5910. kernel_mul_mv_iq2_xs_f32_impl(
  5911. src0[id],
  5912. (device const float *) (src1 + bid*nb11),
  5913. dst + bid*ne0,
  5914. ne00,
  5915. ne01,
  5916. ne02,
  5917. ne10,
  5918. ne12,
  5919. ne0,
  5920. ne1,
  5921. r2,
  5922. r3,
  5923. shared_values,
  5924. tgpig,
  5925. tiisg,
  5926. sgitg);
  5927. }
  5928. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5929. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5930. device const char * ids,
  5931. device const char * src1,
  5932. device float * dst,
  5933. constant uint64_t & nbi1,
  5934. constant int64_t & ne00,
  5935. constant int64_t & ne01,
  5936. constant int64_t & ne02,
  5937. constant uint64_t & nb00,
  5938. constant uint64_t & nb01,
  5939. constant uint64_t & nb02,
  5940. constant int64_t & ne10,
  5941. constant int64_t & ne11,
  5942. constant int64_t & ne12,
  5943. constant int64_t & ne13,
  5944. constant uint64_t & nb10,
  5945. constant uint64_t & nb11,
  5946. constant uint64_t & nb12,
  5947. constant int64_t & ne0,
  5948. constant int64_t & ne1,
  5949. constant uint64_t & nb1,
  5950. constant uint & r2,
  5951. constant uint & r3,
  5952. constant int & idx,
  5953. device const char * src00,
  5954. device const char * src01,
  5955. device const char * src02,
  5956. device const char * src03,
  5957. device const char * src04,
  5958. device const char * src05,
  5959. device const char * src06,
  5960. device const char * src07,
  5961. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5962. uint3 tgpig[[threadgroup_position_in_grid]],
  5963. uint tiitg[[thread_index_in_threadgroup]],
  5964. uint tiisg[[thread_index_in_simdgroup]],
  5965. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5966. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5967. const int64_t bid = tgpig.z/(ne12*ne13);
  5968. tgpig.z = tgpig.z%(ne12*ne13);
  5969. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5970. kernel_mul_mv_iq3_xxs_f32_impl(
  5971. src0[id],
  5972. (device const float *) (src1 + bid*nb11),
  5973. dst + bid*ne0,
  5974. ne00,
  5975. ne01,
  5976. ne02,
  5977. ne10,
  5978. ne12,
  5979. ne0,
  5980. ne1,
  5981. r2,
  5982. r3,
  5983. shared_values,
  5984. tgpig,
  5985. tiisg,
  5986. sgitg);
  5987. }
  5988. [[host_name("kernel_mul_mv_id_iq3_s_f32")]]
  5989. kernel void kernel_mul_mv_id_iq3_s_f32(
  5990. device const char * ids,
  5991. device const char * src1,
  5992. device float * dst,
  5993. constant uint64_t & nbi1,
  5994. constant int64_t & ne00,
  5995. constant int64_t & ne01,
  5996. constant int64_t & ne02,
  5997. constant uint64_t & nb00,
  5998. constant uint64_t & nb01,
  5999. constant uint64_t & nb02,
  6000. constant int64_t & ne10,
  6001. constant int64_t & ne11,
  6002. constant int64_t & ne12,
  6003. constant int64_t & ne13,
  6004. constant uint64_t & nb10,
  6005. constant uint64_t & nb11,
  6006. constant uint64_t & nb12,
  6007. constant int64_t & ne0,
  6008. constant int64_t & ne1,
  6009. constant uint64_t & nb1,
  6010. constant uint & r2,
  6011. constant uint & r3,
  6012. constant int & idx,
  6013. device const char * src00,
  6014. device const char * src01,
  6015. device const char * src02,
  6016. device const char * src03,
  6017. device const char * src04,
  6018. device const char * src05,
  6019. device const char * src06,
  6020. device const char * src07,
  6021. threadgroup int8_t * shared_values [[threadgroup(0)]],
  6022. uint3 tgpig[[threadgroup_position_in_grid]],
  6023. uint tiitg[[thread_index_in_threadgroup]],
  6024. uint tiisg[[thread_index_in_simdgroup]],
  6025. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6026. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6027. const int64_t bid = tgpig.z/(ne12*ne13);
  6028. tgpig.z = tgpig.z%(ne12*ne13);
  6029. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6030. kernel_mul_mv_iq3_s_f32_impl(
  6031. src0[id],
  6032. (device const float *) (src1 + bid*nb11),
  6033. dst + bid*ne0,
  6034. ne00,
  6035. ne01,
  6036. ne02,
  6037. ne10,
  6038. ne12,
  6039. ne0,
  6040. ne1,
  6041. r2,
  6042. r3,
  6043. shared_values,
  6044. tgpig,
  6045. tiisg,
  6046. sgitg);
  6047. }
  6048. [[host_name("kernel_mul_mv_id_iq2_s_f32")]]
  6049. kernel void kernel_mul_mv_id_iq2_s_f32(
  6050. device const char * ids,
  6051. device const char * src1,
  6052. device float * dst,
  6053. constant uint64_t & nbi1,
  6054. constant int64_t & ne00,
  6055. constant int64_t & ne01,
  6056. constant int64_t & ne02,
  6057. constant uint64_t & nb00,
  6058. constant uint64_t & nb01,
  6059. constant uint64_t & nb02,
  6060. constant int64_t & ne10,
  6061. constant int64_t & ne11,
  6062. constant int64_t & ne12,
  6063. constant int64_t & ne13,
  6064. constant uint64_t & nb10,
  6065. constant uint64_t & nb11,
  6066. constant uint64_t & nb12,
  6067. constant int64_t & ne0,
  6068. constant int64_t & ne1,
  6069. constant uint64_t & nb1,
  6070. constant uint & r2,
  6071. constant uint & r3,
  6072. constant int & idx,
  6073. device const char * src00,
  6074. device const char * src01,
  6075. device const char * src02,
  6076. device const char * src03,
  6077. device const char * src04,
  6078. device const char * src05,
  6079. device const char * src06,
  6080. device const char * src07,
  6081. threadgroup int8_t * shared_values [[threadgroup(0)]],
  6082. uint3 tgpig[[threadgroup_position_in_grid]],
  6083. uint tiitg[[thread_index_in_threadgroup]],
  6084. uint tiisg[[thread_index_in_simdgroup]],
  6085. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6086. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6087. const int64_t bid = tgpig.z/(ne12*ne13);
  6088. tgpig.z = tgpig.z%(ne12*ne13);
  6089. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6090. kernel_mul_mv_iq2_s_f32_impl(
  6091. src0[id],
  6092. (device const float *) (src1 + bid*nb11),
  6093. dst + bid*ne0,
  6094. ne00,
  6095. ne01,
  6096. ne02,
  6097. ne10,
  6098. ne12,
  6099. ne0,
  6100. ne1,
  6101. r2,
  6102. r3,
  6103. shared_values,
  6104. tgpig,
  6105. tiisg,
  6106. sgitg);
  6107. }
  6108. [[host_name("kernel_mul_mv_id_iq1_s_f32")]]
  6109. kernel void kernel_mul_mv_id_iq1_s_f32(
  6110. device const char * ids,
  6111. device const char * src1,
  6112. device float * dst,
  6113. constant uint64_t & nbi1,
  6114. constant int64_t & ne00,
  6115. constant int64_t & ne01,
  6116. constant int64_t & ne02,
  6117. constant uint64_t & nb00,
  6118. constant uint64_t & nb01,
  6119. constant uint64_t & nb02,
  6120. constant int64_t & ne10,
  6121. constant int64_t & ne11,
  6122. constant int64_t & ne12,
  6123. constant int64_t & ne13,
  6124. constant uint64_t & nb10,
  6125. constant uint64_t & nb11,
  6126. constant uint64_t & nb12,
  6127. constant int64_t & ne0,
  6128. constant int64_t & ne1,
  6129. constant uint64_t & nb1,
  6130. constant uint & r2,
  6131. constant uint & r3,
  6132. constant int & idx,
  6133. device const char * src00,
  6134. device const char * src01,
  6135. device const char * src02,
  6136. device const char * src03,
  6137. device const char * src04,
  6138. device const char * src05,
  6139. device const char * src06,
  6140. device const char * src07,
  6141. uint3 tgpig[[threadgroup_position_in_grid]],
  6142. uint tiitg[[thread_index_in_threadgroup]],
  6143. uint tiisg[[thread_index_in_simdgroup]],
  6144. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6145. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6146. const int64_t bid = tgpig.z/(ne12*ne13);
  6147. tgpig.z = tgpig.z%(ne12*ne13);
  6148. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6149. kernel_mul_mv_iq1_s_f32_impl(
  6150. src0[id],
  6151. (device const float *) (src1 + bid*nb11),
  6152. dst + bid*ne0,
  6153. ne00,
  6154. ne01,
  6155. ne02,
  6156. ne10,
  6157. ne12,
  6158. ne0,
  6159. ne1,
  6160. r2,
  6161. r3,
  6162. tgpig,
  6163. tiisg,
  6164. sgitg);
  6165. }
  6166. [[host_name("kernel_mul_mv_id_iq1_m_f32")]]
  6167. kernel void kernel_mul_mv_id_iq1_m_f32(
  6168. device const char * ids,
  6169. device const char * src1,
  6170. device float * dst,
  6171. constant uint64_t & nbi1,
  6172. constant int64_t & ne00,
  6173. constant int64_t & ne01,
  6174. constant int64_t & ne02,
  6175. constant uint64_t & nb00,
  6176. constant uint64_t & nb01,
  6177. constant uint64_t & nb02,
  6178. constant int64_t & ne10,
  6179. constant int64_t & ne11,
  6180. constant int64_t & ne12,
  6181. constant int64_t & ne13,
  6182. constant uint64_t & nb10,
  6183. constant uint64_t & nb11,
  6184. constant uint64_t & nb12,
  6185. constant int64_t & ne0,
  6186. constant int64_t & ne1,
  6187. constant uint64_t & nb1,
  6188. constant uint & r2,
  6189. constant uint & r3,
  6190. constant int & idx,
  6191. device const char * src00,
  6192. device const char * src01,
  6193. device const char * src02,
  6194. device const char * src03,
  6195. device const char * src04,
  6196. device const char * src05,
  6197. device const char * src06,
  6198. device const char * src07,
  6199. uint3 tgpig[[threadgroup_position_in_grid]],
  6200. uint tiitg[[thread_index_in_threadgroup]],
  6201. uint tiisg[[thread_index_in_simdgroup]],
  6202. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6203. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6204. const int64_t bid = tgpig.z/(ne12*ne13);
  6205. tgpig.z = tgpig.z%(ne12*ne13);
  6206. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6207. kernel_mul_mv_iq1_m_f32_impl(
  6208. src0[id],
  6209. (device const float *) (src1 + bid*nb11),
  6210. dst + bid*ne0,
  6211. ne00,
  6212. ne01,
  6213. ne02,
  6214. ne10,
  6215. ne12,
  6216. ne0,
  6217. ne1,
  6218. r2,
  6219. r3,
  6220. tgpig,
  6221. tiisg,
  6222. sgitg);
  6223. }
  6224. [[host_name("kernel_mul_mv_id_iq4_nl_f32")]]
  6225. kernel void kernel_mul_mv_id_iq4_nl_f32(
  6226. device const char * ids,
  6227. device const char * src1,
  6228. device float * dst,
  6229. constant uint64_t & nbi1,
  6230. constant int64_t & ne00,
  6231. constant int64_t & ne01,
  6232. constant int64_t & ne02,
  6233. constant uint64_t & nb00,
  6234. constant uint64_t & nb01,
  6235. constant uint64_t & nb02,
  6236. constant int64_t & ne10,
  6237. constant int64_t & ne11,
  6238. constant int64_t & ne12,
  6239. constant int64_t & ne13,
  6240. constant uint64_t & nb10,
  6241. constant uint64_t & nb11,
  6242. constant uint64_t & nb12,
  6243. constant int64_t & ne0,
  6244. constant int64_t & ne1,
  6245. constant uint64_t & nb1,
  6246. constant uint & r2,
  6247. constant uint & r3,
  6248. constant int & idx,
  6249. device const char * src00,
  6250. device const char * src01,
  6251. device const char * src02,
  6252. device const char * src03,
  6253. device const char * src04,
  6254. device const char * src05,
  6255. device const char * src06,
  6256. device const char * src07,
  6257. threadgroup float * shared_values [[threadgroup(0)]],
  6258. uint3 tgpig[[threadgroup_position_in_grid]],
  6259. uint tiitg[[thread_index_in_threadgroup]],
  6260. uint tiisg[[thread_index_in_simdgroup]],
  6261. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6262. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6263. const int64_t bid = tgpig.z/(ne12*ne13);
  6264. tgpig.z = tgpig.z%(ne12*ne13);
  6265. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6266. kernel_mul_mv_iq4_nl_f32_impl(
  6267. src0[id],
  6268. (device const float *) (src1 + bid*nb11),
  6269. dst + bid*ne0,
  6270. ne00,
  6271. ne01,
  6272. ne02,
  6273. ne10,
  6274. ne12,
  6275. ne0,
  6276. ne1,
  6277. r2,
  6278. r3,
  6279. shared_values,
  6280. tgpig,
  6281. tiisg,
  6282. sgitg);
  6283. }
  6284. [[host_name("kernel_mul_mv_id_iq4_xs_f32")]]
  6285. kernel void kernel_mul_mv_id_iq4_xs_f32(
  6286. device const char * ids,
  6287. device const char * src1,
  6288. device float * dst,
  6289. constant uint64_t & nbi1,
  6290. constant int64_t & ne00,
  6291. constant int64_t & ne01,
  6292. constant int64_t & ne02,
  6293. constant uint64_t & nb00,
  6294. constant uint64_t & nb01,
  6295. constant uint64_t & nb02,
  6296. constant int64_t & ne10,
  6297. constant int64_t & ne11,
  6298. constant int64_t & ne12,
  6299. constant int64_t & ne13,
  6300. constant uint64_t & nb10,
  6301. constant uint64_t & nb11,
  6302. constant uint64_t & nb12,
  6303. constant int64_t & ne0,
  6304. constant int64_t & ne1,
  6305. constant uint64_t & nb1,
  6306. constant uint & r2,
  6307. constant uint & r3,
  6308. constant int & idx,
  6309. device const char * src00,
  6310. device const char * src01,
  6311. device const char * src02,
  6312. device const char * src03,
  6313. device const char * src04,
  6314. device const char * src05,
  6315. device const char * src06,
  6316. device const char * src07,
  6317. threadgroup float * shared_values [[threadgroup(0)]],
  6318. uint3 tgpig[[threadgroup_position_in_grid]],
  6319. uint tiitg[[thread_index_in_threadgroup]],
  6320. uint tiisg[[thread_index_in_simdgroup]],
  6321. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6322. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6323. const int64_t bid = tgpig.z/(ne12*ne13);
  6324. tgpig.z = tgpig.z%(ne12*ne13);
  6325. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6326. #if QK_K == 64
  6327. kernel_mul_mv_iq4_nl_f32_impl(
  6328. #else
  6329. kernel_mul_mv_iq4_xs_f32_impl(
  6330. #endif
  6331. src0[id],
  6332. (device const float *) (src1 + bid*nb11),
  6333. dst + bid*ne0,
  6334. ne00,
  6335. ne01,
  6336. ne02,
  6337. ne10,
  6338. ne12,
  6339. ne0,
  6340. ne1,
  6341. r2,
  6342. r3,
  6343. shared_values,
  6344. tgpig,
  6345. tiisg,
  6346. sgitg);
  6347. }