ggml-metal.metal 262 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022
  1. #include <metal_stdlib>
  2. using namespace metal;
  3. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  4. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  5. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  6. #define QK4_0 32
  7. #define QR4_0 2
  8. typedef struct {
  9. half d; // delta
  10. uint8_t qs[QK4_0 / 2]; // nibbles / quants
  11. } block_q4_0;
  12. #define QK4_1 32
  13. typedef struct {
  14. half d; // delta
  15. half m; // min
  16. uint8_t qs[QK4_1 / 2]; // nibbles / quants
  17. } block_q4_1;
  18. #define QK5_0 32
  19. typedef struct {
  20. half d; // delta
  21. uint8_t qh[4]; // 5-th bit of quants
  22. uint8_t qs[QK5_0 / 2]; // nibbles / quants
  23. } block_q5_0;
  24. #define QK5_1 32
  25. typedef struct {
  26. half d; // delta
  27. half m; // min
  28. uint8_t qh[4]; // 5-th bit of quants
  29. uint8_t qs[QK5_1 / 2]; // nibbles / quants
  30. } block_q5_1;
  31. #define QK8_0 32
  32. typedef struct {
  33. half d; // delta
  34. int8_t qs[QK8_0]; // quants
  35. } block_q8_0;
  36. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  37. enum ggml_sort_order {
  38. GGML_SORT_ASC,
  39. GGML_SORT_DESC,
  40. };
  41. // general-purpose kernel for addition, multiplication and division of two tensors
  42. // pros: works for non-contiguous tensors, supports broadcast across all dims
  43. // cons: not very efficient
  44. kernel void kernel_add(
  45. device const char * src0,
  46. device const char * src1,
  47. device char * dst,
  48. constant int64_t & ne00,
  49. constant int64_t & ne01,
  50. constant int64_t & ne02,
  51. constant int64_t & ne03,
  52. constant uint64_t & nb00,
  53. constant uint64_t & nb01,
  54. constant uint64_t & nb02,
  55. constant uint64_t & nb03,
  56. constant int64_t & ne10,
  57. constant int64_t & ne11,
  58. constant int64_t & ne12,
  59. constant int64_t & ne13,
  60. constant uint64_t & nb10,
  61. constant uint64_t & nb11,
  62. constant uint64_t & nb12,
  63. constant uint64_t & nb13,
  64. constant int64_t & ne0,
  65. constant int64_t & ne1,
  66. constant int64_t & ne2,
  67. constant int64_t & ne3,
  68. constant uint64_t & nb0,
  69. constant uint64_t & nb1,
  70. constant uint64_t & nb2,
  71. constant uint64_t & nb3,
  72. constant int64_t & offs,
  73. uint3 tgpig[[threadgroup_position_in_grid]],
  74. uint3 tpitg[[thread_position_in_threadgroup]],
  75. uint3 ntg[[threads_per_threadgroup]]) {
  76. const int64_t i03 = tgpig.z;
  77. const int64_t i02 = tgpig.y;
  78. const int64_t i01 = tgpig.x;
  79. const int64_t i13 = i03 % ne13;
  80. const int64_t i12 = i02 % ne12;
  81. const int64_t i11 = i01 % ne11;
  82. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  83. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  84. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  85. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  86. const int i10 = i0 % ne10;
  87. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  88. }
  89. }
  90. kernel void kernel_mul(
  91. device const char * src0,
  92. device const char * src1,
  93. device char * dst,
  94. constant int64_t & ne00,
  95. constant int64_t & ne01,
  96. constant int64_t & ne02,
  97. constant int64_t & ne03,
  98. constant uint64_t & nb00,
  99. constant uint64_t & nb01,
  100. constant uint64_t & nb02,
  101. constant uint64_t & nb03,
  102. constant int64_t & ne10,
  103. constant int64_t & ne11,
  104. constant int64_t & ne12,
  105. constant int64_t & ne13,
  106. constant uint64_t & nb10,
  107. constant uint64_t & nb11,
  108. constant uint64_t & nb12,
  109. constant uint64_t & nb13,
  110. constant int64_t & ne0,
  111. constant int64_t & ne1,
  112. constant int64_t & ne2,
  113. constant int64_t & ne3,
  114. constant uint64_t & nb0,
  115. constant uint64_t & nb1,
  116. constant uint64_t & nb2,
  117. constant uint64_t & nb3,
  118. uint3 tgpig[[threadgroup_position_in_grid]],
  119. uint3 tpitg[[thread_position_in_threadgroup]],
  120. uint3 ntg[[threads_per_threadgroup]]) {
  121. const int64_t i03 = tgpig.z;
  122. const int64_t i02 = tgpig.y;
  123. const int64_t i01 = tgpig.x;
  124. const int64_t i13 = i03 % ne13;
  125. const int64_t i12 = i02 % ne12;
  126. const int64_t i11 = i01 % ne11;
  127. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  128. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  129. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  130. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  131. const int i10 = i0 % ne10;
  132. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  133. }
  134. }
  135. kernel void kernel_div(
  136. device const char * src0,
  137. device const char * src1,
  138. device char * dst,
  139. constant int64_t & ne00,
  140. constant int64_t & ne01,
  141. constant int64_t & ne02,
  142. constant int64_t & ne03,
  143. constant uint64_t & nb00,
  144. constant uint64_t & nb01,
  145. constant uint64_t & nb02,
  146. constant uint64_t & nb03,
  147. constant int64_t & ne10,
  148. constant int64_t & ne11,
  149. constant int64_t & ne12,
  150. constant int64_t & ne13,
  151. constant uint64_t & nb10,
  152. constant uint64_t & nb11,
  153. constant uint64_t & nb12,
  154. constant uint64_t & nb13,
  155. constant int64_t & ne0,
  156. constant int64_t & ne1,
  157. constant int64_t & ne2,
  158. constant int64_t & ne3,
  159. constant uint64_t & nb0,
  160. constant uint64_t & nb1,
  161. constant uint64_t & nb2,
  162. constant uint64_t & nb3,
  163. uint3 tgpig[[threadgroup_position_in_grid]],
  164. uint3 tpitg[[thread_position_in_threadgroup]],
  165. uint3 ntg[[threads_per_threadgroup]]) {
  166. const int64_t i03 = tgpig.z;
  167. const int64_t i02 = tgpig.y;
  168. const int64_t i01 = tgpig.x;
  169. const int64_t i13 = i03 % ne13;
  170. const int64_t i12 = i02 % ne12;
  171. const int64_t i11 = i01 % ne11;
  172. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  173. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  174. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  175. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  176. const int i10 = i0 % ne10;
  177. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  178. }
  179. }
  180. // assumption: src1 is a row
  181. // broadcast src1 into src0
  182. kernel void kernel_add_row(
  183. device const float4 * src0,
  184. device const float4 * src1,
  185. device float4 * dst,
  186. constant uint64_t & nb [[buffer(28)]],
  187. uint tpig[[thread_position_in_grid]]) {
  188. dst[tpig] = src0[tpig] + src1[tpig % nb];
  189. }
  190. kernel void kernel_mul_row(
  191. device const float4 * src0,
  192. device const float4 * src1,
  193. device float4 * dst,
  194. constant uint64_t & nb [[buffer(28)]],
  195. uint tpig[[thread_position_in_grid]]) {
  196. dst[tpig] = src0[tpig] * src1[tpig % nb];
  197. }
  198. kernel void kernel_div_row(
  199. device const float4 * src0,
  200. device const float4 * src1,
  201. device float4 * dst,
  202. constant uint64_t & nb [[buffer(28)]],
  203. uint tpig[[thread_position_in_grid]]) {
  204. dst[tpig] = src0[tpig] / src1[tpig % nb];
  205. }
  206. kernel void kernel_scale(
  207. device const float * src0,
  208. device float * dst,
  209. constant float & scale,
  210. uint tpig[[thread_position_in_grid]]) {
  211. dst[tpig] = src0[tpig] * scale;
  212. }
  213. kernel void kernel_scale_4(
  214. device const float4 * src0,
  215. device float4 * dst,
  216. constant float & scale,
  217. uint tpig[[thread_position_in_grid]]) {
  218. dst[tpig] = src0[tpig] * scale;
  219. }
  220. kernel void kernel_relu(
  221. device const float * src0,
  222. device float * dst,
  223. uint tpig[[thread_position_in_grid]]) {
  224. dst[tpig] = max(0.0f, src0[tpig]);
  225. }
  226. kernel void kernel_tanh(
  227. device const float * src0,
  228. device float * dst,
  229. uint tpig[[thread_position_in_grid]]) {
  230. device const float & x = src0[tpig];
  231. dst[tpig] = precise::tanh(x);
  232. }
  233. constant float GELU_COEF_A = 0.044715f;
  234. constant float GELU_QUICK_COEF = -1.702f;
  235. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  236. kernel void kernel_gelu(
  237. device const float4 * src0,
  238. device float4 * dst,
  239. uint tpig[[thread_position_in_grid]]) {
  240. device const float4 & x = src0[tpig];
  241. // BEWARE !!!
  242. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  243. // This was observed with Falcon 7B and 40B models
  244. //
  245. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  246. }
  247. kernel void kernel_gelu_quick(
  248. device const float4 * src0,
  249. device float4 * dst,
  250. uint tpig[[thread_position_in_grid]]) {
  251. device const float4 & x = src0[tpig];
  252. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  253. }
  254. kernel void kernel_silu(
  255. device const float4 * src0,
  256. device float4 * dst,
  257. uint tpig[[thread_position_in_grid]]) {
  258. device const float4 & x = src0[tpig];
  259. dst[tpig] = x / (1.0f + exp(-x));
  260. }
  261. kernel void kernel_sqr(
  262. device const float * src0,
  263. device float * dst,
  264. uint tpig[[thread_position_in_grid]]) {
  265. dst[tpig] = src0[tpig] * src0[tpig];
  266. }
  267. kernel void kernel_sum_rows(
  268. device const float * src0,
  269. device float * dst,
  270. constant int64_t & ne00,
  271. constant int64_t & ne01,
  272. constant int64_t & ne02,
  273. constant int64_t & ne03,
  274. constant uint64_t & nb00,
  275. constant uint64_t & nb01,
  276. constant uint64_t & nb02,
  277. constant uint64_t & nb03,
  278. constant int64_t & ne10,
  279. constant int64_t & ne11,
  280. constant int64_t & ne12,
  281. constant int64_t & ne13,
  282. constant uint64_t & nb10,
  283. constant uint64_t & nb11,
  284. constant uint64_t & nb12,
  285. constant uint64_t & nb13,
  286. constant int64_t & ne0,
  287. constant int64_t & ne1,
  288. constant int64_t & ne2,
  289. constant int64_t & ne3,
  290. constant uint64_t & nb0,
  291. constant uint64_t & nb1,
  292. constant uint64_t & nb2,
  293. constant uint64_t & nb3,
  294. uint3 tpig[[thread_position_in_grid]]) {
  295. int64_t i3 = tpig.z;
  296. int64_t i2 = tpig.y;
  297. int64_t i1 = tpig.x;
  298. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  299. return;
  300. }
  301. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  302. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  303. float row_sum = 0;
  304. for (int64_t i0 = 0; i0 < ne00; i0++) {
  305. row_sum += src_row[i0];
  306. }
  307. dst_row[0] = row_sum;
  308. }
  309. kernel void kernel_soft_max(
  310. device const float * src0,
  311. device const float * src1,
  312. device const float * src2,
  313. device float * dst,
  314. constant int64_t & ne00,
  315. constant int64_t & ne01,
  316. constant int64_t & ne02,
  317. constant float & scale,
  318. constant float & max_bias,
  319. constant float & m0,
  320. constant float & m1,
  321. constant uint32_t & n_head_log2,
  322. threadgroup float * buf [[threadgroup(0)]],
  323. uint tgpig[[threadgroup_position_in_grid]],
  324. uint tpitg[[thread_position_in_threadgroup]],
  325. uint sgitg[[simdgroup_index_in_threadgroup]],
  326. uint tiisg[[thread_index_in_simdgroup]],
  327. uint ntg[[threads_per_threadgroup]]) {
  328. const int64_t i03 = (tgpig) / (ne02*ne01);
  329. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  330. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  331. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  332. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  333. device const float * ppos = src2 != src0 ? src2 : nullptr;
  334. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  335. float slope = 0.0f;
  336. // ALiBi
  337. if (max_bias > 0.0f) {
  338. const int64_t h = i02;
  339. const float base = h < n_head_log2 ? m0 : m1;
  340. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  341. slope = pow(base, exp);
  342. }
  343. // parallel max
  344. float lmax = -INFINITY;
  345. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  346. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  347. }
  348. // find the max value in the block
  349. float max_val = simd_max(lmax);
  350. if (ntg > N_SIMDWIDTH) {
  351. if (sgitg == 0) {
  352. buf[tiisg] = -INFINITY;
  353. }
  354. threadgroup_barrier(mem_flags::mem_threadgroup);
  355. if (tiisg == 0) {
  356. buf[sgitg] = max_val;
  357. }
  358. threadgroup_barrier(mem_flags::mem_threadgroup);
  359. max_val = buf[tiisg];
  360. max_val = simd_max(max_val);
  361. }
  362. // parallel sum
  363. float lsum = 0.0f;
  364. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  365. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  366. lsum += exp_psrc0;
  367. pdst[i00] = exp_psrc0;
  368. }
  369. // This barrier fixes a failing test
  370. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  371. threadgroup_barrier(mem_flags::mem_none);
  372. float sum = simd_sum(lsum);
  373. if (ntg > N_SIMDWIDTH) {
  374. if (sgitg == 0) {
  375. buf[tiisg] = 0.0f;
  376. }
  377. threadgroup_barrier(mem_flags::mem_threadgroup);
  378. if (tiisg == 0) {
  379. buf[sgitg] = sum;
  380. }
  381. threadgroup_barrier(mem_flags::mem_threadgroup);
  382. sum = buf[tiisg];
  383. sum = simd_sum(sum);
  384. }
  385. const float inv_sum = 1.0f/sum;
  386. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  387. pdst[i00] *= inv_sum;
  388. }
  389. }
  390. kernel void kernel_soft_max_4(
  391. device const float * src0,
  392. device const float * src1,
  393. device const float * src2,
  394. device float * dst,
  395. constant int64_t & ne00,
  396. constant int64_t & ne01,
  397. constant int64_t & ne02,
  398. constant float & scale,
  399. constant float & max_bias,
  400. constant float & m0,
  401. constant float & m1,
  402. constant uint32_t & n_head_log2,
  403. threadgroup float * buf [[threadgroup(0)]],
  404. uint tgpig[[threadgroup_position_in_grid]],
  405. uint tpitg[[thread_position_in_threadgroup]],
  406. uint sgitg[[simdgroup_index_in_threadgroup]],
  407. uint tiisg[[thread_index_in_simdgroup]],
  408. uint ntg[[threads_per_threadgroup]]) {
  409. const int64_t i03 = (tgpig) / (ne02*ne01);
  410. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  411. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  412. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  413. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  414. device const float4 * ppos = src2 != src0 ? (device const float4 *)(src2) : nullptr;
  415. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  416. float slope = 0.0f;
  417. if (max_bias > 0.0f) {
  418. const int64_t h = i02;
  419. const float base = h < n_head_log2 ? m0 : m1;
  420. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  421. slope = pow(base, exp);
  422. }
  423. // parallel max
  424. float4 lmax4 = -INFINITY;
  425. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  426. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  427. }
  428. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  429. float max_val = simd_max(lmax);
  430. if (ntg > N_SIMDWIDTH) {
  431. if (sgitg == 0) {
  432. buf[tiisg] = -INFINITY;
  433. }
  434. threadgroup_barrier(mem_flags::mem_threadgroup);
  435. if (tiisg == 0) {
  436. buf[sgitg] = max_val;
  437. }
  438. threadgroup_barrier(mem_flags::mem_threadgroup);
  439. max_val = buf[tiisg];
  440. max_val = simd_max(max_val);
  441. }
  442. // parallel sum
  443. float4 lsum4 = 0.0f;
  444. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  445. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  446. lsum4 += exp_psrc4;
  447. pdst4[i00] = exp_psrc4;
  448. }
  449. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  450. // This barrier fixes a failing test
  451. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  452. threadgroup_barrier(mem_flags::mem_none);
  453. float sum = simd_sum(lsum);
  454. if (ntg > N_SIMDWIDTH) {
  455. if (sgitg == 0) {
  456. buf[tiisg] = 0.0f;
  457. }
  458. threadgroup_barrier(mem_flags::mem_threadgroup);
  459. if (tiisg == 0) {
  460. buf[sgitg] = sum;
  461. }
  462. threadgroup_barrier(mem_flags::mem_threadgroup);
  463. sum = buf[tiisg];
  464. sum = simd_sum(sum);
  465. }
  466. const float inv_sum = 1.0f/sum;
  467. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  468. pdst4[i00] *= inv_sum;
  469. }
  470. }
  471. kernel void kernel_diag_mask_inf(
  472. device const float * src0,
  473. device float * dst,
  474. constant int64_t & ne00,
  475. constant int64_t & ne01,
  476. constant int & n_past,
  477. uint3 tpig[[thread_position_in_grid]]) {
  478. const int64_t i02 = tpig[2];
  479. const int64_t i01 = tpig[1];
  480. const int64_t i00 = tpig[0];
  481. if (i00 > n_past + i01) {
  482. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  483. } else {
  484. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  485. }
  486. }
  487. kernel void kernel_diag_mask_inf_8(
  488. device const float4 * src0,
  489. device float4 * dst,
  490. constant int64_t & ne00,
  491. constant int64_t & ne01,
  492. constant int & n_past,
  493. uint3 tpig[[thread_position_in_grid]]) {
  494. const int64_t i = 2*tpig[0];
  495. dst[i+0] = src0[i+0];
  496. dst[i+1] = src0[i+1];
  497. int64_t i4 = 4*i;
  498. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  499. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  500. const int64_t i00 = i4;
  501. for (int k = 3; k >= 0; --k) {
  502. if (i00 + 4 + k <= n_past + i01) {
  503. break;
  504. }
  505. dst[i+1][k] = -INFINITY;
  506. if (i00 + k > n_past + i01) {
  507. dst[i][k] = -INFINITY;
  508. }
  509. }
  510. }
  511. kernel void kernel_norm(
  512. device const void * src0,
  513. device float * dst,
  514. constant int64_t & ne00,
  515. constant uint64_t & nb01,
  516. constant float & eps,
  517. threadgroup float * sum [[threadgroup(0)]],
  518. uint tgpig[[threadgroup_position_in_grid]],
  519. uint tpitg[[thread_position_in_threadgroup]],
  520. uint ntg[[threads_per_threadgroup]]) {
  521. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  522. // MEAN
  523. // parallel sum
  524. sum[tpitg] = 0.0f;
  525. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  526. sum[tpitg] += x[i00];
  527. }
  528. // reduce
  529. threadgroup_barrier(mem_flags::mem_threadgroup);
  530. for (uint i = ntg/2; i > 0; i /= 2) {
  531. if (tpitg < i) {
  532. sum[tpitg] += sum[tpitg + i];
  533. }
  534. threadgroup_barrier(mem_flags::mem_threadgroup);
  535. }
  536. const float mean = sum[0] / ne00;
  537. // recenter and VARIANCE
  538. threadgroup_barrier(mem_flags::mem_threadgroup);
  539. device float * y = dst + tgpig*ne00;
  540. sum[tpitg] = 0.0f;
  541. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  542. y[i00] = x[i00] - mean;
  543. sum[tpitg] += y[i00] * y[i00];
  544. }
  545. // reduce
  546. threadgroup_barrier(mem_flags::mem_threadgroup);
  547. for (uint i = ntg/2; i > 0; i /= 2) {
  548. if (tpitg < i) {
  549. sum[tpitg] += sum[tpitg + i];
  550. }
  551. threadgroup_barrier(mem_flags::mem_threadgroup);
  552. }
  553. const float variance = sum[0] / ne00;
  554. const float scale = 1.0f/sqrt(variance + eps);
  555. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  556. y[i00] = y[i00] * scale;
  557. }
  558. }
  559. kernel void kernel_rms_norm(
  560. device const void * src0,
  561. device float * dst,
  562. constant int64_t & ne00,
  563. constant uint64_t & nb01,
  564. constant float & eps,
  565. threadgroup float * buf [[threadgroup(0)]],
  566. uint tgpig[[threadgroup_position_in_grid]],
  567. uint tpitg[[thread_position_in_threadgroup]],
  568. uint sgitg[[simdgroup_index_in_threadgroup]],
  569. uint tiisg[[thread_index_in_simdgroup]],
  570. uint ntg[[threads_per_threadgroup]]) {
  571. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  572. float4 sumf = 0;
  573. float all_sum = 0;
  574. // parallel sum
  575. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  576. sumf += x[i00] * x[i00];
  577. }
  578. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  579. all_sum = simd_sum(all_sum);
  580. if (ntg > N_SIMDWIDTH) {
  581. if (sgitg == 0) {
  582. buf[tiisg] = 0.0f;
  583. }
  584. threadgroup_barrier(mem_flags::mem_threadgroup);
  585. if (tiisg == 0) {
  586. buf[sgitg] = all_sum;
  587. }
  588. threadgroup_barrier(mem_flags::mem_threadgroup);
  589. all_sum = buf[tiisg];
  590. all_sum = simd_sum(all_sum);
  591. }
  592. const float mean = all_sum/ne00;
  593. const float scale = 1.0f/sqrt(mean + eps);
  594. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  595. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  596. y[i00] = x[i00] * scale;
  597. }
  598. }
  599. kernel void kernel_group_norm(
  600. device const float * src0,
  601. device float * dst,
  602. constant int64_t & ne00,
  603. constant int64_t & ne01,
  604. constant int64_t & ne02,
  605. constant uint64_t & nb00,
  606. constant uint64_t & nb01,
  607. constant uint64_t & nb02,
  608. constant int32_t & n_groups,
  609. constant float & eps,
  610. threadgroup float * buf [[threadgroup(0)]],
  611. uint tgpig[[threadgroup_position_in_grid]],
  612. uint tpitg[[thread_position_in_threadgroup]],
  613. uint sgitg[[simdgroup_index_in_threadgroup]],
  614. uint tiisg[[thread_index_in_simdgroup]],
  615. uint ntg[[threads_per_threadgroup]]) {
  616. const int64_t ne = ne00*ne01*ne02;
  617. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  618. int start = tgpig * gs;
  619. int end = start + gs;
  620. start += tpitg;
  621. if (end >= ne) {
  622. end = ne;
  623. }
  624. float tmp = 0.0f; // partial sum for thread in warp
  625. for (int j = start; j < end; j += ntg) {
  626. tmp += src0[j];
  627. }
  628. threadgroup_barrier(mem_flags::mem_threadgroup);
  629. tmp = simd_sum(tmp);
  630. if (ntg > N_SIMDWIDTH) {
  631. if (sgitg == 0) {
  632. buf[tiisg] = 0.0f;
  633. }
  634. threadgroup_barrier(mem_flags::mem_threadgroup);
  635. if (tiisg == 0) {
  636. buf[sgitg] = tmp;
  637. }
  638. threadgroup_barrier(mem_flags::mem_threadgroup);
  639. tmp = buf[tiisg];
  640. tmp = simd_sum(tmp);
  641. }
  642. const float mean = tmp / gs;
  643. tmp = 0.0f;
  644. for (int j = start; j < end; j += ntg) {
  645. float xi = src0[j] - mean;
  646. dst[j] = xi;
  647. tmp += xi * xi;
  648. }
  649. tmp = simd_sum(tmp);
  650. if (ntg > N_SIMDWIDTH) {
  651. if (sgitg == 0) {
  652. buf[tiisg] = 0.0f;
  653. }
  654. threadgroup_barrier(mem_flags::mem_threadgroup);
  655. if (tiisg == 0) {
  656. buf[sgitg] = tmp;
  657. }
  658. threadgroup_barrier(mem_flags::mem_threadgroup);
  659. tmp = buf[tiisg];
  660. tmp = simd_sum(tmp);
  661. }
  662. const float variance = tmp / gs;
  663. const float scale = 1.0f/sqrt(variance + eps);
  664. for (int j = start; j < end; j += ntg) {
  665. dst[j] *= scale;
  666. }
  667. }
  668. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  669. // il indicates where the q4 quants begin (0 or QK4_0/4)
  670. // we assume that the yl's have been multiplied with the appropriate scale factor
  671. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  672. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  673. float d = qb_curr->d;
  674. float2 acc = 0.f;
  675. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  676. for (int i = 0; i < 8; i+=2) {
  677. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  678. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  679. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  680. + yl[i + 9] * (qs[i / 2] & 0xF000);
  681. }
  682. return d * (sumy * -8.f + acc[0] + acc[1]);
  683. }
  684. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  685. // il indicates where the q4 quants begin (0 or QK4_0/4)
  686. // we assume that the yl's have been multiplied with the appropriate scale factor
  687. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  688. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  689. float d = qb_curr->d;
  690. float m = qb_curr->m;
  691. float2 acc = 0.f;
  692. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  693. for (int i = 0; i < 8; i+=2) {
  694. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  695. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  696. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  697. + yl[i + 9] * (qs[i / 2] & 0xF000);
  698. }
  699. return d * (acc[0] + acc[1]) + sumy * m;
  700. }
  701. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  702. // il indicates where the q5 quants begin (0 or QK5_0/4)
  703. // we assume that the yl's have been multiplied with the appropriate scale factor
  704. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  705. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  706. float d = qb_curr->d;
  707. float2 acc = 0.f;
  708. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  709. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  710. for (int i = 0; i < 8; i+=2) {
  711. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  712. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  713. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  714. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  715. }
  716. return d * (sumy * -16.f + acc[0] + acc[1]);
  717. }
  718. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  719. // il indicates where the q5 quants begin (0 or QK5_1/4)
  720. // we assume that the yl's have been multiplied with the appropriate scale factor
  721. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  722. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  723. float d = qb_curr->d;
  724. float m = qb_curr->m;
  725. float2 acc = 0.f;
  726. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  727. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  728. for (int i = 0; i < 8; i+=2) {
  729. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  730. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  731. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  732. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  733. }
  734. return d * (acc[0] + acc[1]) + sumy * m;
  735. }
  736. // putting them in the kernel cause a significant performance penalty
  737. #define N_DST 4 // each SIMD group works on 4 rows
  738. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  739. //Note: This is a template, but strictly speaking it only applies to
  740. // quantizations where the block size is 32. It also does not
  741. // guard against the number of rows not being divisible by
  742. // N_DST, so this is another explicit assumption of the implementation.
  743. template<typename block_q_type, int nr, int nsg, int nw>
  744. void mul_vec_q_n_f32_impl(
  745. device const void * src0,
  746. device const float * src1,
  747. device float * dst,
  748. int64_t ne00,
  749. int64_t ne01,
  750. int64_t ne02,
  751. int64_t ne10,
  752. int64_t ne12,
  753. int64_t ne0,
  754. int64_t ne1,
  755. uint r2,
  756. uint r3,
  757. uint3 tgpig, uint tiisg, uint sgitg) {
  758. const int nb = ne00/QK4_0;
  759. const int r0 = tgpig.x;
  760. const int r1 = tgpig.y;
  761. const int im = tgpig.z;
  762. const int first_row = (r0 * nsg + sgitg) * nr;
  763. const uint i12 = im%ne12;
  764. const uint i13 = im/ne12;
  765. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  766. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  767. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  768. float yl[16]; // src1 vector cache
  769. float sumf[nr] = {0.f};
  770. const int ix = (tiisg/2);
  771. const int il = (tiisg%2)*8;
  772. device const float * yb = y + ix * QK4_0 + il;
  773. // each thread in a SIMD group deals with half a block.
  774. for (int ib = ix; ib < nb; ib += nw/2) {
  775. float sumy = 0;
  776. for (int i = 0; i < 8; i += 2) {
  777. sumy += yb[i] + yb[i+1];
  778. yl[i+0] = yb[i+ 0];
  779. yl[i+1] = yb[i+ 1]/256.f;
  780. sumy += yb[i+16] + yb[i+17];
  781. yl[i+8] = yb[i+16]/16.f;
  782. yl[i+9] = yb[i+17]/4096.f;
  783. }
  784. for (int row = 0; row < nr; row++) {
  785. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  786. }
  787. yb += QK4_0 * 16;
  788. }
  789. for (int row = 0; row < nr; ++row) {
  790. const float tot = simd_sum(sumf[row]);
  791. if (tiisg == 0 && first_row + row < ne01) {
  792. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  793. }
  794. }
  795. }
  796. kernel void kernel_mul_mv_q4_0_f32(
  797. device const void * src0,
  798. device const float * src1,
  799. device float * dst,
  800. constant int64_t & ne00,
  801. constant int64_t & ne01,
  802. constant int64_t & ne02,
  803. constant uint64_t & nb00,
  804. constant uint64_t & nb01,
  805. constant uint64_t & nb02,
  806. constant int64_t & ne10,
  807. constant int64_t & ne11,
  808. constant int64_t & ne12,
  809. constant uint64_t & nb10,
  810. constant uint64_t & nb11,
  811. constant uint64_t & nb12,
  812. constant int64_t & ne0,
  813. constant int64_t & ne1,
  814. constant uint & r2,
  815. constant uint & r3,
  816. uint3 tgpig[[threadgroup_position_in_grid]],
  817. uint tiisg[[thread_index_in_simdgroup]],
  818. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  819. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  820. }
  821. kernel void kernel_mul_mv_q4_1_f32(
  822. device const void * src0,
  823. device const float * src1,
  824. device float * dst,
  825. constant int64_t & ne00,
  826. constant int64_t & ne01,
  827. constant int64_t & ne02,
  828. constant uint64_t & nb00,
  829. constant uint64_t & nb01,
  830. constant uint64_t & nb02,
  831. constant int64_t & ne10,
  832. constant int64_t & ne11,
  833. constant int64_t & ne12,
  834. constant uint64_t & nb10,
  835. constant uint64_t & nb11,
  836. constant uint64_t & nb12,
  837. constant int64_t & ne0,
  838. constant int64_t & ne1,
  839. constant uint & r2,
  840. constant uint & r3,
  841. uint3 tgpig[[threadgroup_position_in_grid]],
  842. uint tiisg[[thread_index_in_simdgroup]],
  843. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  844. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  845. }
  846. kernel void kernel_mul_mv_q5_0_f32(
  847. device const void * src0,
  848. device const float * src1,
  849. device float * dst,
  850. constant int64_t & ne00,
  851. constant int64_t & ne01,
  852. constant int64_t & ne02,
  853. constant uint64_t & nb00,
  854. constant uint64_t & nb01,
  855. constant uint64_t & nb02,
  856. constant int64_t & ne10,
  857. constant int64_t & ne11,
  858. constant int64_t & ne12,
  859. constant uint64_t & nb10,
  860. constant uint64_t & nb11,
  861. constant uint64_t & nb12,
  862. constant int64_t & ne0,
  863. constant int64_t & ne1,
  864. constant uint & r2,
  865. constant uint & r3,
  866. uint3 tgpig[[threadgroup_position_in_grid]],
  867. uint tiisg[[thread_index_in_simdgroup]],
  868. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  869. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  870. }
  871. kernel void kernel_mul_mv_q5_1_f32(
  872. device const void * src0,
  873. device const float * src1,
  874. device float * dst,
  875. constant int64_t & ne00,
  876. constant int64_t & ne01,
  877. constant int64_t & ne02,
  878. constant uint64_t & nb00,
  879. constant uint64_t & nb01,
  880. constant uint64_t & nb02,
  881. constant int64_t & ne10,
  882. constant int64_t & ne11,
  883. constant int64_t & ne12,
  884. constant uint64_t & nb10,
  885. constant uint64_t & nb11,
  886. constant uint64_t & nb12,
  887. constant int64_t & ne0,
  888. constant int64_t & ne1,
  889. constant uint & r2,
  890. constant uint & r3,
  891. uint3 tgpig[[threadgroup_position_in_grid]],
  892. uint tiisg[[thread_index_in_simdgroup]],
  893. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  894. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  895. }
  896. #define NB_Q8_0 8
  897. void kernel_mul_mv_q8_0_f32_impl(
  898. device const void * src0,
  899. device const float * src1,
  900. device float * dst,
  901. constant int64_t & ne00,
  902. constant int64_t & ne01,
  903. constant int64_t & ne02,
  904. constant int64_t & ne10,
  905. constant int64_t & ne12,
  906. constant int64_t & ne0,
  907. constant int64_t & ne1,
  908. constant uint & r2,
  909. constant uint & r3,
  910. uint3 tgpig[[threadgroup_position_in_grid]],
  911. uint tiisg[[thread_index_in_simdgroup]],
  912. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  913. const int nr = N_DST;
  914. const int nsg = N_SIMDGROUP;
  915. const int nw = N_SIMDWIDTH;
  916. const int nb = ne00/QK8_0;
  917. const int r0 = tgpig.x;
  918. const int r1 = tgpig.y;
  919. const int im = tgpig.z;
  920. const int first_row = (r0 * nsg + sgitg) * nr;
  921. const uint i12 = im%ne12;
  922. const uint i13 = im/ne12;
  923. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  924. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  925. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  926. float yl[NB_Q8_0];
  927. float sumf[nr]={0.f};
  928. const int ix = tiisg/4;
  929. const int il = tiisg%4;
  930. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  931. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  932. for (int ib = ix; ib < nb; ib += nw/4) {
  933. for (int i = 0; i < NB_Q8_0; ++i) {
  934. yl[i] = yb[i];
  935. }
  936. for (int row = 0; row < nr; row++) {
  937. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  938. float sumq = 0.f;
  939. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  940. sumq += qs[iq] * yl[iq];
  941. }
  942. sumf[row] += sumq*x[ib+row*nb].d;
  943. }
  944. yb += NB_Q8_0 * nw;
  945. }
  946. for (int row = 0; row < nr; ++row) {
  947. const float tot = simd_sum(sumf[row]);
  948. if (tiisg == 0 && first_row + row < ne01) {
  949. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  950. }
  951. }
  952. }
  953. [[host_name("kernel_mul_mv_q8_0_f32")]]
  954. kernel void kernel_mul_mv_q8_0_f32(
  955. device const void * src0,
  956. device const float * src1,
  957. device float * dst,
  958. constant int64_t & ne00,
  959. constant int64_t & ne01,
  960. constant int64_t & ne02,
  961. constant uint64_t & nb00,
  962. constant uint64_t & nb01,
  963. constant uint64_t & nb02,
  964. constant int64_t & ne10,
  965. constant int64_t & ne11,
  966. constant int64_t & ne12,
  967. constant uint64_t & nb10,
  968. constant uint64_t & nb11,
  969. constant uint64_t & nb12,
  970. constant int64_t & ne0,
  971. constant int64_t & ne1,
  972. constant uint & r2,
  973. constant uint & r3,
  974. uint3 tgpig[[threadgroup_position_in_grid]],
  975. uint tiisg[[thread_index_in_simdgroup]],
  976. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  977. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  978. }
  979. #define N_F32_F32 4
  980. void kernel_mul_mv_f32_f32_impl(
  981. device const char * src0,
  982. device const char * src1,
  983. device float * dst,
  984. constant int64_t & ne00,
  985. constant int64_t & ne01,
  986. constant int64_t & ne02,
  987. constant uint64_t & nb00,
  988. constant uint64_t & nb01,
  989. constant uint64_t & nb02,
  990. constant int64_t & ne10,
  991. constant int64_t & ne11,
  992. constant int64_t & ne12,
  993. constant uint64_t & nb10,
  994. constant uint64_t & nb11,
  995. constant uint64_t & nb12,
  996. constant int64_t & ne0,
  997. constant int64_t & ne1,
  998. constant uint & r2,
  999. constant uint & r3,
  1000. uint3 tgpig[[threadgroup_position_in_grid]],
  1001. uint tiisg[[thread_index_in_simdgroup]]) {
  1002. const int64_t r0 = tgpig.x;
  1003. const int64_t rb = tgpig.y*N_F32_F32;
  1004. const int64_t im = tgpig.z;
  1005. const uint i12 = im%ne12;
  1006. const uint i13 = im/ne12;
  1007. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1008. device const float * x = (device const float *) (src0 + offset0);
  1009. if (ne00 < 128) {
  1010. for (int row = 0; row < N_F32_F32; ++row) {
  1011. int r1 = rb + row;
  1012. if (r1 >= ne11) {
  1013. break;
  1014. }
  1015. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1016. float sumf = 0;
  1017. for (int i = tiisg; i < ne00; i += 32) {
  1018. sumf += (float) x[i] * (float) y[i];
  1019. }
  1020. float all_sum = simd_sum(sumf);
  1021. if (tiisg == 0) {
  1022. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1023. }
  1024. }
  1025. } else {
  1026. device const float4 * x4 = (device const float4 *)x;
  1027. for (int row = 0; row < N_F32_F32; ++row) {
  1028. int r1 = rb + row;
  1029. if (r1 >= ne11) {
  1030. break;
  1031. }
  1032. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1033. device const float4 * y4 = (device const float4 *) y;
  1034. float sumf = 0;
  1035. for (int i = tiisg; i < ne00/4; i += 32) {
  1036. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1037. }
  1038. float all_sum = simd_sum(sumf);
  1039. if (tiisg == 0) {
  1040. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1041. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1042. }
  1043. }
  1044. }
  1045. }
  1046. [[host_name("kernel_mul_mv_f32_f32")]]
  1047. kernel void kernel_mul_mv_f32_f32(
  1048. device const char * src0,
  1049. device const char * src1,
  1050. device float * dst,
  1051. constant int64_t & ne00,
  1052. constant int64_t & ne01,
  1053. constant int64_t & ne02,
  1054. constant uint64_t & nb00,
  1055. constant uint64_t & nb01,
  1056. constant uint64_t & nb02,
  1057. constant int64_t & ne10,
  1058. constant int64_t & ne11,
  1059. constant int64_t & ne12,
  1060. constant uint64_t & nb10,
  1061. constant uint64_t & nb11,
  1062. constant uint64_t & nb12,
  1063. constant int64_t & ne0,
  1064. constant int64_t & ne1,
  1065. constant uint & r2,
  1066. constant uint & r3,
  1067. uint3 tgpig[[threadgroup_position_in_grid]],
  1068. uint tiisg[[thread_index_in_simdgroup]]) {
  1069. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1070. }
  1071. #define N_F16_F16 4
  1072. kernel void kernel_mul_mv_f16_f16(
  1073. device const char * src0,
  1074. device const char * src1,
  1075. device float * dst,
  1076. constant int64_t & ne00,
  1077. constant int64_t & ne01,
  1078. constant int64_t & ne02,
  1079. constant uint64_t & nb00,
  1080. constant uint64_t & nb01,
  1081. constant uint64_t & nb02,
  1082. constant int64_t & ne10,
  1083. constant int64_t & ne11,
  1084. constant int64_t & ne12,
  1085. constant uint64_t & nb10,
  1086. constant uint64_t & nb11,
  1087. constant uint64_t & nb12,
  1088. constant int64_t & ne0,
  1089. constant int64_t & ne1,
  1090. constant uint & r2,
  1091. constant uint & r3,
  1092. uint3 tgpig[[threadgroup_position_in_grid]],
  1093. uint tiisg[[thread_index_in_simdgroup]]) {
  1094. const int64_t r0 = tgpig.x;
  1095. const int64_t rb = tgpig.y*N_F16_F16;
  1096. const int64_t im = tgpig.z;
  1097. const uint i12 = im%ne12;
  1098. const uint i13 = im/ne12;
  1099. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1100. device const half * x = (device const half *) (src0 + offset0);
  1101. if (ne00 < 128) {
  1102. for (int row = 0; row < N_F16_F16; ++row) {
  1103. int r1 = rb + row;
  1104. if (r1 >= ne11) {
  1105. break;
  1106. }
  1107. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1108. float sumf = 0;
  1109. for (int i = tiisg; i < ne00; i += 32) {
  1110. sumf += (half) x[i] * (half) y[i];
  1111. }
  1112. float all_sum = simd_sum(sumf);
  1113. if (tiisg == 0) {
  1114. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1115. }
  1116. }
  1117. } else {
  1118. device const half4 * x4 = (device const half4 *)x;
  1119. for (int row = 0; row < N_F16_F16; ++row) {
  1120. int r1 = rb + row;
  1121. if (r1 >= ne11) {
  1122. break;
  1123. }
  1124. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1125. device const half4 * y4 = (device const half4 *) y;
  1126. float sumf = 0;
  1127. for (int i = tiisg; i < ne00/4; i += 32) {
  1128. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1129. }
  1130. float all_sum = simd_sum(sumf);
  1131. if (tiisg == 0) {
  1132. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1133. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1134. }
  1135. }
  1136. }
  1137. }
  1138. void kernel_mul_mv_f16_f32_1row_impl(
  1139. device const char * src0,
  1140. device const char * src1,
  1141. device float * dst,
  1142. constant int64_t & ne00,
  1143. constant int64_t & ne01,
  1144. constant int64_t & ne02,
  1145. constant uint64_t & nb00,
  1146. constant uint64_t & nb01,
  1147. constant uint64_t & nb02,
  1148. constant int64_t & ne10,
  1149. constant int64_t & ne11,
  1150. constant int64_t & ne12,
  1151. constant uint64_t & nb10,
  1152. constant uint64_t & nb11,
  1153. constant uint64_t & nb12,
  1154. constant int64_t & ne0,
  1155. constant int64_t & ne1,
  1156. constant uint & r2,
  1157. constant uint & r3,
  1158. uint3 tgpig[[threadgroup_position_in_grid]],
  1159. uint tiisg[[thread_index_in_simdgroup]]) {
  1160. const int64_t r0 = tgpig.x;
  1161. const int64_t r1 = tgpig.y;
  1162. const int64_t im = tgpig.z;
  1163. const uint i12 = im%ne12;
  1164. const uint i13 = im/ne12;
  1165. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1166. device const half * x = (device const half *) (src0 + offset0);
  1167. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1168. float sumf = 0;
  1169. if (ne00 < 128) {
  1170. for (int i = tiisg; i < ne00; i += 32) {
  1171. sumf += (float) x[i] * (float) y[i];
  1172. }
  1173. float all_sum = simd_sum(sumf);
  1174. if (tiisg == 0) {
  1175. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1176. }
  1177. } else {
  1178. device const half4 * x4 = (device const half4 *) x;
  1179. device const float4 * y4 = (device const float4 *) y;
  1180. for (int i = tiisg; i < ne00/4; i += 32) {
  1181. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1182. }
  1183. float all_sum = simd_sum(sumf);
  1184. if (tiisg == 0) {
  1185. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1186. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1187. }
  1188. }
  1189. }
  1190. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1191. kernel void kernel_mul_mv_f16_f32_1row(
  1192. device const char * src0,
  1193. device const char * src1,
  1194. device float * dst,
  1195. constant int64_t & ne00,
  1196. constant int64_t & ne01,
  1197. constant int64_t & ne02,
  1198. constant uint64_t & nb00,
  1199. constant uint64_t & nb01,
  1200. constant uint64_t & nb02,
  1201. constant int64_t & ne10,
  1202. constant int64_t & ne11,
  1203. constant int64_t & ne12,
  1204. constant uint64_t & nb10,
  1205. constant uint64_t & nb11,
  1206. constant uint64_t & nb12,
  1207. constant int64_t & ne0,
  1208. constant int64_t & ne1,
  1209. constant uint & r2,
  1210. constant uint & r3,
  1211. uint3 tgpig[[threadgroup_position_in_grid]],
  1212. uint tiisg[[thread_index_in_simdgroup]]) {
  1213. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1214. }
  1215. #define N_F16_F32 4
  1216. void kernel_mul_mv_f16_f32_impl(
  1217. device const char * src0,
  1218. device const char * src1,
  1219. device float * dst,
  1220. constant int64_t & ne00,
  1221. constant int64_t & ne01,
  1222. constant int64_t & ne02,
  1223. constant uint64_t & nb00,
  1224. constant uint64_t & nb01,
  1225. constant uint64_t & nb02,
  1226. constant int64_t & ne10,
  1227. constant int64_t & ne11,
  1228. constant int64_t & ne12,
  1229. constant uint64_t & nb10,
  1230. constant uint64_t & nb11,
  1231. constant uint64_t & nb12,
  1232. constant int64_t & ne0,
  1233. constant int64_t & ne1,
  1234. constant uint & r2,
  1235. constant uint & r3,
  1236. uint3 tgpig[[threadgroup_position_in_grid]],
  1237. uint tiisg[[thread_index_in_simdgroup]]) {
  1238. const int64_t r0 = tgpig.x;
  1239. const int64_t rb = tgpig.y*N_F16_F32;
  1240. const int64_t im = tgpig.z;
  1241. const uint i12 = im%ne12;
  1242. const uint i13 = im/ne12;
  1243. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1244. device const half * x = (device const half *) (src0 + offset0);
  1245. if (ne00 < 128) {
  1246. for (int row = 0; row < N_F16_F32; ++row) {
  1247. int r1 = rb + row;
  1248. if (r1 >= ne11) {
  1249. break;
  1250. }
  1251. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1252. float sumf = 0;
  1253. for (int i = tiisg; i < ne00; i += 32) {
  1254. sumf += (float) x[i] * (float) y[i];
  1255. }
  1256. float all_sum = simd_sum(sumf);
  1257. if (tiisg == 0) {
  1258. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1259. }
  1260. }
  1261. } else {
  1262. device const half4 * x4 = (device const half4 *)x;
  1263. for (int row = 0; row < N_F16_F32; ++row) {
  1264. int r1 = rb + row;
  1265. if (r1 >= ne11) {
  1266. break;
  1267. }
  1268. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1269. device const float4 * y4 = (device const float4 *) y;
  1270. float sumf = 0;
  1271. for (int i = tiisg; i < ne00/4; i += 32) {
  1272. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1273. }
  1274. float all_sum = simd_sum(sumf);
  1275. if (tiisg == 0) {
  1276. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1277. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1278. }
  1279. }
  1280. }
  1281. }
  1282. [[host_name("kernel_mul_mv_f16_f32")]]
  1283. kernel void kernel_mul_mv_f16_f32(
  1284. device const char * src0,
  1285. device const char * src1,
  1286. device float * dst,
  1287. constant int64_t & ne00,
  1288. constant int64_t & ne01,
  1289. constant int64_t & ne02,
  1290. constant uint64_t & nb00,
  1291. constant uint64_t & nb01,
  1292. constant uint64_t & nb02,
  1293. constant int64_t & ne10,
  1294. constant int64_t & ne11,
  1295. constant int64_t & ne12,
  1296. constant uint64_t & nb10,
  1297. constant uint64_t & nb11,
  1298. constant uint64_t & nb12,
  1299. constant int64_t & ne0,
  1300. constant int64_t & ne1,
  1301. constant uint & r2,
  1302. constant uint & r3,
  1303. uint3 tgpig[[threadgroup_position_in_grid]],
  1304. uint tiisg[[thread_index_in_simdgroup]]) {
  1305. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1306. }
  1307. // Assumes row size (ne00) is a multiple of 4
  1308. kernel void kernel_mul_mv_f16_f32_l4(
  1309. device const char * src0,
  1310. device const char * src1,
  1311. device float * dst,
  1312. constant int64_t & ne00,
  1313. constant int64_t & ne01,
  1314. constant int64_t & ne02,
  1315. constant uint64_t & nb00,
  1316. constant uint64_t & nb01,
  1317. constant uint64_t & nb02,
  1318. constant int64_t & ne10,
  1319. constant int64_t & ne11,
  1320. constant int64_t & ne12,
  1321. constant uint64_t & nb10,
  1322. constant uint64_t & nb11,
  1323. constant uint64_t & nb12,
  1324. constant int64_t & ne0,
  1325. constant int64_t & ne1,
  1326. constant uint & r2,
  1327. constant uint & r3,
  1328. uint3 tgpig[[threadgroup_position_in_grid]],
  1329. uint tiisg[[thread_index_in_simdgroup]]) {
  1330. const int nrows = ne11;
  1331. const int64_t r0 = tgpig.x;
  1332. const int64_t im = tgpig.z;
  1333. const uint i12 = im%ne12;
  1334. const uint i13 = im/ne12;
  1335. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1336. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1337. for (int r1 = 0; r1 < nrows; ++r1) {
  1338. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1339. float sumf = 0;
  1340. for (int i = tiisg; i < ne00/4; i += 32) {
  1341. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1342. }
  1343. float all_sum = simd_sum(sumf);
  1344. if (tiisg == 0) {
  1345. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1346. }
  1347. }
  1348. }
  1349. kernel void kernel_alibi_f32(
  1350. device const float * src0,
  1351. device float * dst,
  1352. constant int64_t & ne00,
  1353. constant int64_t & ne01,
  1354. constant int64_t & ne02,
  1355. constant int64_t & ne03,
  1356. constant uint64_t & nb00,
  1357. constant uint64_t & nb01,
  1358. constant uint64_t & nb02,
  1359. constant uint64_t & nb03,
  1360. constant int64_t & ne0,
  1361. constant int64_t & ne1,
  1362. constant int64_t & ne2,
  1363. constant int64_t & ne3,
  1364. constant uint64_t & nb0,
  1365. constant uint64_t & nb1,
  1366. constant uint64_t & nb2,
  1367. constant uint64_t & nb3,
  1368. constant float & m0,
  1369. constant float & m1,
  1370. constant int & n_heads_log2_floor,
  1371. uint3 tgpig[[threadgroup_position_in_grid]],
  1372. uint3 tpitg[[thread_position_in_threadgroup]],
  1373. uint3 ntg[[threads_per_threadgroup]]) {
  1374. const int64_t i03 = tgpig[2];
  1375. const int64_t i02 = tgpig[1];
  1376. const int64_t i01 = tgpig[0];
  1377. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1378. const int64_t i3 = n / (ne2*ne1*ne0);
  1379. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1380. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1381. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1382. const int64_t k = i3*ne3 + i2;
  1383. float m_k;
  1384. if (k < n_heads_log2_floor) {
  1385. m_k = pow(m0, k + 1);
  1386. } else {
  1387. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1388. }
  1389. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1390. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1391. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1392. const float src_v = *(device float *)(src_row + i00*nb00);
  1393. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1394. *dst_v = i00 * m_k + src_v;
  1395. }
  1396. }
  1397. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1398. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1399. return 1.0f - min(1.0f, max(0.0f, y));
  1400. }
  1401. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1402. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1403. static void rope_yarn(
  1404. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1405. thread float * cos_theta, thread float * sin_theta
  1406. ) {
  1407. // Get n-d rotational scaling corrected for extrapolation
  1408. float theta_interp = freq_scale * theta_extrap;
  1409. float theta = theta_interp;
  1410. if (ext_factor != 0.0f) {
  1411. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1412. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1413. // Get n-d magnitude scaling corrected for interpolation
  1414. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1415. }
  1416. *cos_theta = cos(theta) * mscale;
  1417. *sin_theta = sin(theta) * mscale;
  1418. }
  1419. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1420. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1421. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1422. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1423. }
  1424. static void rope_yarn_corr_dims(
  1425. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1426. ) {
  1427. // start and end correction dims
  1428. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1429. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1430. }
  1431. typedef void (rope_t)(
  1432. device const void * src0,
  1433. device const int32_t * src1,
  1434. device float * dst,
  1435. constant int64_t & ne00,
  1436. constant int64_t & ne01,
  1437. constant int64_t & ne02,
  1438. constant int64_t & ne03,
  1439. constant uint64_t & nb00,
  1440. constant uint64_t & nb01,
  1441. constant uint64_t & nb02,
  1442. constant uint64_t & nb03,
  1443. constant int64_t & ne0,
  1444. constant int64_t & ne1,
  1445. constant int64_t & ne2,
  1446. constant int64_t & ne3,
  1447. constant uint64_t & nb0,
  1448. constant uint64_t & nb1,
  1449. constant uint64_t & nb2,
  1450. constant uint64_t & nb3,
  1451. constant int & n_past,
  1452. constant int & n_dims,
  1453. constant int & mode,
  1454. constant int & n_orig_ctx,
  1455. constant float & freq_base,
  1456. constant float & freq_scale,
  1457. constant float & ext_factor,
  1458. constant float & attn_factor,
  1459. constant float & beta_fast,
  1460. constant float & beta_slow,
  1461. uint tiitg[[thread_index_in_threadgroup]],
  1462. uint3 tptg[[threads_per_threadgroup]],
  1463. uint3 tgpig[[threadgroup_position_in_grid]]);
  1464. template<typename T>
  1465. kernel void kernel_rope(
  1466. device const void * src0,
  1467. device const int32_t * src1,
  1468. device float * dst,
  1469. constant int64_t & ne00,
  1470. constant int64_t & ne01,
  1471. constant int64_t & ne02,
  1472. constant int64_t & ne03,
  1473. constant uint64_t & nb00,
  1474. constant uint64_t & nb01,
  1475. constant uint64_t & nb02,
  1476. constant uint64_t & nb03,
  1477. constant int64_t & ne0,
  1478. constant int64_t & ne1,
  1479. constant int64_t & ne2,
  1480. constant int64_t & ne3,
  1481. constant uint64_t & nb0,
  1482. constant uint64_t & nb1,
  1483. constant uint64_t & nb2,
  1484. constant uint64_t & nb3,
  1485. constant int & n_past,
  1486. constant int & n_dims,
  1487. constant int & mode,
  1488. constant int & n_orig_ctx,
  1489. constant float & freq_base,
  1490. constant float & freq_scale,
  1491. constant float & ext_factor,
  1492. constant float & attn_factor,
  1493. constant float & beta_fast,
  1494. constant float & beta_slow,
  1495. uint tiitg[[thread_index_in_threadgroup]],
  1496. uint3 tptg[[threads_per_threadgroup]],
  1497. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1498. const int64_t i3 = tgpig[2];
  1499. const int64_t i2 = tgpig[1];
  1500. const int64_t i1 = tgpig[0];
  1501. const bool is_neox = mode & 2;
  1502. float corr_dims[2];
  1503. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1504. device const int32_t * pos = src1;
  1505. const int64_t p = pos[i2];
  1506. const float theta_0 = (float)p;
  1507. const float inv_ndims = -1.f/n_dims;
  1508. if (!is_neox) {
  1509. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1510. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1511. float cos_theta, sin_theta;
  1512. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1513. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1514. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1515. const T x0 = src[0];
  1516. const T x1 = src[1];
  1517. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1518. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1519. }
  1520. } else {
  1521. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1522. if (ic < n_dims) {
  1523. const int64_t ib = 0;
  1524. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1525. const float cur_rot = inv_ndims*ic - ib;
  1526. const float theta = theta_0 * pow(freq_base, cur_rot);
  1527. float cos_theta, sin_theta;
  1528. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1529. const int64_t i0 = ib*n_dims + ic/2;
  1530. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1531. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1532. const float x0 = src[0];
  1533. const float x1 = src[n_dims/2];
  1534. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1535. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1536. } else {
  1537. const int64_t i0 = ic;
  1538. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1539. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1540. dst_data[0] = src[0];
  1541. dst_data[1] = src[1];
  1542. }
  1543. }
  1544. }
  1545. }
  1546. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1547. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1548. typedef void (im2col_t)(
  1549. device const float * x,
  1550. device char * dst,
  1551. constant int32_t & ofs0,
  1552. constant int32_t & ofs1,
  1553. constant int32_t & IW,
  1554. constant int32_t & IH,
  1555. constant int32_t & CHW,
  1556. constant int32_t & s0,
  1557. constant int32_t & s1,
  1558. constant int32_t & p0,
  1559. constant int32_t & p1,
  1560. constant int32_t & d0,
  1561. constant int32_t & d1,
  1562. uint3 tgpig[[threadgroup_position_in_grid]],
  1563. uint3 tgpg[[threadgroups_per_grid]],
  1564. uint3 tpitg[[thread_position_in_threadgroup]],
  1565. uint3 ntg[[threads_per_threadgroup]]);
  1566. template <typename T>
  1567. kernel void kernel_im2col(
  1568. device const float * x,
  1569. device char * dst,
  1570. constant int32_t & ofs0,
  1571. constant int32_t & ofs1,
  1572. constant int32_t & IW,
  1573. constant int32_t & IH,
  1574. constant int32_t & CHW,
  1575. constant int32_t & s0,
  1576. constant int32_t & s1,
  1577. constant int32_t & p0,
  1578. constant int32_t & p1,
  1579. constant int32_t & d0,
  1580. constant int32_t & d1,
  1581. uint3 tgpig[[threadgroup_position_in_grid]],
  1582. uint3 tgpg[[threadgroups_per_grid]],
  1583. uint3 tpitg[[thread_position_in_threadgroup]],
  1584. uint3 ntg[[threads_per_threadgroup]]) {
  1585. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1586. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1587. const int32_t offset_dst =
  1588. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1589. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1590. device T * pdst = (device T *) (dst);
  1591. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1592. pdst[offset_dst] = 0.0f;
  1593. } else {
  1594. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1595. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1596. }
  1597. }
  1598. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1599. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1600. kernel void kernel_upscale_f32(
  1601. device const char * src0,
  1602. device char * dst,
  1603. constant int64_t & ne00,
  1604. constant int64_t & ne01,
  1605. constant int64_t & ne02,
  1606. constant int64_t & ne03,
  1607. constant uint64_t & nb00,
  1608. constant uint64_t & nb01,
  1609. constant uint64_t & nb02,
  1610. constant uint64_t & nb03,
  1611. constant int64_t & ne0,
  1612. constant int64_t & ne1,
  1613. constant int64_t & ne2,
  1614. constant int64_t & ne3,
  1615. constant uint64_t & nb0,
  1616. constant uint64_t & nb1,
  1617. constant uint64_t & nb2,
  1618. constant uint64_t & nb3,
  1619. constant int32_t & sf,
  1620. uint3 tgpig[[threadgroup_position_in_grid]],
  1621. uint3 tpitg[[thread_position_in_threadgroup]],
  1622. uint3 ntg[[threads_per_threadgroup]]) {
  1623. const int64_t i3 = tgpig.z;
  1624. const int64_t i2 = tgpig.y;
  1625. const int64_t i1 = tgpig.x;
  1626. const int64_t i03 = i3;
  1627. const int64_t i02 = i2;
  1628. const int64_t i01 = i1/sf;
  1629. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1630. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1631. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1632. dst_ptr[i0] = src0_ptr[i0/sf];
  1633. }
  1634. }
  1635. kernel void kernel_pad_f32(
  1636. device const char * src0,
  1637. device char * dst,
  1638. constant int64_t & ne00,
  1639. constant int64_t & ne01,
  1640. constant int64_t & ne02,
  1641. constant int64_t & ne03,
  1642. constant uint64_t & nb00,
  1643. constant uint64_t & nb01,
  1644. constant uint64_t & nb02,
  1645. constant uint64_t & nb03,
  1646. constant int64_t & ne0,
  1647. constant int64_t & ne1,
  1648. constant int64_t & ne2,
  1649. constant int64_t & ne3,
  1650. constant uint64_t & nb0,
  1651. constant uint64_t & nb1,
  1652. constant uint64_t & nb2,
  1653. constant uint64_t & nb3,
  1654. uint3 tgpig[[threadgroup_position_in_grid]],
  1655. uint3 tpitg[[thread_position_in_threadgroup]],
  1656. uint3 ntg[[threads_per_threadgroup]]) {
  1657. const int64_t i3 = tgpig.z;
  1658. const int64_t i2 = tgpig.y;
  1659. const int64_t i1 = tgpig.x;
  1660. const int64_t i03 = i3;
  1661. const int64_t i02 = i2;
  1662. const int64_t i01 = i1;
  1663. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1664. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1665. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1666. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1667. if (i0 < ne00) {
  1668. dst_ptr[i0] = src0_ptr[i0];
  1669. } else {
  1670. dst_ptr[i0] = 0.0f;
  1671. }
  1672. }
  1673. return;
  1674. }
  1675. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1676. dst_ptr[i0] = 0.0f;
  1677. }
  1678. }
  1679. // bitonic sort implementation following the CUDA kernels as reference
  1680. typedef void (argsort_t)(
  1681. device const float * x,
  1682. device int32_t * dst,
  1683. constant int64_t & ncols,
  1684. uint3 tgpig[[threadgroup_position_in_grid]],
  1685. uint3 tpitg[[thread_position_in_threadgroup]]);
  1686. template<ggml_sort_order order>
  1687. kernel void kernel_argsort_f32_i32(
  1688. device const float * x,
  1689. device int32_t * dst,
  1690. constant int64_t & ncols,
  1691. uint3 tgpig[[threadgroup_position_in_grid]],
  1692. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1693. // bitonic sort
  1694. int col = tpitg[0];
  1695. int row = tgpig[1];
  1696. if (col >= ncols) return;
  1697. device const float * x_row = x + row * ncols;
  1698. device int32_t * dst_row = dst + row * ncols;
  1699. // initialize indices
  1700. if (col < ncols) {
  1701. dst_row[col] = col;
  1702. }
  1703. threadgroup_barrier(mem_flags::mem_threadgroup);
  1704. for (int k = 2; k <= ncols; k *= 2) {
  1705. for (int j = k / 2; j > 0; j /= 2) {
  1706. int ixj = col ^ j;
  1707. if (ixj > col) {
  1708. if ((col & k) == 0) {
  1709. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1710. SWAP(dst_row[col], dst_row[ixj]);
  1711. }
  1712. } else {
  1713. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1714. SWAP(dst_row[col], dst_row[ixj]);
  1715. }
  1716. }
  1717. }
  1718. threadgroup_barrier(mem_flags::mem_threadgroup);
  1719. }
  1720. }
  1721. }
  1722. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1723. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1724. kernel void kernel_leaky_relu_f32(
  1725. device const float * src0,
  1726. device float * dst,
  1727. constant float & slope,
  1728. uint tpig[[thread_position_in_grid]]) {
  1729. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1730. }
  1731. kernel void kernel_cpy_f16_f16(
  1732. device const half * src0,
  1733. device half * dst,
  1734. constant int64_t & ne00,
  1735. constant int64_t & ne01,
  1736. constant int64_t & ne02,
  1737. constant int64_t & ne03,
  1738. constant uint64_t & nb00,
  1739. constant uint64_t & nb01,
  1740. constant uint64_t & nb02,
  1741. constant uint64_t & nb03,
  1742. constant int64_t & ne0,
  1743. constant int64_t & ne1,
  1744. constant int64_t & ne2,
  1745. constant int64_t & ne3,
  1746. constant uint64_t & nb0,
  1747. constant uint64_t & nb1,
  1748. constant uint64_t & nb2,
  1749. constant uint64_t & nb3,
  1750. uint3 tgpig[[threadgroup_position_in_grid]],
  1751. uint3 tpitg[[thread_position_in_threadgroup]],
  1752. uint3 ntg[[threads_per_threadgroup]]) {
  1753. const int64_t i03 = tgpig[2];
  1754. const int64_t i02 = tgpig[1];
  1755. const int64_t i01 = tgpig[0];
  1756. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1757. const int64_t i3 = n / (ne2*ne1*ne0);
  1758. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1759. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1760. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1761. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1762. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1763. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1764. dst_data[i00] = src[0];
  1765. }
  1766. }
  1767. kernel void kernel_cpy_f16_f32(
  1768. device const half * src0,
  1769. device float * dst,
  1770. constant int64_t & ne00,
  1771. constant int64_t & ne01,
  1772. constant int64_t & ne02,
  1773. constant int64_t & ne03,
  1774. constant uint64_t & nb00,
  1775. constant uint64_t & nb01,
  1776. constant uint64_t & nb02,
  1777. constant uint64_t & nb03,
  1778. constant int64_t & ne0,
  1779. constant int64_t & ne1,
  1780. constant int64_t & ne2,
  1781. constant int64_t & ne3,
  1782. constant uint64_t & nb0,
  1783. constant uint64_t & nb1,
  1784. constant uint64_t & nb2,
  1785. constant uint64_t & nb3,
  1786. uint3 tgpig[[threadgroup_position_in_grid]],
  1787. uint3 tpitg[[thread_position_in_threadgroup]],
  1788. uint3 ntg[[threads_per_threadgroup]]) {
  1789. const int64_t i03 = tgpig[2];
  1790. const int64_t i02 = tgpig[1];
  1791. const int64_t i01 = tgpig[0];
  1792. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1793. const int64_t i3 = n / (ne2*ne1*ne0);
  1794. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1795. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1796. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1797. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1798. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1799. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1800. dst_data[i00] = src[0];
  1801. }
  1802. }
  1803. kernel void kernel_cpy_f32_f16(
  1804. device const float * src0,
  1805. device half * dst,
  1806. constant int64_t & ne00,
  1807. constant int64_t & ne01,
  1808. constant int64_t & ne02,
  1809. constant int64_t & ne03,
  1810. constant uint64_t & nb00,
  1811. constant uint64_t & nb01,
  1812. constant uint64_t & nb02,
  1813. constant uint64_t & nb03,
  1814. constant int64_t & ne0,
  1815. constant int64_t & ne1,
  1816. constant int64_t & ne2,
  1817. constant int64_t & ne3,
  1818. constant uint64_t & nb0,
  1819. constant uint64_t & nb1,
  1820. constant uint64_t & nb2,
  1821. constant uint64_t & nb3,
  1822. uint3 tgpig[[threadgroup_position_in_grid]],
  1823. uint3 tpitg[[thread_position_in_threadgroup]],
  1824. uint3 ntg[[threads_per_threadgroup]]) {
  1825. const int64_t i03 = tgpig[2];
  1826. const int64_t i02 = tgpig[1];
  1827. const int64_t i01 = tgpig[0];
  1828. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1829. const int64_t i3 = n / (ne2*ne1*ne0);
  1830. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1831. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1832. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1833. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1834. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1835. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1836. dst_data[i00] = src[0];
  1837. }
  1838. }
  1839. kernel void kernel_cpy_f32_f32(
  1840. device const float * src0,
  1841. device float * dst,
  1842. constant int64_t & ne00,
  1843. constant int64_t & ne01,
  1844. constant int64_t & ne02,
  1845. constant int64_t & ne03,
  1846. constant uint64_t & nb00,
  1847. constant uint64_t & nb01,
  1848. constant uint64_t & nb02,
  1849. constant uint64_t & nb03,
  1850. constant int64_t & ne0,
  1851. constant int64_t & ne1,
  1852. constant int64_t & ne2,
  1853. constant int64_t & ne3,
  1854. constant uint64_t & nb0,
  1855. constant uint64_t & nb1,
  1856. constant uint64_t & nb2,
  1857. constant uint64_t & nb3,
  1858. uint3 tgpig[[threadgroup_position_in_grid]],
  1859. uint3 tpitg[[thread_position_in_threadgroup]],
  1860. uint3 ntg[[threads_per_threadgroup]]) {
  1861. const int64_t i03 = tgpig[2];
  1862. const int64_t i02 = tgpig[1];
  1863. const int64_t i01 = tgpig[0];
  1864. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1865. const int64_t i3 = n / (ne2*ne1*ne0);
  1866. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1867. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1868. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1869. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1870. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1871. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1872. dst_data[i00] = src[0];
  1873. }
  1874. }
  1875. kernel void kernel_cpy_f32_q8_0(
  1876. device const float * src0,
  1877. device void * dst,
  1878. constant int64_t & ne00,
  1879. constant int64_t & ne01,
  1880. constant int64_t & ne02,
  1881. constant int64_t & ne03,
  1882. constant uint64_t & nb00,
  1883. constant uint64_t & nb01,
  1884. constant uint64_t & nb02,
  1885. constant uint64_t & nb03,
  1886. constant int64_t & ne0,
  1887. constant int64_t & ne1,
  1888. constant int64_t & ne2,
  1889. constant int64_t & ne3,
  1890. constant uint64_t & nb0,
  1891. constant uint64_t & nb1,
  1892. constant uint64_t & nb2,
  1893. constant uint64_t & nb3,
  1894. uint3 tgpig[[threadgroup_position_in_grid]],
  1895. uint3 tpitg[[thread_position_in_threadgroup]],
  1896. uint3 ntg[[threads_per_threadgroup]]) {
  1897. const int64_t i03 = tgpig[2];
  1898. const int64_t i02 = tgpig[1];
  1899. const int64_t i01 = tgpig[0];
  1900. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1901. const int64_t i3 = n / (ne2*ne1*ne0);
  1902. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1903. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1904. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1905. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1906. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1907. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1908. float amax = 0.0f; // absolute max
  1909. for (int j = 0; j < QK8_0; j++) {
  1910. const float v = src[j];
  1911. amax = MAX(amax, fabs(v));
  1912. }
  1913. const float d = amax / ((1 << 7) - 1);
  1914. const float id = d ? 1.0f/d : 0.0f;
  1915. dst_data[i00/QK8_0].d = d;
  1916. for (int j = 0; j < QK8_0; ++j) {
  1917. const float x0 = src[j]*id;
  1918. dst_data[i00/QK8_0].qs[j] = round(x0);
  1919. }
  1920. }
  1921. }
  1922. kernel void kernel_cpy_f32_q4_0(
  1923. device const float * src0,
  1924. device void * dst,
  1925. constant int64_t & ne00,
  1926. constant int64_t & ne01,
  1927. constant int64_t & ne02,
  1928. constant int64_t & ne03,
  1929. constant uint64_t & nb00,
  1930. constant uint64_t & nb01,
  1931. constant uint64_t & nb02,
  1932. constant uint64_t & nb03,
  1933. constant int64_t & ne0,
  1934. constant int64_t & ne1,
  1935. constant int64_t & ne2,
  1936. constant int64_t & ne3,
  1937. constant uint64_t & nb0,
  1938. constant uint64_t & nb1,
  1939. constant uint64_t & nb2,
  1940. constant uint64_t & nb3,
  1941. uint3 tgpig[[threadgroup_position_in_grid]],
  1942. uint3 tpitg[[thread_position_in_threadgroup]],
  1943. uint3 ntg[[threads_per_threadgroup]]) {
  1944. const int64_t i03 = tgpig[2];
  1945. const int64_t i02 = tgpig[1];
  1946. const int64_t i01 = tgpig[0];
  1947. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1948. const int64_t i3 = n / (ne2*ne1*ne0);
  1949. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1950. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1951. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1952. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1953. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1954. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1955. float amax = 0.0f; // absolute max
  1956. float max = 0.0f;
  1957. for (int j = 0; j < QK4_0; j++) {
  1958. const float v = src[j];
  1959. if (amax < fabs(v)) {
  1960. amax = fabs(v);
  1961. max = v;
  1962. }
  1963. }
  1964. const float d = max / -8;
  1965. const float id = d ? 1.0f/d : 0.0f;
  1966. dst_data[i00/QK4_0].d = d;
  1967. for (int j = 0; j < QK4_0/2; ++j) {
  1968. const float x0 = src[0 + j]*id;
  1969. const float x1 = src[QK4_0/2 + j]*id;
  1970. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1971. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1972. dst_data[i00/QK4_0].qs[j] = xi0;
  1973. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1974. }
  1975. }
  1976. }
  1977. kernel void kernel_cpy_f32_q4_1(
  1978. device const float * src0,
  1979. device void * dst,
  1980. constant int64_t & ne00,
  1981. constant int64_t & ne01,
  1982. constant int64_t & ne02,
  1983. constant int64_t & ne03,
  1984. constant uint64_t & nb00,
  1985. constant uint64_t & nb01,
  1986. constant uint64_t & nb02,
  1987. constant uint64_t & nb03,
  1988. constant int64_t & ne0,
  1989. constant int64_t & ne1,
  1990. constant int64_t & ne2,
  1991. constant int64_t & ne3,
  1992. constant uint64_t & nb0,
  1993. constant uint64_t & nb1,
  1994. constant uint64_t & nb2,
  1995. constant uint64_t & nb3,
  1996. uint3 tgpig[[threadgroup_position_in_grid]],
  1997. uint3 tpitg[[thread_position_in_threadgroup]],
  1998. uint3 ntg[[threads_per_threadgroup]]) {
  1999. const int64_t i03 = tgpig[2];
  2000. const int64_t i02 = tgpig[1];
  2001. const int64_t i01 = tgpig[0];
  2002. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2003. const int64_t i3 = n / (ne2*ne1*ne0);
  2004. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2005. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2006. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  2007. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2008. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  2009. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2010. float min = FLT_MAX;
  2011. float max = -FLT_MAX;
  2012. for (int j = 0; j < QK4_1; j++) {
  2013. const float v = src[j];
  2014. if (min > v) min = v;
  2015. if (max < v) max = v;
  2016. }
  2017. const float d = (max - min) / ((1 << 4) - 1);
  2018. const float id = d ? 1.0f/d : 0.0f;
  2019. dst_data[i00/QK4_1].d = d;
  2020. dst_data[i00/QK4_1].m = min;
  2021. for (int j = 0; j < QK4_1/2; ++j) {
  2022. const float x0 = (src[0 + j] - min)*id;
  2023. const float x1 = (src[QK4_1/2 + j] - min)*id;
  2024. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  2025. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  2026. dst_data[i00/QK4_1].qs[j] = xi0;
  2027. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2028. }
  2029. }
  2030. }
  2031. kernel void kernel_concat(
  2032. device const char * src0,
  2033. device const char * src1,
  2034. device char * dst,
  2035. constant int64_t & ne00,
  2036. constant int64_t & ne01,
  2037. constant int64_t & ne02,
  2038. constant int64_t & ne03,
  2039. constant uint64_t & nb00,
  2040. constant uint64_t & nb01,
  2041. constant uint64_t & nb02,
  2042. constant uint64_t & nb03,
  2043. constant int64_t & ne10,
  2044. constant int64_t & ne11,
  2045. constant int64_t & ne12,
  2046. constant int64_t & ne13,
  2047. constant uint64_t & nb10,
  2048. constant uint64_t & nb11,
  2049. constant uint64_t & nb12,
  2050. constant uint64_t & nb13,
  2051. constant int64_t & ne0,
  2052. constant int64_t & ne1,
  2053. constant int64_t & ne2,
  2054. constant int64_t & ne3,
  2055. constant uint64_t & nb0,
  2056. constant uint64_t & nb1,
  2057. constant uint64_t & nb2,
  2058. constant uint64_t & nb3,
  2059. uint3 tgpig[[threadgroup_position_in_grid]],
  2060. uint3 tpitg[[thread_position_in_threadgroup]],
  2061. uint3 ntg[[threads_per_threadgroup]]) {
  2062. const int64_t i03 = tgpig.z;
  2063. const int64_t i02 = tgpig.y;
  2064. const int64_t i01 = tgpig.x;
  2065. const int64_t i13 = i03 % ne13;
  2066. const int64_t i12 = i02 % ne12;
  2067. const int64_t i11 = i01 % ne11;
  2068. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2069. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2070. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2071. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2072. if (i02 < ne02) {
  2073. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2074. src0_ptr += ntg.x*nb00;
  2075. } else {
  2076. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2077. src1_ptr += ntg.x*nb10;
  2078. }
  2079. dst_ptr += ntg.x*nb0;
  2080. }
  2081. }
  2082. //============================================ k-quants ======================================================
  2083. #ifndef QK_K
  2084. #define QK_K 256
  2085. #else
  2086. static_assert(QK_K == 256 || QK_K == 64, "QK_K must be 256 or 64");
  2087. #endif
  2088. #if QK_K == 256
  2089. #define K_SCALE_SIZE 12
  2090. #else
  2091. #define K_SCALE_SIZE 4
  2092. #endif
  2093. typedef struct {
  2094. uint8_t scales[QK_K/16]; // scales and mins, quantized with 4 bits
  2095. uint8_t qs[QK_K/4]; // quants
  2096. half d; // super-block scale for quantized scales
  2097. half dmin; // super-block scale for quantized mins
  2098. } block_q2_K;
  2099. // 84 bytes / block
  2100. typedef struct {
  2101. uint8_t hmask[QK_K/8]; // quants - high bit
  2102. uint8_t qs[QK_K/4]; // quants - low 2 bits
  2103. #if QK_K == 64
  2104. uint8_t scales[2];
  2105. #else
  2106. uint8_t scales[K_SCALE_SIZE]; // scales, quantized with 6 bits
  2107. #endif
  2108. half d; // super-block scale
  2109. } block_q3_K;
  2110. #if QK_K == 64
  2111. typedef struct {
  2112. half d[2]; // super-block scales/mins
  2113. uint8_t scales[2];
  2114. uint8_t qs[QK_K/2]; // 4-bit quants
  2115. } block_q4_K;
  2116. #else
  2117. typedef struct {
  2118. half d; // super-block scale for quantized scales
  2119. half dmin; // super-block scale for quantized mins
  2120. uint8_t scales[K_SCALE_SIZE]; // scales and mins, quantized with 6 bits
  2121. uint8_t qs[QK_K/2]; // 4--bit quants
  2122. } block_q4_K;
  2123. #endif
  2124. #if QK_K == 64
  2125. typedef struct {
  2126. half d; // super-block scales/mins
  2127. int8_t scales[QK_K/16]; // 8-bit block scales
  2128. uint8_t qh[QK_K/8]; // quants, high bit
  2129. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2130. } block_q5_K;
  2131. #else
  2132. typedef struct {
  2133. half d; // super-block scale for quantized scales
  2134. half dmin; // super-block scale for quantized mins
  2135. uint8_t scales[3*QK_K/64]; // scales and mins, quantized with 6 bits
  2136. uint8_t qh[QK_K/8]; // quants, high bit
  2137. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2138. } block_q5_K;
  2139. // 176 bytes / block
  2140. #endif
  2141. typedef struct {
  2142. uint8_t ql[QK_K/2]; // quants, lower 4 bits
  2143. uint8_t qh[QK_K/4]; // quants, upper 2 bits
  2144. int8_t scales[QK_K/16]; // scales, quantized with 8 bits
  2145. half d; // super-block scale
  2146. } block_q6_K;
  2147. // 210 bytes / block
  2148. typedef struct {
  2149. half d;
  2150. uint16_t qs[QK_K/8];
  2151. } block_iq2_xxs;
  2152. // 66 bytes / block for QK_K = 256, so 2.0625 bpw
  2153. typedef struct {
  2154. half d;
  2155. uint16_t qs[QK_K/8];
  2156. uint8_t scales[QK_K/32];
  2157. } block_iq2_xs;
  2158. // 74 bytes / block for QK_K = 256, so 2.3125 bpw
  2159. typedef struct {
  2160. half d;
  2161. uint8_t qs[3*QK_K/8];
  2162. } block_iq3_xxs;
  2163. // 98 bytes / block for QK_K = 256, so 3.0625 bpw
  2164. // 3.4375 bpw
  2165. #if QK_K == 64
  2166. #define IQ3S_N_SCALE 2
  2167. #else
  2168. #define IQ3S_N_SCALE QK_K/64
  2169. #endif
  2170. typedef struct {
  2171. half d;
  2172. uint8_t qs[QK_K/4];
  2173. uint8_t qh[QK_K/32];
  2174. uint8_t signs[QK_K/8];
  2175. uint8_t scales[IQ3S_N_SCALE];
  2176. } block_iq3_s;
  2177. typedef struct {
  2178. half d;
  2179. uint8_t qs[QK_K/8];
  2180. uint8_t scales[QK_K/16];
  2181. } block_iq1_s;
  2182. // Non-linear quants
  2183. #define QK4_NL 32
  2184. typedef struct {
  2185. half d;
  2186. uint8_t qs[QK4_NL/2];
  2187. } block_iq4_nl;
  2188. //====================================== dot products =========================
  2189. void kernel_mul_mv_q2_K_f32_impl(
  2190. device const void * src0,
  2191. device const float * src1,
  2192. device float * dst,
  2193. constant int64_t & ne00,
  2194. constant int64_t & ne01,
  2195. constant int64_t & ne02,
  2196. constant int64_t & ne10,
  2197. constant int64_t & ne12,
  2198. constant int64_t & ne0,
  2199. constant int64_t & ne1,
  2200. constant uint & r2,
  2201. constant uint & r3,
  2202. uint3 tgpig[[threadgroup_position_in_grid]],
  2203. uint tiisg[[thread_index_in_simdgroup]],
  2204. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2205. const int nb = ne00/QK_K;
  2206. const int r0 = tgpig.x;
  2207. const int r1 = tgpig.y;
  2208. const int im = tgpig.z;
  2209. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2210. const int ib_row = first_row * nb;
  2211. const uint i12 = im%ne12;
  2212. const uint i13 = im/ne12;
  2213. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2214. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2215. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2216. float yl[32];
  2217. float sumf[N_DST]={0.f}, all_sum;
  2218. const int step = sizeof(block_q2_K) * nb;
  2219. #if QK_K == 256
  2220. const int ix = tiisg/8; // 0...3
  2221. const int it = tiisg%8; // 0...7
  2222. const int iq = it/4; // 0 or 1
  2223. const int ir = it%4; // 0...3
  2224. const int is = (8*ir)/16;// 0 or 1
  2225. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2226. for (int ib = ix; ib < nb; ib += 4) {
  2227. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2228. for (int i = 0; i < 8; ++i) {
  2229. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2230. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2231. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2232. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2233. }
  2234. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2235. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2236. device const half * dh = &x[ib].d;
  2237. for (int row = 0; row < N_DST; row++) {
  2238. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2239. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2240. for (int i = 0; i < 8; i += 2) {
  2241. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2242. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2243. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2244. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2245. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2246. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2247. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2248. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2249. }
  2250. float dall = dh[0];
  2251. float dmin = dh[1] * 1.f/16.f;
  2252. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2253. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2254. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2255. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2256. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2257. qs += step/2;
  2258. sc += step;
  2259. dh += step/2;
  2260. }
  2261. y4 += 4 * QK_K;
  2262. }
  2263. #else
  2264. const int ix = tiisg/2; // 0...15
  2265. const int it = tiisg%2; // 0...1
  2266. device const float * y4 = y + ix * QK_K + 8 * it;
  2267. for (int ib = ix; ib < nb; ib += 16) {
  2268. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2269. for (int i = 0; i < 8; ++i) {
  2270. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2271. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2272. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2273. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2274. }
  2275. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2276. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2277. device const half * dh = &x[ib].d;
  2278. for (int row = 0; row < N_DST; row++) {
  2279. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2280. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2281. for (int i = 0; i < 8; i += 2) {
  2282. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2283. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2284. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2285. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2286. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2287. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2288. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2289. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2290. }
  2291. float dall = dh[0];
  2292. float dmin = dh[1];
  2293. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2294. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2295. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2296. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2297. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2298. qs += step/2;
  2299. sc += step;
  2300. dh += step/2;
  2301. }
  2302. y4 += 16 * QK_K;
  2303. }
  2304. #endif
  2305. for (int row = 0; row < N_DST; ++row) {
  2306. all_sum = simd_sum(sumf[row]);
  2307. if (tiisg == 0) {
  2308. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2309. }
  2310. }
  2311. }
  2312. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2313. kernel void kernel_mul_mv_q2_K_f32(
  2314. device const void * src0,
  2315. device const float * src1,
  2316. device float * dst,
  2317. constant int64_t & ne00,
  2318. constant int64_t & ne01,
  2319. constant int64_t & ne02,
  2320. constant uint64_t & nb00,
  2321. constant uint64_t & nb01,
  2322. constant uint64_t & nb02,
  2323. constant int64_t & ne10,
  2324. constant int64_t & ne11,
  2325. constant int64_t & ne12,
  2326. constant uint64_t & nb10,
  2327. constant uint64_t & nb11,
  2328. constant uint64_t & nb12,
  2329. constant int64_t & ne0,
  2330. constant int64_t & ne1,
  2331. constant uint & r2,
  2332. constant uint & r3,
  2333. uint3 tgpig[[threadgroup_position_in_grid]],
  2334. uint tiisg[[thread_index_in_simdgroup]],
  2335. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2336. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2337. }
  2338. #if QK_K == 256
  2339. void kernel_mul_mv_q3_K_f32_impl(
  2340. device const void * src0,
  2341. device const float * src1,
  2342. device float * dst,
  2343. constant int64_t & ne00,
  2344. constant int64_t & ne01,
  2345. constant int64_t & ne02,
  2346. constant int64_t & ne10,
  2347. constant int64_t & ne12,
  2348. constant int64_t & ne0,
  2349. constant int64_t & ne1,
  2350. constant uint & r2,
  2351. constant uint & r3,
  2352. uint3 tgpig[[threadgroup_position_in_grid]],
  2353. uint tiisg[[thread_index_in_simdgroup]],
  2354. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2355. const int nb = ne00/QK_K;
  2356. const int64_t r0 = tgpig.x;
  2357. const int64_t r1 = tgpig.y;
  2358. const int64_t im = tgpig.z;
  2359. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2360. const uint i12 = im%ne12;
  2361. const uint i13 = im/ne12;
  2362. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2363. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2364. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2365. float yl[32];
  2366. //const uint16_t kmask1 = 0x3030;
  2367. //const uint16_t kmask2 = 0x0f0f;
  2368. const int tid = tiisg/4;
  2369. const int ix = tiisg%4;
  2370. const int ip = tid/4; // 0 or 1
  2371. const int il = 2*((tid%4)/2); // 0 or 2
  2372. const int ir = tid%2;
  2373. const int n = 8;
  2374. const int l0 = n*ir;
  2375. // One would think that the Metal compiler would figure out that ip and il can only have
  2376. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2377. // with these two tales.
  2378. //
  2379. // Possible masks for the high bit
  2380. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2381. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2382. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2383. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2384. // Possible masks for the low 2 bits
  2385. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2386. const ushort4 hm = mm[2*ip + il/2];
  2387. const int shift = 2*il;
  2388. const float v1 = il == 0 ? 4.f : 64.f;
  2389. const float v2 = 4.f * v1;
  2390. const uint16_t s_shift1 = 4*ip;
  2391. const uint16_t s_shift2 = s_shift1 + il;
  2392. const int q_offset = 32*ip + l0;
  2393. const int y_offset = 128*ip + 32*il + l0;
  2394. const int step = sizeof(block_q3_K) * nb / 2;
  2395. device const float * y1 = yy + ix*QK_K + y_offset;
  2396. uint32_t scales32, aux32;
  2397. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2398. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2399. float sumf1[2] = {0.f};
  2400. float sumf2[2] = {0.f};
  2401. for (int i = ix; i < nb; i += 4) {
  2402. for (int l = 0; l < 8; ++l) {
  2403. yl[l+ 0] = y1[l+ 0];
  2404. yl[l+ 8] = y1[l+16];
  2405. yl[l+16] = y1[l+32];
  2406. yl[l+24] = y1[l+48];
  2407. }
  2408. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2409. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2410. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2411. device const half * dh = &x[i].d;
  2412. for (int row = 0; row < 2; ++row) {
  2413. const float d_all = (float)dh[0];
  2414. scales16[0] = a[4];
  2415. scales16[1] = a[5];
  2416. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2417. scales16[0] = a[il+0];
  2418. scales16[1] = a[il+1];
  2419. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2420. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2421. for (int l = 0; l < n; l += 2) {
  2422. const int32_t qs = q[l/2];
  2423. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2424. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2425. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2426. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2427. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2428. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2429. }
  2430. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2431. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2432. sumf1[row] += d1 * (scales[0] - 32);
  2433. sumf2[row] += d2 * (scales[2] - 32);
  2434. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2435. for (int l = 0; l < n; l += 2) {
  2436. const int32_t qs = q[l/2+8];
  2437. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2438. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2439. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2440. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2441. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2442. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2443. }
  2444. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2445. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2446. sumf1[row] += d1 * (scales[1] - 32);
  2447. sumf2[row] += d2 * (scales[3] - 32);
  2448. q += step;
  2449. h += step;
  2450. a += step;
  2451. dh += step;
  2452. }
  2453. y1 += 4 * QK_K;
  2454. }
  2455. for (int row = 0; row < 2; ++row) {
  2456. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2457. sumf1[row] = simd_sum(sumf);
  2458. }
  2459. if (tiisg == 0) {
  2460. for (int row = 0; row < 2; ++row) {
  2461. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2462. }
  2463. }
  2464. }
  2465. #else
  2466. void kernel_mul_mv_q3_K_f32_impl(
  2467. device const void * src0,
  2468. device const float * src1,
  2469. device float * dst,
  2470. constant int64_t & ne00,
  2471. constant int64_t & ne01,
  2472. constant int64_t & ne02,
  2473. constant int64_t & ne10,
  2474. constant int64_t & ne12,
  2475. constant int64_t & ne0,
  2476. constant int64_t & ne1,
  2477. constant uint & r2,
  2478. constant uint & r3,
  2479. uint3 tgpig[[threadgroup_position_in_grid]],
  2480. uint tiisg[[thread_index_in_simdgroup]],
  2481. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2482. const int nb = ne00/QK_K;
  2483. const int64_t r0 = tgpig.x;
  2484. const int64_t r1 = tgpig.y;
  2485. const int64_t im = tgpig.z;
  2486. const int row = 2 * r0 + sgitg;
  2487. const uint i12 = im%ne12;
  2488. const uint i13 = im/ne12;
  2489. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2490. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2491. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2492. const int ix = tiisg/4;
  2493. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2494. const int iq = il/8; // 0, 0, 1, 1
  2495. const int in = il%8; // 0, 4, 0, 4
  2496. float2 sum = {0.f, 0.f};
  2497. for (int i = ix; i < nb; i += 8) {
  2498. const float d_all = (float)(x[i].d);
  2499. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2500. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2501. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2502. device const float * y = yy + i * QK_K + il;
  2503. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2504. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2505. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2506. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2507. for (int l = 0; l < 4; l += 2) {
  2508. const uint16_t hm = h[l/2] >> iq;
  2509. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2510. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2511. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2512. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2513. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2514. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2515. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2516. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2517. }
  2518. }
  2519. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2520. const float tot = simd_sum(sumf);
  2521. if (tiisg == 0) {
  2522. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2523. }
  2524. }
  2525. #endif
  2526. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2527. kernel void kernel_mul_mv_q3_K_f32(
  2528. device const void * src0,
  2529. device const float * src1,
  2530. device float * dst,
  2531. constant int64_t & ne00,
  2532. constant int64_t & ne01,
  2533. constant int64_t & ne02,
  2534. constant uint64_t & nb00,
  2535. constant uint64_t & nb01,
  2536. constant uint64_t & nb02,
  2537. constant int64_t & ne10,
  2538. constant int64_t & ne11,
  2539. constant int64_t & ne12,
  2540. constant uint64_t & nb10,
  2541. constant uint64_t & nb11,
  2542. constant uint64_t & nb12,
  2543. constant int64_t & ne0,
  2544. constant int64_t & ne1,
  2545. constant uint & r2,
  2546. constant uint & r3,
  2547. uint3 tgpig[[threadgroup_position_in_grid]],
  2548. uint tiisg[[thread_index_in_simdgroup]],
  2549. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2550. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2551. }
  2552. #if QK_K == 256
  2553. void kernel_mul_mv_q4_K_f32_impl(
  2554. device const void * src0,
  2555. device const float * src1,
  2556. device float * dst,
  2557. constant int64_t & ne00,
  2558. constant int64_t & ne01,
  2559. constant int64_t & ne02,
  2560. constant int64_t & ne10,
  2561. constant int64_t & ne12,
  2562. constant int64_t & ne0,
  2563. constant int64_t & ne1,
  2564. constant uint & r2,
  2565. constant uint & r3,
  2566. uint3 tgpig[[threadgroup_position_in_grid]],
  2567. uint tiisg[[thread_index_in_simdgroup]],
  2568. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2569. const uint16_t kmask1 = 0x3f3f;
  2570. const uint16_t kmask2 = 0x0f0f;
  2571. const uint16_t kmask3 = 0xc0c0;
  2572. const int ix = tiisg/8; // 0...3
  2573. const int it = tiisg%8; // 0...7
  2574. const int iq = it/4; // 0 or 1
  2575. const int ir = it%4; // 0...3
  2576. const int nb = ne00/QK_K;
  2577. const int r0 = tgpig.x;
  2578. const int r1 = tgpig.y;
  2579. const int im = tgpig.z;
  2580. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2581. const int first_row = r0 * N_DST;
  2582. const int ib_row = first_row * nb;
  2583. const uint i12 = im%ne12;
  2584. const uint i13 = im/ne12;
  2585. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2586. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2587. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2588. float yl[16];
  2589. float yh[16];
  2590. float sumf[N_DST]={0.f}, all_sum;
  2591. const int step = sizeof(block_q4_K) * nb / 2;
  2592. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2593. uint16_t sc16[4];
  2594. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2595. for (int ib = ix; ib < nb; ib += 4) {
  2596. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2597. for (int i = 0; i < 8; ++i) {
  2598. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2599. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2600. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2601. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2602. }
  2603. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2604. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2605. device const half * dh = &x[ib].d;
  2606. for (int row = 0; row < N_DST; row++) {
  2607. sc16[0] = sc[0] & kmask1;
  2608. sc16[1] = sc[2] & kmask1;
  2609. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2610. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2611. device const uint16_t * q2 = q1 + 32;
  2612. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2613. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2614. for (int i = 0; i < 8; i += 2) {
  2615. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2616. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2617. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2618. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2619. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2620. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2621. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2622. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2623. }
  2624. float dall = dh[0];
  2625. float dmin = dh[1];
  2626. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2627. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2628. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2629. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2630. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2631. q1 += step;
  2632. sc += step;
  2633. dh += step;
  2634. }
  2635. y4 += 4 * QK_K;
  2636. }
  2637. for (int row = 0; row < N_DST; ++row) {
  2638. all_sum = simd_sum(sumf[row]);
  2639. if (tiisg == 0) {
  2640. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2641. }
  2642. }
  2643. }
  2644. #else
  2645. void kernel_mul_mv_q4_K_f32_impl(
  2646. device const void * src0,
  2647. device const float * src1,
  2648. device float * dst,
  2649. constant int64_t & ne00,
  2650. constant int64_t & ne01,
  2651. constant int64_t & ne02,
  2652. constant int64_t & ne10,
  2653. constant int64_t & ne12,
  2654. constant int64_t & ne0,
  2655. constant int64_t & ne1,
  2656. constant uint & r2,
  2657. constant uint & r3,
  2658. uint3 tgpig[[threadgroup_position_in_grid]],
  2659. uint tiisg[[thread_index_in_simdgroup]],
  2660. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2661. const int ix = tiisg/4; // 0...7
  2662. const int it = tiisg%4; // 0...3
  2663. const int nb = ne00/QK_K;
  2664. const int r0 = tgpig.x;
  2665. const int r1 = tgpig.y;
  2666. const int im = tgpig.z;
  2667. const int first_row = r0 * N_DST;
  2668. const int ib_row = first_row * nb;
  2669. const uint i12 = im%ne12;
  2670. const uint i13 = im/ne12;
  2671. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2672. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2673. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2674. float yl[8];
  2675. float yh[8];
  2676. float sumf[N_DST]={0.f}, all_sum;
  2677. const int step = sizeof(block_q4_K) * nb / 2;
  2678. device const float * y4 = y + ix * QK_K + 8 * it;
  2679. uint16_t sc16[4];
  2680. for (int ib = ix; ib < nb; ib += 8) {
  2681. float2 sumy = {0.f, 0.f};
  2682. for (int i = 0; i < 8; ++i) {
  2683. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2684. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2685. }
  2686. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2687. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2688. device const half * dh = x[ib].d;
  2689. for (int row = 0; row < N_DST; row++) {
  2690. sc16[0] = sc[0] & 0x000f;
  2691. sc16[1] = sc[0] & 0x0f00;
  2692. sc16[2] = sc[0] & 0x00f0;
  2693. sc16[3] = sc[0] & 0xf000;
  2694. float2 acc1 = {0.f, 0.f};
  2695. float2 acc2 = {0.f, 0.f};
  2696. for (int i = 0; i < 8; i += 2) {
  2697. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2698. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2699. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2700. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2701. }
  2702. float dall = dh[0];
  2703. float dmin = dh[1];
  2704. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2705. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2706. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2707. qs += step;
  2708. sc += step;
  2709. dh += step;
  2710. }
  2711. y4 += 8 * QK_K;
  2712. }
  2713. for (int row = 0; row < N_DST; ++row) {
  2714. all_sum = simd_sum(sumf[row]);
  2715. if (tiisg == 0) {
  2716. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2717. }
  2718. }
  2719. }
  2720. #endif
  2721. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2722. kernel void kernel_mul_mv_q4_K_f32(
  2723. device const void * src0,
  2724. device const float * src1,
  2725. device float * dst,
  2726. constant int64_t & ne00,
  2727. constant int64_t & ne01,
  2728. constant int64_t & ne02,
  2729. constant uint64_t & nb00,
  2730. constant uint64_t & nb01,
  2731. constant uint64_t & nb02,
  2732. constant int64_t & ne10,
  2733. constant int64_t & ne11,
  2734. constant int64_t & ne12,
  2735. constant uint64_t & nb10,
  2736. constant uint64_t & nb11,
  2737. constant uint64_t & nb12,
  2738. constant int64_t & ne0,
  2739. constant int64_t & ne1,
  2740. constant uint & r2,
  2741. constant uint & r3,
  2742. uint3 tgpig[[threadgroup_position_in_grid]],
  2743. uint tiisg[[thread_index_in_simdgroup]],
  2744. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2745. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2746. }
  2747. void kernel_mul_mv_q5_K_f32_impl(
  2748. device const void * src0,
  2749. device const float * src1,
  2750. device float * dst,
  2751. constant int64_t & ne00,
  2752. constant int64_t & ne01,
  2753. constant int64_t & ne02,
  2754. constant int64_t & ne10,
  2755. constant int64_t & ne12,
  2756. constant int64_t & ne0,
  2757. constant int64_t & ne1,
  2758. constant uint & r2,
  2759. constant uint & r3,
  2760. uint3 tgpig[[threadgroup_position_in_grid]],
  2761. uint tiisg[[thread_index_in_simdgroup]],
  2762. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2763. const int nb = ne00/QK_K;
  2764. const int64_t r0 = tgpig.x;
  2765. const int64_t r1 = tgpig.y;
  2766. const int im = tgpig.z;
  2767. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2768. const uint i12 = im%ne12;
  2769. const uint i13 = im/ne12;
  2770. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2771. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2772. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2773. float sumf[2]={0.f};
  2774. const int step = sizeof(block_q5_K) * nb;
  2775. #if QK_K == 256
  2776. #
  2777. float yl[16], yh[16];
  2778. const uint16_t kmask1 = 0x3f3f;
  2779. const uint16_t kmask2 = 0x0f0f;
  2780. const uint16_t kmask3 = 0xc0c0;
  2781. const int tid = tiisg/4;
  2782. const int ix = tiisg%4;
  2783. const int iq = tid/4;
  2784. const int ir = tid%4;
  2785. const int n = 8;
  2786. const int l0 = n*ir;
  2787. const int q_offset = 32*iq + l0;
  2788. const int y_offset = 64*iq + l0;
  2789. const uint8_t hm1 = 1u << (2*iq);
  2790. const uint8_t hm2 = hm1 << 1;
  2791. const uint8_t hm3 = hm1 << 4;
  2792. const uint8_t hm4 = hm2 << 4;
  2793. uint16_t sc16[4];
  2794. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2795. device const float * y1 = yy + ix*QK_K + y_offset;
  2796. for (int i = ix; i < nb; i += 4) {
  2797. device const uint8_t * q1 = x[i].qs + q_offset;
  2798. device const uint8_t * qh = x[i].qh + l0;
  2799. device const half * dh = &x[i].d;
  2800. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2801. device const float * y2 = y1 + 128;
  2802. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2803. for (int l = 0; l < 8; ++l) {
  2804. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2805. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2806. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2807. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2808. }
  2809. for (int row = 0; row < 2; ++row) {
  2810. device const uint8_t * q2 = q1 + 64;
  2811. sc16[0] = a[0] & kmask1;
  2812. sc16[1] = a[2] & kmask1;
  2813. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2814. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2815. float4 acc1 = {0.f};
  2816. float4 acc2 = {0.f};
  2817. for (int l = 0; l < n; ++l) {
  2818. uint8_t h = qh[l];
  2819. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2820. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2821. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2822. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2823. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2824. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2825. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2826. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2827. }
  2828. const float dall = dh[0];
  2829. const float dmin = dh[1];
  2830. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2831. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2832. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2833. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2834. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2835. q1 += step;
  2836. qh += step;
  2837. dh += step/2;
  2838. a += step/2;
  2839. }
  2840. y1 += 4 * QK_K;
  2841. }
  2842. #else
  2843. float yl[8], yh[8];
  2844. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2845. const int ix = tiisg%8;
  2846. const int iq = il/8; // 0, 0, 1, 1
  2847. const int in = il%8; // 0, 4, 0, 4
  2848. device const float * y = yy + ix*QK_K + il;
  2849. for (int i = ix; i < nb; i += 8) {
  2850. for (int l = 0; l < 4; ++l) {
  2851. yl[l+0] = y[l+ 0];
  2852. yl[l+4] = y[l+16];
  2853. yh[l+0] = y[l+32];
  2854. yh[l+4] = y[l+48];
  2855. }
  2856. device const half * dh = &x[i].d;
  2857. device const uint8_t * q = x[i].qs + il;
  2858. device const uint8_t * h = x[i].qh + in;
  2859. device const int8_t * s = x[i].scales;
  2860. for (int row = 0; row < 2; ++row) {
  2861. const float d = dh[0];
  2862. float2 acc = {0.f, 0.f};
  2863. for (int l = 0; l < 4; ++l) {
  2864. const uint8_t hl = h[l] >> iq;
  2865. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2866. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2867. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2868. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2869. }
  2870. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2871. q += step;
  2872. h += step;
  2873. s += step;
  2874. dh += step/2;
  2875. }
  2876. y += 8 * QK_K;
  2877. }
  2878. #endif
  2879. for (int row = 0; row < 2; ++row) {
  2880. const float tot = simd_sum(sumf[row]);
  2881. if (tiisg == 0) {
  2882. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2883. }
  2884. }
  2885. }
  2886. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2887. kernel void kernel_mul_mv_q5_K_f32(
  2888. device const void * src0,
  2889. device const float * src1,
  2890. device float * dst,
  2891. constant int64_t & ne00,
  2892. constant int64_t & ne01,
  2893. constant int64_t & ne02,
  2894. constant uint64_t & nb00,
  2895. constant uint64_t & nb01,
  2896. constant uint64_t & nb02,
  2897. constant int64_t & ne10,
  2898. constant int64_t & ne11,
  2899. constant int64_t & ne12,
  2900. constant uint64_t & nb10,
  2901. constant uint64_t & nb11,
  2902. constant uint64_t & nb12,
  2903. constant int64_t & ne0,
  2904. constant int64_t & ne1,
  2905. constant uint & r2,
  2906. constant uint & r3,
  2907. uint3 tgpig[[threadgroup_position_in_grid]],
  2908. uint tiisg[[thread_index_in_simdgroup]],
  2909. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2910. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2911. }
  2912. void kernel_mul_mv_q6_K_f32_impl(
  2913. device const void * src0,
  2914. device const float * src1,
  2915. device float * dst,
  2916. constant int64_t & ne00,
  2917. constant int64_t & ne01,
  2918. constant int64_t & ne02,
  2919. constant int64_t & ne10,
  2920. constant int64_t & ne12,
  2921. constant int64_t & ne0,
  2922. constant int64_t & ne1,
  2923. constant uint & r2,
  2924. constant uint & r3,
  2925. uint3 tgpig[[threadgroup_position_in_grid]],
  2926. uint tiisg[[thread_index_in_simdgroup]],
  2927. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2928. const uint8_t kmask1 = 0x03;
  2929. const uint8_t kmask2 = 0x0C;
  2930. const uint8_t kmask3 = 0x30;
  2931. const uint8_t kmask4 = 0xC0;
  2932. const int nb = ne00/QK_K;
  2933. const int64_t r0 = tgpig.x;
  2934. const int64_t r1 = tgpig.y;
  2935. const int im = tgpig.z;
  2936. const int row = 2 * r0 + sgitg;
  2937. const uint i12 = im%ne12;
  2938. const uint i13 = im/ne12;
  2939. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2940. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  2941. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2942. float sumf = 0;
  2943. #if QK_K == 256
  2944. const int tid = tiisg/2;
  2945. const int ix = tiisg%2;
  2946. const int ip = tid/8; // 0 or 1
  2947. const int il = tid%8;
  2948. const int n = 4;
  2949. const int l0 = n*il;
  2950. const int is = 8*ip + l0/16;
  2951. const int y_offset = 128*ip + l0;
  2952. const int q_offset_l = 64*ip + l0;
  2953. const int q_offset_h = 32*ip + l0;
  2954. for (int i = ix; i < nb; i += 2) {
  2955. device const uint8_t * q1 = x[i].ql + q_offset_l;
  2956. device const uint8_t * q2 = q1 + 32;
  2957. device const uint8_t * qh = x[i].qh + q_offset_h;
  2958. device const int8_t * sc = x[i].scales + is;
  2959. device const float * y = yy + i * QK_K + y_offset;
  2960. const float dall = x[i].d;
  2961. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2962. for (int l = 0; l < n; ++l) {
  2963. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2964. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2965. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  2966. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2967. }
  2968. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  2969. }
  2970. #else
  2971. const int ix = tiisg/4;
  2972. const int il = 4*(tiisg%4);
  2973. for (int i = ix; i < nb; i += 8) {
  2974. device const float * y = yy + i * QK_K + il;
  2975. device const uint8_t * ql = x[i].ql + il;
  2976. device const uint8_t * qh = x[i].qh + il;
  2977. device const int8_t * s = x[i].scales;
  2978. const float d = x[i].d;
  2979. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2980. for (int l = 0; l < 4; ++l) {
  2981. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2982. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2983. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  2984. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2985. }
  2986. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  2987. }
  2988. #endif
  2989. const float tot = simd_sum(sumf);
  2990. if (tiisg == 0) {
  2991. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2992. }
  2993. }
  2994. [[host_name("kernel_mul_mv_q6_K_f32")]]
  2995. kernel void kernel_mul_mv_q6_K_f32(
  2996. device const void * src0,
  2997. device const float * src1,
  2998. device float * dst,
  2999. constant int64_t & ne00,
  3000. constant int64_t & ne01,
  3001. constant int64_t & ne02,
  3002. constant uint64_t & nb00,
  3003. constant uint64_t & nb01,
  3004. constant uint64_t & nb02,
  3005. constant int64_t & ne10,
  3006. constant int64_t & ne11,
  3007. constant int64_t & ne12,
  3008. constant uint64_t & nb10,
  3009. constant uint64_t & nb11,
  3010. constant uint64_t & nb12,
  3011. constant int64_t & ne0,
  3012. constant int64_t & ne1,
  3013. constant uint & r2,
  3014. constant uint & r3,
  3015. uint3 tgpig[[threadgroup_position_in_grid]],
  3016. uint tiisg[[thread_index_in_simdgroup]],
  3017. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3018. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3019. }
  3020. // ======================= "True" 2-bit
  3021. constexpr constant static uint64_t iq2xxs_grid[256] = {
  3022. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  3023. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x08080808082b0808,
  3024. 0x08080808082b082b, 0x08080808082b2b08, 0x08080808082b2b2b, 0x0808080819080819,
  3025. 0x0808080819081908, 0x0808080819190808, 0x0808080819192b08, 0x08080808192b0819,
  3026. 0x08080808192b1908, 0x080808082b080808, 0x080808082b08082b, 0x080808082b082b2b,
  3027. 0x080808082b2b082b, 0x0808081908080819, 0x0808081908081908, 0x0808081908190808,
  3028. 0x0808081908191919, 0x0808081919080808, 0x080808192b081908, 0x080808192b192b08,
  3029. 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b082b082b, 0x0808082b2b08082b,
  3030. 0x0808190808080819, 0x0808190808081908, 0x0808190808190808, 0x08081908082b0819,
  3031. 0x08081908082b1908, 0x0808190819080808, 0x080819081908082b, 0x0808190819082b08,
  3032. 0x08081908192b0808, 0x080819082b080819, 0x080819082b081908, 0x080819082b190808,
  3033. 0x080819082b2b1908, 0x0808191908080808, 0x080819190808082b, 0x0808191908082b08,
  3034. 0x08081919082b0808, 0x080819191908192b, 0x08081919192b2b19, 0x080819192b080808,
  3035. 0x080819192b190819, 0x0808192b08082b19, 0x0808192b08190808, 0x0808192b19080808,
  3036. 0x0808192b2b081908, 0x0808192b2b2b1908, 0x08082b0808080808, 0x08082b0808081919,
  3037. 0x08082b0808082b08, 0x08082b0808191908, 0x08082b08082b2b08, 0x08082b0819080819,
  3038. 0x08082b0819081908, 0x08082b0819190808, 0x08082b081919082b, 0x08082b082b082b08,
  3039. 0x08082b1908081908, 0x08082b1919080808, 0x08082b2b0808082b, 0x08082b2b08191908,
  3040. 0x0819080808080819, 0x0819080808081908, 0x0819080808190808, 0x08190808082b0819,
  3041. 0x0819080819080808, 0x08190808192b0808, 0x081908082b081908, 0x081908082b190808,
  3042. 0x081908082b191919, 0x0819081908080808, 0x0819081908082b08, 0x08190819082b0808,
  3043. 0x0819081919190808, 0x0819081919192b2b, 0x081908192b080808, 0x0819082b082b1908,
  3044. 0x0819082b19081919, 0x0819190808080808, 0x0819190808082b08, 0x08191908082b0808,
  3045. 0x08191908082b1919, 0x0819190819082b19, 0x081919082b080808, 0x0819191908192b08,
  3046. 0x08191919192b082b, 0x0819192b08080808, 0x0819192b0819192b, 0x08192b0808080819,
  3047. 0x08192b0808081908, 0x08192b0808190808, 0x08192b0819080808, 0x08192b082b080819,
  3048. 0x08192b1908080808, 0x08192b1908081919, 0x08192b192b2b0808, 0x08192b2b19190819,
  3049. 0x082b080808080808, 0x082b08080808082b, 0x082b080808082b2b, 0x082b080819081908,
  3050. 0x082b0808192b0819, 0x082b08082b080808, 0x082b08082b08082b, 0x082b0819082b2b19,
  3051. 0x082b081919082b08, 0x082b082b08080808, 0x082b082b0808082b, 0x082b190808080819,
  3052. 0x082b190808081908, 0x082b190808190808, 0x082b190819080808, 0x082b19081919192b,
  3053. 0x082b191908080808, 0x082b191919080819, 0x082b1919192b1908, 0x082b192b2b190808,
  3054. 0x082b2b0808082b08, 0x082b2b08082b0808, 0x082b2b082b191908, 0x082b2b2b19081908,
  3055. 0x1908080808080819, 0x1908080808081908, 0x1908080808190808, 0x1908080808192b08,
  3056. 0x19080808082b0819, 0x19080808082b1908, 0x1908080819080808, 0x1908080819082b08,
  3057. 0x190808081919192b, 0x19080808192b0808, 0x190808082b080819, 0x190808082b081908,
  3058. 0x190808082b190808, 0x1908081908080808, 0x19080819082b0808, 0x19080819192b0819,
  3059. 0x190808192b080808, 0x190808192b081919, 0x1908082b08080819, 0x1908082b08190808,
  3060. 0x1908082b19082b08, 0x1908082b1919192b, 0x1908082b192b2b08, 0x1908190808080808,
  3061. 0x1908190808082b08, 0x19081908082b0808, 0x190819082b080808, 0x190819082b192b19,
  3062. 0x190819190819082b, 0x19081919082b1908, 0x1908192b08080808, 0x19082b0808080819,
  3063. 0x19082b0808081908, 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919,
  3064. 0x19082b1908080808, 0x19082b1919192b08, 0x19082b19192b0819, 0x19082b192b08082b,
  3065. 0x19082b2b19081919, 0x19082b2b2b190808, 0x1919080808080808, 0x1919080808082b08,
  3066. 0x1919080808190819, 0x1919080808192b19, 0x19190808082b0808, 0x191908082b080808,
  3067. 0x191908082b082b08, 0x1919081908081908, 0x191908191908082b, 0x191908192b2b1908,
  3068. 0x1919082b2b190819, 0x191919082b190808, 0x191919082b19082b, 0x1919191908082b2b,
  3069. 0x1919192b08080819, 0x1919192b19191908, 0x19192b0808080808, 0x19192b0808190819,
  3070. 0x19192b0808192b19, 0x19192b08192b1908, 0x19192b1919080808, 0x19192b2b08082b08,
  3071. 0x192b080808081908, 0x192b080808190808, 0x192b080819080808, 0x192b0808192b2b08,
  3072. 0x192b081908080808, 0x192b081919191919, 0x192b082b08192b08, 0x192b082b192b0808,
  3073. 0x192b190808080808, 0x192b190808081919, 0x192b191908190808, 0x192b19190819082b,
  3074. 0x192b19192b081908, 0x192b2b081908082b, 0x2b08080808080808, 0x2b0808080808082b,
  3075. 0x2b08080808082b2b, 0x2b08080819080819, 0x2b0808082b08082b, 0x2b08081908081908,
  3076. 0x2b08081908192b08, 0x2b08081919080808, 0x2b08082b08190819, 0x2b08190808080819,
  3077. 0x2b08190808081908, 0x2b08190808190808, 0x2b08190808191919, 0x2b08190819080808,
  3078. 0x2b081908192b0808, 0x2b08191908080808, 0x2b0819191908192b, 0x2b0819192b191908,
  3079. 0x2b08192b08082b19, 0x2b08192b19080808, 0x2b08192b192b0808, 0x2b082b080808082b,
  3080. 0x2b082b1908081908, 0x2b082b2b08190819, 0x2b19080808081908, 0x2b19080808190808,
  3081. 0x2b190808082b1908, 0x2b19080819080808, 0x2b1908082b2b0819, 0x2b1908190819192b,
  3082. 0x2b1908192b080808, 0x2b19082b19081919, 0x2b19190808080808, 0x2b191908082b082b,
  3083. 0x2b19190819081908, 0x2b19191919190819, 0x2b192b082b080819, 0x2b192b19082b0808,
  3084. 0x2b2b08080808082b, 0x2b2b080819190808, 0x2b2b08082b081919, 0x2b2b081908082b19,
  3085. 0x2b2b082b08080808, 0x2b2b190808192b08, 0x2b2b2b0819190808, 0x2b2b2b1908081908,
  3086. };
  3087. constexpr constant static uint64_t iq2xs_grid[512] = {
  3088. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  3089. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x080808080819192b,
  3090. 0x0808080808192b19, 0x08080808082b0808, 0x08080808082b082b, 0x08080808082b1919,
  3091. 0x08080808082b2b08, 0x0808080819080819, 0x0808080819081908, 0x080808081908192b,
  3092. 0x0808080819082b19, 0x0808080819190808, 0x080808081919082b, 0x0808080819191919,
  3093. 0x0808080819192b08, 0x08080808192b0819, 0x08080808192b1908, 0x080808082b080808,
  3094. 0x080808082b08082b, 0x080808082b081919, 0x080808082b082b08, 0x080808082b190819,
  3095. 0x080808082b191908, 0x080808082b192b19, 0x080808082b2b0808, 0x0808081908080819,
  3096. 0x0808081908081908, 0x080808190808192b, 0x0808081908082b19, 0x0808081908190808,
  3097. 0x080808190819082b, 0x0808081908191919, 0x0808081908192b08, 0x0808081908192b2b,
  3098. 0x08080819082b0819, 0x08080819082b1908, 0x0808081919080808, 0x080808191908082b,
  3099. 0x0808081919081919, 0x0808081919082b08, 0x0808081919190819, 0x0808081919191908,
  3100. 0x08080819192b0808, 0x08080819192b2b08, 0x080808192b080819, 0x080808192b081908,
  3101. 0x080808192b190808, 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b08081919,
  3102. 0x0808082b08082b08, 0x0808082b08190819, 0x0808082b08191908, 0x0808082b082b0808,
  3103. 0x0808082b19080819, 0x0808082b19081908, 0x0808082b19190808, 0x0808082b19191919,
  3104. 0x0808082b2b080808, 0x0808082b2b082b2b, 0x0808190808080819, 0x0808190808081908,
  3105. 0x080819080808192b, 0x0808190808082b19, 0x0808190808190808, 0x080819080819082b,
  3106. 0x0808190808191919, 0x0808190808192b08, 0x08081908082b0819, 0x08081908082b1908,
  3107. 0x0808190819080808, 0x080819081908082b, 0x0808190819081919, 0x0808190819082b08,
  3108. 0x0808190819190819, 0x0808190819191908, 0x080819081919192b, 0x08081908192b0808,
  3109. 0x080819082b080819, 0x080819082b081908, 0x080819082b190808, 0x0808191908080808,
  3110. 0x080819190808082b, 0x0808191908081919, 0x0808191908082b08, 0x0808191908190819,
  3111. 0x0808191908191908, 0x08081919082b0808, 0x0808191919080819, 0x0808191919081908,
  3112. 0x0808191919190808, 0x08081919192b0819, 0x080819192b080808, 0x0808192b08080819,
  3113. 0x0808192b08081908, 0x0808192b08190808, 0x0808192b082b192b, 0x0808192b19080808,
  3114. 0x0808192b1908082b, 0x0808192b2b081908, 0x08082b0808080808, 0x08082b080808082b,
  3115. 0x08082b0808081919, 0x08082b0808082b08, 0x08082b0808082b2b, 0x08082b0808190819,
  3116. 0x08082b0808191908, 0x08082b08082b0808, 0x08082b08082b1919, 0x08082b0819080819,
  3117. 0x08082b0819081908, 0x08082b0819190808, 0x08082b0819192b08, 0x08082b082b080808,
  3118. 0x08082b082b2b0808, 0x08082b082b2b2b2b, 0x08082b1908080819, 0x08082b1908081908,
  3119. 0x08082b1908190808, 0x08082b1919080808, 0x08082b192b080819, 0x08082b192b082b19,
  3120. 0x08082b2b08080808, 0x08082b2b082b0808, 0x08082b2b082b2b08, 0x08082b2b2b19192b,
  3121. 0x08082b2b2b2b0808, 0x0819080808080819, 0x0819080808081908, 0x081908080808192b,
  3122. 0x0819080808082b19, 0x0819080808190808, 0x081908080819082b, 0x0819080808191919,
  3123. 0x0819080808192b08, 0x08190808082b0819, 0x08190808082b1908, 0x0819080819080808,
  3124. 0x081908081908082b, 0x0819080819081919, 0x0819080819082b08, 0x0819080819190819,
  3125. 0x0819080819191908, 0x08190808192b0808, 0x08190808192b2b2b, 0x081908082b080819,
  3126. 0x081908082b081908, 0x081908082b190808, 0x0819081908080808, 0x081908190808082b,
  3127. 0x0819081908081919, 0x0819081908082b08, 0x0819081908190819, 0x0819081908191908,
  3128. 0x08190819082b0808, 0x0819081919080819, 0x0819081919081908, 0x0819081919190808,
  3129. 0x081908192b080808, 0x081908192b191908, 0x081908192b19192b, 0x0819082b08080819,
  3130. 0x0819082b08081908, 0x0819082b0808192b, 0x0819082b08190808, 0x0819082b19080808,
  3131. 0x0819082b192b0808, 0x0819190808080808, 0x081919080808082b, 0x0819190808081919,
  3132. 0x0819190808082b08, 0x0819190808190819, 0x0819190808191908, 0x08191908082b0808,
  3133. 0x0819190819080819, 0x0819190819081908, 0x0819190819082b19, 0x0819190819190808,
  3134. 0x08191908192b1908, 0x081919082b080808, 0x0819191908080819, 0x0819191908081908,
  3135. 0x0819191908190808, 0x0819191919080808, 0x0819192b08080808, 0x0819192b08191908,
  3136. 0x0819192b19082b19, 0x08192b0808080819, 0x08192b0808081908, 0x08192b0808190808,
  3137. 0x08192b080819082b, 0x08192b0819080808, 0x08192b0819191908, 0x08192b082b08192b,
  3138. 0x08192b1908080808, 0x08192b1908081919, 0x08192b19192b192b, 0x08192b2b19190819,
  3139. 0x08192b2b2b2b2b19, 0x082b080808080808, 0x082b08080808082b, 0x082b080808081919,
  3140. 0x082b080808082b08, 0x082b080808082b2b, 0x082b080808190819, 0x082b080808191908,
  3141. 0x082b0808082b0808, 0x082b080819080819, 0x082b080819081908, 0x082b080819190808,
  3142. 0x082b08082b080808, 0x082b08082b2b0808, 0x082b081908080819, 0x082b081908081908,
  3143. 0x082b081908190808, 0x082b081919080808, 0x082b081919082b08, 0x082b0819192b1919,
  3144. 0x082b082b08080808, 0x082b082b082b082b, 0x082b082b2b080808, 0x082b082b2b2b2b08,
  3145. 0x082b190808080819, 0x082b190808081908, 0x082b190808190808, 0x082b1908082b2b19,
  3146. 0x082b190819080808, 0x082b191908080808, 0x082b191919080819, 0x082b19191919082b,
  3147. 0x082b19192b192b19, 0x082b192b08080819, 0x082b192b08192b2b, 0x082b192b2b2b192b,
  3148. 0x082b2b0808080808, 0x082b2b0808082b08, 0x082b2b0808082b2b, 0x082b2b08082b0808,
  3149. 0x082b2b0819191919, 0x082b2b082b082b08, 0x082b2b082b2b082b, 0x082b2b19192b2b08,
  3150. 0x082b2b192b190808, 0x082b2b2b08082b08, 0x082b2b2b082b0808, 0x082b2b2b2b08082b,
  3151. 0x082b2b2b2b082b08, 0x082b2b2b2b082b2b, 0x1908080808080819, 0x1908080808081908,
  3152. 0x190808080808192b, 0x1908080808082b19, 0x1908080808190808, 0x190808080819082b,
  3153. 0x1908080808191919, 0x1908080808192b08, 0x19080808082b0819, 0x19080808082b1908,
  3154. 0x1908080819080808, 0x190808081908082b, 0x1908080819081919, 0x1908080819082b08,
  3155. 0x1908080819082b2b, 0x1908080819190819, 0x1908080819191908, 0x19080808192b0808,
  3156. 0x19080808192b1919, 0x190808082b080819, 0x190808082b081908, 0x190808082b190808,
  3157. 0x1908081908080808, 0x190808190808082b, 0x1908081908081919, 0x1908081908082b08,
  3158. 0x1908081908190819, 0x1908081908191908, 0x19080819082b0808, 0x1908081919080819,
  3159. 0x1908081919081908, 0x1908081919190808, 0x190808192b080808, 0x190808192b081919,
  3160. 0x190808192b2b082b, 0x1908082b08080819, 0x1908082b08081908, 0x1908082b08190808,
  3161. 0x1908082b0819082b, 0x1908082b082b2b19, 0x1908082b19080808, 0x1908190808080808,
  3162. 0x190819080808082b, 0x1908190808081919, 0x1908190808082b08, 0x1908190808190819,
  3163. 0x1908190808191908, 0x1908190808192b19, 0x19081908082b0808, 0x1908190819080819,
  3164. 0x1908190819081908, 0x1908190819190808, 0x190819082b080808, 0x190819082b191908,
  3165. 0x1908191908080819, 0x1908191908081908, 0x1908191908190808, 0x19081919082b1908,
  3166. 0x1908191919080808, 0x190819192b192b2b, 0x1908192b08080808, 0x1908192b08082b2b,
  3167. 0x1908192b19081908, 0x1908192b19190808, 0x19082b0808080819, 0x19082b0808081908,
  3168. 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919, 0x19082b0819191908,
  3169. 0x19082b08192b082b, 0x19082b1908080808, 0x19082b1908190819, 0x19082b1919081908,
  3170. 0x19082b1919190808, 0x19082b19192b2b19, 0x19082b2b08081908, 0x1919080808080808,
  3171. 0x191908080808082b, 0x1919080808081919, 0x1919080808082b08, 0x1919080808190819,
  3172. 0x1919080808191908, 0x19190808082b0808, 0x19190808082b2b08, 0x1919080819080819,
  3173. 0x1919080819081908, 0x1919080819190808, 0x191908082b080808, 0x1919081908080819,
  3174. 0x1919081908081908, 0x1919081908190808, 0x1919081908191919, 0x1919081919080808,
  3175. 0x191908191908082b, 0x1919082b08080808, 0x1919082b19081908, 0x1919082b2b2b2b2b,
  3176. 0x1919190808080819, 0x1919190808081908, 0x1919190808190808, 0x19191908082b0819,
  3177. 0x1919190819080808, 0x19191908192b0808, 0x191919082b080819, 0x191919082b2b0819,
  3178. 0x1919191908080808, 0x1919191908082b08, 0x191919192b080808, 0x191919192b082b08,
  3179. 0x1919192b082b0819, 0x1919192b192b2b08, 0x1919192b2b2b0819, 0x19192b0808080808,
  3180. 0x19192b0808191908, 0x19192b0819080819, 0x19192b0819190808, 0x19192b082b192b19,
  3181. 0x19192b1908192b2b, 0x19192b1919080808, 0x19192b191908082b, 0x19192b2b2b081919,
  3182. 0x192b080808080819, 0x192b080808081908, 0x192b080808190808, 0x192b080819080808,
  3183. 0x192b080819191908, 0x192b0808192b082b, 0x192b08082b08192b, 0x192b08082b2b2b19,
  3184. 0x192b081908080808, 0x192b082b082b1908, 0x192b082b19082b2b, 0x192b082b2b19082b,
  3185. 0x192b190808080808, 0x192b19080819192b, 0x192b191908190808, 0x192b191919080808,
  3186. 0x192b191919081919, 0x192b19192b2b1908, 0x192b2b0808080819, 0x192b2b08192b2b2b,
  3187. 0x192b2b19082b1919, 0x192b2b2b0808192b, 0x192b2b2b19191908, 0x192b2b2b192b082b,
  3188. 0x2b08080808080808, 0x2b0808080808082b, 0x2b08080808081919, 0x2b08080808082b08,
  3189. 0x2b08080808190819, 0x2b08080808191908, 0x2b080808082b0808, 0x2b080808082b2b2b,
  3190. 0x2b08080819080819, 0x2b08080819081908, 0x2b08080819190808, 0x2b0808082b080808,
  3191. 0x2b0808082b08082b, 0x2b0808082b2b2b08, 0x2b0808082b2b2b2b, 0x2b08081908080819,
  3192. 0x2b08081908081908, 0x2b0808190808192b, 0x2b08081908190808, 0x2b08081919080808,
  3193. 0x2b08081919190819, 0x2b08081919192b19, 0x2b08082b08080808, 0x2b08082b082b0808,
  3194. 0x2b08082b2b080808, 0x2b08082b2b08082b, 0x2b08082b2b2b0808, 0x2b08082b2b2b2b08,
  3195. 0x2b08190808080819, 0x2b08190808081908, 0x2b08190808190808, 0x2b0819080819082b,
  3196. 0x2b08190808191919, 0x2b08190819080808, 0x2b081908192b0808, 0x2b0819082b082b19,
  3197. 0x2b08191908080808, 0x2b08191919081908, 0x2b0819192b2b1919, 0x2b08192b08192b08,
  3198. 0x2b08192b192b2b2b, 0x2b082b0808080808, 0x2b082b0808082b08, 0x2b082b08082b1919,
  3199. 0x2b082b0819192b2b, 0x2b082b082b080808, 0x2b082b082b08082b, 0x2b082b082b2b2b08,
  3200. 0x2b082b190808192b, 0x2b082b2b082b082b, 0x2b082b2b2b080808, 0x2b082b2b2b082b08,
  3201. 0x2b082b2b2b19192b, 0x2b082b2b2b2b2b08, 0x2b19080808080819, 0x2b19080808081908,
  3202. 0x2b19080808190808, 0x2b19080819080808, 0x2b1908081919192b, 0x2b1908082b081908,
  3203. 0x2b19081908080808, 0x2b190819082b082b, 0x2b190819192b1908, 0x2b19082b1919192b,
  3204. 0x2b19082b2b082b19, 0x2b19190808080808, 0x2b19190808081919, 0x2b19190819081908,
  3205. 0x2b19190819190808, 0x2b19190819192b08, 0x2b191919082b2b19, 0x2b1919192b190808,
  3206. 0x2b1919192b19082b, 0x2b19192b19080819, 0x2b192b0819190819, 0x2b192b082b2b192b,
  3207. 0x2b192b1919082b19, 0x2b192b2b08191919, 0x2b192b2b192b0808, 0x2b2b080808080808,
  3208. 0x2b2b08080808082b, 0x2b2b080808082b08, 0x2b2b080808082b2b, 0x2b2b0808082b0808,
  3209. 0x2b2b0808082b2b2b, 0x2b2b08082b2b0808, 0x2b2b081919190819, 0x2b2b081919192b19,
  3210. 0x2b2b08192b2b192b, 0x2b2b082b08080808, 0x2b2b082b0808082b, 0x2b2b082b08082b08,
  3211. 0x2b2b082b082b2b2b, 0x2b2b082b2b080808, 0x2b2b082b2b2b0808, 0x2b2b190819080808,
  3212. 0x2b2b19082b191919, 0x2b2b192b192b1919, 0x2b2b192b2b192b08, 0x2b2b2b0808082b2b,
  3213. 0x2b2b2b08082b0808, 0x2b2b2b08082b082b, 0x2b2b2b08082b2b08, 0x2b2b2b082b2b0808,
  3214. 0x2b2b2b082b2b2b08, 0x2b2b2b1908081908, 0x2b2b2b192b081908, 0x2b2b2b192b08192b,
  3215. 0x2b2b2b2b082b2b08, 0x2b2b2b2b082b2b2b, 0x2b2b2b2b2b190819, 0x2b2b2b2b2b2b2b2b,
  3216. };
  3217. constexpr constant static uint32_t iq3xxs_grid[256] = {
  3218. 0x04040404, 0x04040414, 0x04040424, 0x04040c0c, 0x04040c1c, 0x04040c3e, 0x04041404, 0x04041414,
  3219. 0x04041c0c, 0x04042414, 0x04043e1c, 0x04043e2c, 0x040c040c, 0x040c041c, 0x040c0c04, 0x040c0c14,
  3220. 0x040c140c, 0x040c142c, 0x040c1c04, 0x040c1c14, 0x040c240c, 0x040c2c24, 0x040c3e04, 0x04140404,
  3221. 0x04140414, 0x04140424, 0x04140c0c, 0x04141404, 0x04141414, 0x04141c0c, 0x04141c1c, 0x04141c3e,
  3222. 0x04142c0c, 0x04142c3e, 0x04143e2c, 0x041c040c, 0x041c043e, 0x041c0c04, 0x041c0c14, 0x041c142c,
  3223. 0x041c3e04, 0x04240c1c, 0x04241c3e, 0x04242424, 0x04242c3e, 0x04243e1c, 0x04243e2c, 0x042c040c,
  3224. 0x042c043e, 0x042c1c14, 0x042c2c14, 0x04341c2c, 0x04343424, 0x043e0c04, 0x043e0c24, 0x043e0c34,
  3225. 0x043e241c, 0x043e340c, 0x0c04040c, 0x0c04041c, 0x0c040c04, 0x0c040c14, 0x0c04140c, 0x0c04141c,
  3226. 0x0c041c04, 0x0c041c14, 0x0c041c24, 0x0c04243e, 0x0c042c04, 0x0c0c0404, 0x0c0c0414, 0x0c0c0c0c,
  3227. 0x0c0c1404, 0x0c0c1414, 0x0c14040c, 0x0c14041c, 0x0c140c04, 0x0c140c14, 0x0c14140c, 0x0c141c04,
  3228. 0x0c143e14, 0x0c1c0404, 0x0c1c0414, 0x0c1c1404, 0x0c1c1c0c, 0x0c1c2434, 0x0c1c3434, 0x0c24040c,
  3229. 0x0c24042c, 0x0c242c04, 0x0c2c1404, 0x0c2c1424, 0x0c2c2434, 0x0c2c3e0c, 0x0c34042c, 0x0c3e1414,
  3230. 0x0c3e2404, 0x14040404, 0x14040414, 0x14040c0c, 0x14040c1c, 0x14041404, 0x14041414, 0x14041434,
  3231. 0x14041c0c, 0x14042414, 0x140c040c, 0x140c041c, 0x140c042c, 0x140c0c04, 0x140c0c14, 0x140c140c,
  3232. 0x140c1c04, 0x140c341c, 0x140c343e, 0x140c3e04, 0x14140404, 0x14140414, 0x14140c0c, 0x14140c3e,
  3233. 0x14141404, 0x14141414, 0x14141c3e, 0x14142404, 0x14142c2c, 0x141c040c, 0x141c0c04, 0x141c0c24,
  3234. 0x141c3e04, 0x141c3e24, 0x14241c2c, 0x14242c1c, 0x142c041c, 0x142c143e, 0x142c240c, 0x142c3e24,
  3235. 0x143e040c, 0x143e041c, 0x143e0c34, 0x143e242c, 0x1c04040c, 0x1c040c04, 0x1c040c14, 0x1c04140c,
  3236. 0x1c04141c, 0x1c042c04, 0x1c04342c, 0x1c043e14, 0x1c0c0404, 0x1c0c0414, 0x1c0c1404, 0x1c0c1c0c,
  3237. 0x1c0c2424, 0x1c0c2434, 0x1c14040c, 0x1c14041c, 0x1c140c04, 0x1c14142c, 0x1c142c14, 0x1c143e14,
  3238. 0x1c1c0c0c, 0x1c1c1c1c, 0x1c241c04, 0x1c24243e, 0x1c243e14, 0x1c2c0404, 0x1c2c0434, 0x1c2c1414,
  3239. 0x1c2c2c2c, 0x1c340c24, 0x1c341c34, 0x1c34341c, 0x1c3e1c1c, 0x1c3e3404, 0x24040424, 0x24040c3e,
  3240. 0x24041c2c, 0x24041c3e, 0x24042c1c, 0x24042c3e, 0x240c3e24, 0x24141404, 0x24141c3e, 0x24142404,
  3241. 0x24143404, 0x24143434, 0x241c043e, 0x241c242c, 0x24240424, 0x24242c0c, 0x24243424, 0x242c142c,
  3242. 0x242c241c, 0x242c3e04, 0x243e042c, 0x243e0c04, 0x243e0c14, 0x243e1c04, 0x2c040c14, 0x2c04240c,
  3243. 0x2c043e04, 0x2c0c0404, 0x2c0c0434, 0x2c0c1434, 0x2c0c2c2c, 0x2c140c24, 0x2c141c14, 0x2c143e14,
  3244. 0x2c1c0414, 0x2c1c2c1c, 0x2c240c04, 0x2c24141c, 0x2c24143e, 0x2c243e14, 0x2c2c0414, 0x2c2c1c0c,
  3245. 0x2c342c04, 0x2c3e1424, 0x2c3e2414, 0x34041424, 0x34042424, 0x34042434, 0x34043424, 0x340c140c,
  3246. 0x340c340c, 0x34140c3e, 0x34143424, 0x341c1c04, 0x341c1c34, 0x34242424, 0x342c042c, 0x342c2c14,
  3247. 0x34341c1c, 0x343e041c, 0x343e140c, 0x3e04041c, 0x3e04042c, 0x3e04043e, 0x3e040c04, 0x3e041c14,
  3248. 0x3e042c14, 0x3e0c1434, 0x3e0c2404, 0x3e140c14, 0x3e14242c, 0x3e142c14, 0x3e1c0404, 0x3e1c0c2c,
  3249. 0x3e1c1c1c, 0x3e1c3404, 0x3e24140c, 0x3e24240c, 0x3e2c0404, 0x3e2c0414, 0x3e2c1424, 0x3e341c04,
  3250. };
  3251. constexpr constant static uint32_t iq3xs_grid[512] = {
  3252. 0x04040404, 0x0404040c, 0x04040414, 0x0404042c, 0x0404043e, 0x04040c04, 0x04040c0c, 0x04040c14,
  3253. 0x04040c24, 0x04040c34, 0x04041404, 0x0404140c, 0x0404142c, 0x04041c1c, 0x04042404, 0x04042414,
  3254. 0x0404242c, 0x0404243e, 0x04042c0c, 0x04042c1c, 0x04043404, 0x04043414, 0x04043e0c, 0x04043e24,
  3255. 0x04043e3e, 0x040c0404, 0x040c040c, 0x040c0414, 0x040c0424, 0x040c0c04, 0x040c0c0c, 0x040c0c2c,
  3256. 0x040c1404, 0x040c141c, 0x040c143e, 0x040c1c0c, 0x040c1c2c, 0x040c2424, 0x040c340c, 0x040c342c,
  3257. 0x040c3e14, 0x04140404, 0x0414040c, 0x0414042c, 0x0414043e, 0x04140c04, 0x04140c1c, 0x04140c34,
  3258. 0x0414140c, 0x0414142c, 0x04141c04, 0x04141c24, 0x04142414, 0x0414242c, 0x0414243e, 0x04142c0c,
  3259. 0x04142c1c, 0x04143e04, 0x04143e1c, 0x041c041c, 0x041c0c0c, 0x041c0c2c, 0x041c1404, 0x041c1414,
  3260. 0x041c1c0c, 0x041c1c1c, 0x041c1c34, 0x041c2424, 0x041c2c04, 0x041c2c14, 0x041c343e, 0x041c3e0c,
  3261. 0x041c3e2c, 0x04240404, 0x04240c1c, 0x04240c3e, 0x0424140c, 0x04241424, 0x04241c14, 0x04242404,
  3262. 0x0424241c, 0x04242c0c, 0x04243e04, 0x042c0414, 0x042c0424, 0x042c1404, 0x042c1414, 0x042c1434,
  3263. 0x042c1c1c, 0x042c240c, 0x042c242c, 0x042c243e, 0x042c3434, 0x042c3e1c, 0x04340434, 0x04340c0c,
  3264. 0x04340c1c, 0x04341c0c, 0x04342c14, 0x04343e0c, 0x043e0404, 0x043e0414, 0x043e0424, 0x043e1404,
  3265. 0x043e1414, 0x043e1434, 0x043e1c1c, 0x043e2c04, 0x043e2c24, 0x0c040404, 0x0c04040c, 0x0c040414,
  3266. 0x0c040424, 0x0c040c04, 0x0c040c0c, 0x0c040c1c, 0x0c040c2c, 0x0c040c3e, 0x0c041404, 0x0c041414,
  3267. 0x0c041c0c, 0x0c041c24, 0x0c041c34, 0x0c042c24, 0x0c042c34, 0x0c04340c, 0x0c043e14, 0x0c0c0404,
  3268. 0x0c0c040c, 0x0c0c041c, 0x0c0c0434, 0x0c0c0c04, 0x0c0c0c24, 0x0c0c140c, 0x0c0c1c04, 0x0c0c1c1c,
  3269. 0x0c0c240c, 0x0c0c2c04, 0x0c0c2c14, 0x0c0c3e04, 0x0c0c3e34, 0x0c140404, 0x0c140c14, 0x0c140c2c,
  3270. 0x0c140c3e, 0x0c141404, 0x0c141424, 0x0c141c14, 0x0c142404, 0x0c14241c, 0x0c142c2c, 0x0c143404,
  3271. 0x0c143e14, 0x0c1c040c, 0x0c1c0424, 0x0c1c043e, 0x0c1c0c04, 0x0c1c0c1c, 0x0c1c140c, 0x0c1c143e,
  3272. 0x0c1c1c04, 0x0c1c1c24, 0x0c1c240c, 0x0c1c3414, 0x0c1c3e04, 0x0c24041c, 0x0c24042c, 0x0c240c14,
  3273. 0x0c240c24, 0x0c241c0c, 0x0c241c1c, 0x0c242414, 0x0c242434, 0x0c242c04, 0x0c242c24, 0x0c2c040c,
  3274. 0x0c2c0c04, 0x0c2c0c1c, 0x0c2c140c, 0x0c2c1c04, 0x0c2c1c14, 0x0c2c2c0c, 0x0c341404, 0x0c341424,
  3275. 0x0c34143e, 0x0c342424, 0x0c342434, 0x0c3e040c, 0x0c3e041c, 0x0c3e0c04, 0x0c3e0c14, 0x0c3e140c,
  3276. 0x0c3e1c2c, 0x0c3e240c, 0x0c3e3414, 0x0c3e3e04, 0x14040404, 0x1404040c, 0x1404041c, 0x1404042c,
  3277. 0x1404043e, 0x14040c04, 0x14040c14, 0x14040c24, 0x14040c34, 0x1404140c, 0x1404141c, 0x1404143e,
  3278. 0x14041c04, 0x14041c14, 0x1404240c, 0x1404241c, 0x1404242c, 0x14042c04, 0x14042c14, 0x1404343e,
  3279. 0x14043e04, 0x14043e1c, 0x14043e2c, 0x140c0404, 0x140c0414, 0x140c0c04, 0x140c0c1c, 0x140c0c3e,
  3280. 0x140c1414, 0x140c142c, 0x140c1c0c, 0x140c1c24, 0x140c2414, 0x140c2c0c, 0x1414040c, 0x14140424,
  3281. 0x1414043e, 0x1414140c, 0x1414141c, 0x14141c04, 0x14141c3e, 0x1414240c, 0x14142c1c, 0x14142c3e,
  3282. 0x14143e0c, 0x14143e24, 0x141c0404, 0x141c0414, 0x141c042c, 0x141c0c0c, 0x141c1414, 0x141c1424,
  3283. 0x141c1c0c, 0x141c1c1c, 0x141c2414, 0x141c2c04, 0x141c3434, 0x1424040c, 0x1424043e, 0x14241404,
  3284. 0x1424141c, 0x14241c14, 0x14241c2c, 0x1424240c, 0x14243e14, 0x14243e2c, 0x142c0424, 0x142c0c0c,
  3285. 0x142c1414, 0x142c1c3e, 0x142c2404, 0x142c2c1c, 0x142c3e04, 0x14340404, 0x14340414, 0x1434043e,
  3286. 0x1434140c, 0x14342c2c, 0x1434340c, 0x143e042c, 0x143e0c0c, 0x143e1434, 0x143e1c04, 0x143e241c,
  3287. 0x143e2c04, 0x1c040414, 0x1c040c0c, 0x1c040c1c, 0x1c040c2c, 0x1c040c3e, 0x1c041414, 0x1c041c0c,
  3288. 0x1c041c1c, 0x1c041c2c, 0x1c042414, 0x1c042424, 0x1c04243e, 0x1c042c0c, 0x1c04341c, 0x1c043e0c,
  3289. 0x1c0c040c, 0x1c0c041c, 0x1c0c042c, 0x1c0c0c24, 0x1c0c140c, 0x1c0c141c, 0x1c0c2404, 0x1c0c3404,
  3290. 0x1c0c3e14, 0x1c0c3e34, 0x1c140404, 0x1c140c14, 0x1c141404, 0x1c141c14, 0x1c141c24, 0x1c142c04,
  3291. 0x1c1c040c, 0x1c1c0c04, 0x1c1c0c24, 0x1c1c140c, 0x1c1c141c, 0x1c1c143e, 0x1c1c1c04, 0x1c1c240c,
  3292. 0x1c1c241c, 0x1c1c243e, 0x1c1c2c2c, 0x1c1c3e1c, 0x1c24041c, 0x1c240c0c, 0x1c240c34, 0x1c241414,
  3293. 0x1c241c0c, 0x1c242c14, 0x1c243404, 0x1c243424, 0x1c2c040c, 0x1c2c0c04, 0x1c2c0c14, 0x1c2c142c,
  3294. 0x1c2c1c14, 0x1c2c2424, 0x1c2c2c34, 0x1c2c3e1c, 0x1c340c34, 0x1c34240c, 0x1c3e040c, 0x1c3e041c,
  3295. 0x1c3e1404, 0x1c3e1414, 0x1c3e1c2c, 0x24040404, 0x24040424, 0x24040c14, 0x24041404, 0x24041424,
  3296. 0x2404143e, 0x24041c14, 0x2404240c, 0x24042c04, 0x24043e04, 0x240c0414, 0x240c043e, 0x240c0c0c,
  3297. 0x240c0c1c, 0x240c1414, 0x240c1c04, 0x240c1c2c, 0x240c241c, 0x240c2c0c, 0x240c2c2c, 0x2414040c,
  3298. 0x2414041c, 0x24140c04, 0x24140c2c, 0x2414140c, 0x24141c1c, 0x24142404, 0x24142c3e, 0x24143414,
  3299. 0x24143e04, 0x241c0424, 0x241c0c0c, 0x241c0c1c, 0x241c1404, 0x241c1414, 0x241c1c0c, 0x241c1c2c,
  3300. 0x24240404, 0x24240414, 0x24241424, 0x24241c3e, 0x24242404, 0x24243e0c, 0x242c042c, 0x242c043e,
  3301. 0x242c140c, 0x242c3414, 0x24340c1c, 0x24341c24, 0x24343404, 0x243e0c04, 0x243e0c2c, 0x243e1c04,
  3302. 0x243e241c, 0x243e2c0c, 0x2c040414, 0x2c040c04, 0x2c040c24, 0x2c041414, 0x2c042404, 0x2c042424,
  3303. 0x2c04243e, 0x2c042c14, 0x2c043434, 0x2c043e24, 0x2c0c040c, 0x2c0c041c, 0x2c0c042c, 0x2c0c0c14,
  3304. 0x2c0c140c, 0x2c0c1c14, 0x2c0c3e14, 0x2c140404, 0x2c140c0c, 0x2c14141c, 0x2c141c04, 0x2c141c34,
  3305. 0x2c142c1c, 0x2c1c0414, 0x2c1c043e, 0x2c1c0c04, 0x2c1c143e, 0x2c1c2424, 0x2c1c2c0c, 0x2c1c342c,
  3306. 0x2c1c3e1c, 0x2c24040c, 0x2c240424, 0x2c241404, 0x2c241c14, 0x2c242434, 0x2c2c0c14, 0x2c2c1434,
  3307. 0x2c2c2c0c, 0x2c2c2c1c, 0x2c342414, 0x2c3e0414, 0x2c3e0424, 0x2c3e1414, 0x34040c0c, 0x34040c1c,
  3308. 0x34040c2c, 0x34041c0c, 0x34041c1c, 0x34043404, 0x340c0404, 0x340c1404, 0x340c143e, 0x340c3424,
  3309. 0x34140c14, 0x34141c24, 0x34142414, 0x34142c2c, 0x34143414, 0x34143e04, 0x341c0404, 0x341c0c24,
  3310. 0x341c140c, 0x341c2404, 0x3424142c, 0x3424241c, 0x34243414, 0x342c0404, 0x342c041c, 0x342c1c24,
  3311. 0x342c3404, 0x3434042c, 0x34342404, 0x343e0c0c, 0x343e0c1c, 0x3e040404, 0x3e040424, 0x3e04043e,
  3312. 0x3e041404, 0x3e041414, 0x3e041c34, 0x3e042404, 0x3e042c24, 0x3e043414, 0x3e0c0414, 0x3e0c0c0c,
  3313. 0x3e0c1424, 0x3e0c241c, 0x3e0c242c, 0x3e14040c, 0x3e140424, 0x3e140c04, 0x3e140c34, 0x3e14140c,
  3314. 0x3e141c04, 0x3e142c0c, 0x3e1c0414, 0x3e1c1c14, 0x3e1c1c2c, 0x3e1c2c1c, 0x3e24040c, 0x3e24042c,
  3315. 0x3e240c1c, 0x3e241404, 0x3e242c04, 0x3e2c1414, 0x3e2c2414, 0x3e340414, 0x3e341c0c, 0x3e3e0404,
  3316. };
  3317. #define NGRID_IQ1S 512
  3318. constexpr constant static uint64_t iq1s_grid[NGRID_IQ1S] = {
  3319. 0xffffffffffff0101, 0xffffffffff01ff00, 0xffffffffff010100, 0xffffffff00000000,
  3320. 0xffffffff01ff00ff, 0xffffffff01ff0001, 0xffffffff0101ffff, 0xffffffff0101ff01,
  3321. 0xffffff00ff000000, 0xffffff000000ff00, 0xffffff00000000ff, 0xffffff0000000100,
  3322. 0xffffff0000010000, 0xffffff0001000000, 0xffffff01ffff00ff, 0xffffff01ff01ff00,
  3323. 0xffffff01ff010100, 0xffffff0100000001, 0xffffff0101ffff00, 0xffffff0101ff0101,
  3324. 0xffffff0101010100, 0xffff00ffff00ff01, 0xffff00ffff0000ff, 0xffff00ff00ff0100,
  3325. 0xffff00ff0100ff00, 0xffff00ff010001ff, 0xffff0000ff0101ff, 0xffff000000ffff00,
  3326. 0xffff000000000000, 0xffff00000001ff01, 0xffff000001000101, 0xffff0000010100ff,
  3327. 0xffff0001ffff0100, 0xffff00010000ff00, 0xffff000100010101, 0xffff000101000000,
  3328. 0xffff01ffffff0000, 0xffff01ffff01ffff, 0xffff01ffff010100, 0xffff01ff00000000,
  3329. 0xffff01ff01ffffff, 0xffff01ff01ff0001, 0xffff01ff0101ffff, 0xffff01ff01010001,
  3330. 0xffff0100ffffff01, 0xffff01000000ffff, 0xffff010000000100, 0xffff010001ff01ff,
  3331. 0xffff010001000000, 0xffff0101ff000000, 0xffff0101000101ff, 0xffff010101ffff01,
  3332. 0xffff01010101ff00, 0xff00ffffff000000, 0xff00ffff00ffff00, 0xff00ffff00000001,
  3333. 0xff00ffff000001ff, 0xff00ffff01010000, 0xff00ff00ffff0000, 0xff00ff00ff00ff00,
  3334. 0xff00ff00ff0000ff, 0xff00ff00ff000100, 0xff00ff00ff010001, 0xff00ff0000ff0001,
  3335. 0xff00ff000000ffff, 0xff00ff0000000000, 0xff00ff000001ff00, 0xff00ff0000010100,
  3336. 0xff00ff0001ff0000, 0xff00ff000100ff00, 0xff00ff0001000100, 0xff00ff01ff000000,
  3337. 0xff00ff0100ff0000, 0xff00ff01000001ff, 0xff00ff0101010001, 0xff0000ff00000000,
  3338. 0xff0000ff0001ff00, 0xff0000ff00010100, 0xff000000ffff0101, 0xff000000ff000000,
  3339. 0xff000000ff01ff00, 0xff00000000ff0000, 0xff0000000000ff00, 0xff000000000000ff,
  3340. 0xff00000000000000, 0xff00000000000001, 0xff00000000000100, 0xff0000000001ffff,
  3341. 0xff00000000010000, 0xff00000001000000, 0xff00000001010100, 0xff000001ff00ff01,
  3342. 0xff000001ff0100ff, 0xff00000100000000, 0xff0000010001ff00, 0xff00000101ff0100,
  3343. 0xff0000010100ff00, 0xff0001ff00ff00ff, 0xff0001ff00000101, 0xff0001ff000100ff,
  3344. 0xff0001ff01000000, 0xff000100ff0001ff, 0xff0001000000ff01, 0xff00010000000000,
  3345. 0xff00010000010001, 0xff00010000010100, 0xff00010001ffff00, 0xff00010001ff0101,
  3346. 0xff00010001010000, 0xff000101ffffffff, 0xff000101ff000101, 0xff00010101ff00ff,
  3347. 0xff00010101000001, 0xff000101010100ff, 0xff01ffffff000101, 0xff01ffffff01ffff,
  3348. 0xff01ffffff01ff01, 0xff01ffffff0101ff, 0xff01ffff00000000, 0xff01ffff01ff0001,
  3349. 0xff01ffff0101ff01, 0xff01ff00ff000000, 0xff01ff0000ff0100, 0xff01ff000000ff01,
  3350. 0xff01ff0000010000, 0xff01ff00010000ff, 0xff01ff01ff01ff00, 0xff01ff0100000101,
  3351. 0xff0100ffffff0000, 0xff0100ffff010000, 0xff0100ff01ff00ff, 0xff0100ff01000100,
  3352. 0xff0100ff010100ff, 0xff010000ffffff01, 0xff01000000000000, 0xff0100000101ff00,
  3353. 0xff010001ffff00ff, 0xff010001ff000100, 0xff01000100ffff00, 0xff01000100010001,
  3354. 0xff01000101ff0001, 0xff010001010001ff, 0xff0101ffffffffff, 0xff0101ffff01ffff,
  3355. 0xff0101ffff010101, 0xff0101ff0000ff00, 0xff0101ff01010001, 0xff010100ff000000,
  3356. 0xff010100ff01ff01, 0xff01010000ff0001, 0xff01010000000100, 0xff01010001000000,
  3357. 0xff0101010100ffff, 0x00ffffff0000ff01, 0x00ffffff000000ff, 0x00ffffff00000100,
  3358. 0x00ffffff00010000, 0x00ffff00ffff0001, 0x00ffff00ff0000ff, 0x00ffff00ff000100,
  3359. 0x00ffff0000000000, 0x00ffff0001000100, 0x00ffff0001010001, 0x00ffff01ff00ff01,
  3360. 0x00ffff0100ff0100, 0x00ffff010000ff00, 0x00ffff01000100ff, 0x00ffff0101ff00ff,
  3361. 0x00ffff010101ff00, 0x00ff00ffffffffff, 0x00ff00ffffff01ff, 0x00ff00ffff000101,
  3362. 0x00ff00ff00000000, 0x00ff00ff000101ff, 0x00ff00ff01010101, 0x00ff0000ff000000,
  3363. 0x00ff0000ff01ffff, 0x00ff000000ff0000, 0x00ff00000000ff00, 0x00ff0000000000ff,
  3364. 0x00ff000000000000, 0x00ff000000000001, 0x00ff000000000100, 0x00ff000000010000,
  3365. 0x00ff000001ffff01, 0x00ff000001000000, 0x00ff0001ff000101, 0x00ff000100ffffff,
  3366. 0x00ff000100000000, 0x00ff0001010001ff, 0x00ff01ffff000000, 0x00ff01ff0001ff00,
  3367. 0x00ff01ff01ff0100, 0x00ff0100ff01ff01, 0x00ff010000ff00ff, 0x00ff010000ff0101,
  3368. 0x00ff010000000000, 0x00ff010000010101, 0x00ff01000100ff00, 0x00ff010001010000,
  3369. 0x00ff0101ffffff00, 0x00ff01010000ff01, 0x00ff010100000100, 0x00ff010101ff0000,
  3370. 0x0000ffffffff0100, 0x0000ffffff00ff00, 0x0000ffffff0000ff, 0x0000ffffff010000,
  3371. 0x0000ffff00000000, 0x0000ffff00010101, 0x0000ffff01ffff01, 0x0000ffff01000100,
  3372. 0x0000ff00ff000000, 0x0000ff00ff01ff00, 0x0000ff00ff0101ff, 0x0000ff0000ff0000,
  3373. 0x0000ff000000ff00, 0x0000ff00000000ff, 0x0000ff0000000000, 0x0000ff0000000001,
  3374. 0x0000ff0000000100, 0x0000ff0000010000, 0x0000ff0001ffffff, 0x0000ff0001ff01ff,
  3375. 0x0000ff0001000000, 0x0000ff000101ffff, 0x0000ff01ffff0101, 0x0000ff01ff010000,
  3376. 0x0000ff0100000000, 0x0000ff0101000101, 0x000000ffffff0001, 0x000000ffff000000,
  3377. 0x000000ff00ff0000, 0x000000ff0000ff00, 0x000000ff000000ff, 0x000000ff00000000,
  3378. 0x000000ff00000001, 0x000000ff00000100, 0x000000ff00010000, 0x000000ff01000000,
  3379. 0x000000ff0101ff00, 0x00000000ffff0000, 0x00000000ff00ff00, 0x00000000ff0000ff,
  3380. 0x00000000ff000000, 0x00000000ff000001, 0x00000000ff000100, 0x00000000ff010000,
  3381. 0x0000000000ffff00, 0x0000000000ff00ff, 0x0000000000ff0000, 0x0000000000ff0001,
  3382. 0x0000000000ff0100, 0x000000000000ffff, 0x000000000000ff00, 0x000000000000ff01,
  3383. 0x00000000000000ff, 0x0000000000000001, 0x00000000000001ff, 0x0000000000000100,
  3384. 0x0000000000000101, 0x000000000001ff00, 0x00000000000100ff, 0x0000000000010000,
  3385. 0x0000000000010001, 0x0000000000010100, 0x0000000001ff0000, 0x000000000100ff00,
  3386. 0x00000000010000ff, 0x0000000001000000, 0x0000000001000001, 0x0000000001000100,
  3387. 0x0000000001010000, 0x00000001ffff01ff, 0x00000001ff000000, 0x0000000100ff0000,
  3388. 0x000000010000ff00, 0x00000001000000ff, 0x0000000100000000, 0x0000000100000001,
  3389. 0x0000000100000100, 0x0000000100010000, 0x0000000101000000, 0x000001ffff00ff00,
  3390. 0x000001ffff010001, 0x000001ffff0101ff, 0x000001ff00ffff01, 0x000001ff0000ffff,
  3391. 0x000001ff00000000, 0x000001ff010000ff, 0x000001ff01010100, 0x00000100ffff0100,
  3392. 0x00000100ff000000, 0x0000010000ff0000, 0x000001000000ff00, 0x00000100000000ff,
  3393. 0x0000010000000000, 0x0000010000000001, 0x0000010000000100, 0x0000010000010000,
  3394. 0x0000010001000000, 0x000001000101ff01, 0x00000101ffff0001, 0x00000101ff01ffff,
  3395. 0x0000010100000000, 0x0000010101010100, 0x0001ffffff000000, 0x0001ffff00ffffff,
  3396. 0x0001ffff00000100, 0x0001ffff0001ff00, 0x0001ffff01000000, 0x0001ff00ffffff00,
  3397. 0x0001ff00ffff01ff, 0x0001ff00ff010000, 0x0001ff0000000000, 0x0001ff0000010001,
  3398. 0x0001ff0001ff0000, 0x0001ff0001010100, 0x0001ff01ff0000ff, 0x0001ff01ff000001,
  3399. 0x0001ff0100ffffff, 0x0001ff010001ffff, 0x0001ff01000101ff, 0x0001ff010100ff01,
  3400. 0x000100ffff00ffff, 0x000100ffff00ff01, 0x000100ffff000100, 0x000100ff00000000,
  3401. 0x000100ff000101ff, 0x000100ff01ff0101, 0x000100ff0100ffff, 0x000100ff01010101,
  3402. 0x00010000ff000000, 0x00010000ff010100, 0x0001000000ff0000, 0x000100000000ff00,
  3403. 0x00010000000000ff, 0x0001000000000000, 0x0001000000000001, 0x0001000000000100,
  3404. 0x0001000000010000, 0x0001000001ffff01, 0x0001000001000000, 0x0001000100ff0101,
  3405. 0x0001000100000000, 0x00010001010100ff, 0x000101ffffff01ff, 0x000101ffffff0101,
  3406. 0x000101ff00010000, 0x000101ff01ff0000, 0x000101ff0100ff01, 0x00010100ffff0000,
  3407. 0x0001010000000000, 0x000101000001ffff, 0x0001010000010101, 0x00010100010001ff,
  3408. 0x00010101ff00ff00, 0x00010101ff010001, 0x0001010100ffffff, 0x0001010100ff01ff,
  3409. 0x00010101000101ff, 0x0001010101ff0000, 0x000101010100ff01, 0x0001010101000101,
  3410. 0x01ffffffffff0101, 0x01ffffffff01ffff, 0x01ffffffff01ff01, 0x01ffffffff0101ff,
  3411. 0x01ffffffff010101, 0x01ffffff00000000, 0x01ffffff01ff01ff, 0x01ffffff01000101,
  3412. 0x01ffffff0101ff01, 0x01ffffff010100ff, 0x01ffff000000ff00, 0x01ffff0000000001,
  3413. 0x01ffff00000001ff, 0x01ffff0000010000, 0x01ffff0001ff0000, 0x01ffff01ffffffff,
  3414. 0x01ffff01ffff01ff, 0x01ffff01ff000000, 0x01ffff01ff01ffff, 0x01ffff01ff0101ff,
  3415. 0x01ffff010100ffff, 0x01ff00ffffff0000, 0x01ff00ffff010000, 0x01ff00ff00ffff01,
  3416. 0x01ff0000ff0000ff, 0x01ff000000000000, 0x01ff00000001ff01, 0x01ff000001ffffff,
  3417. 0x01ff000001010100, 0x01ff0001ffffff01, 0x01ff0001ff010001, 0x01ff000101ff0100,
  3418. 0x01ff000101000001, 0x01ff0001010100ff, 0x01ff01ffff00ffff, 0x01ff01ff00010001,
  3419. 0x01ff01ff01000000, 0x01ff01ff010101ff, 0x01ff0100ff000001, 0x01ff010000ffff00,
  3420. 0x01ff010000000100, 0x01ff010001ff01ff, 0x01ff01000101ffff, 0x01ff0101ffff00ff,
  3421. 0x01ff0101ffff0101, 0x01ff0101ff0101ff, 0x01ff010100010000, 0x0100ffff00ff00ff,
  3422. 0x0100ffff00ff0001, 0x0100ffff00000100, 0x0100ffff0100ff00, 0x0100ff00ffff0000,
  3423. 0x0100ff00ff00ffff, 0x0100ff00ff00ff01, 0x0100ff00ff000100, 0x0100ff00ff010000,
  3424. 0x0100ff0000000000, 0x0100ff00000100ff, 0x0100ff0001ff0101, 0x0100ff0001010101,
  3425. 0x0100ff0100ff00ff, 0x0100ff0100ff0001, 0x0100ff0100000100, 0x0100ff0100010001,
  3426. 0x0100ff0101000000, 0x010000ffff00ff00, 0x010000ff0000ffff, 0x010000ff00000000,
  3427. 0x010000ff010001ff, 0x010000ff01010001, 0x01000000ffffff00, 0x01000000ffff0101,
  3428. 0x01000000ff000000, 0x01000000ff0100ff, 0x01000000ff010101, 0x0100000000ff0000,
  3429. 0x010000000000ff00, 0x01000000000000ff, 0x0100000000000000, 0x0100000000000001,
  3430. 0x0100000000000100, 0x0100000000010000, 0x0100000001000000, 0x0100000100000000,
  3431. 0x01000001000101ff, 0x0100000101ffff01, 0x010001ffff000101, 0x010001ff00ff0100,
  3432. 0x010001ff0000ff00, 0x010001ff000100ff, 0x010001ff01ffffff, 0x01000100ffff0000,
  3433. 0x01000100ff0001ff, 0x0100010000000000, 0x010001000001ff00, 0x0100010001ff0000,
  3434. 0x01000100010000ff, 0x0100010001000101, 0x01000101ff00ff01, 0x0100010100ff0100,
  3435. 0x010001010000ffff, 0x0100010101010001, 0x0101ffffffff0101, 0x0101ffffff0001ff,
  3436. 0x0101ffffff01ffff, 0x0101ffffff010101, 0x0101ffff00000000, 0x0101ffff0101ffff,
  3437. 0x0101ffff010101ff, 0x0101ff00ff000000, 0x0101ff0000ff0100, 0x0101ff000000ff00,
  3438. 0x0101ff0000010000, 0x0101ff00010000ff, 0x0101ff0001000001, 0x0101ff01ff010101,
  3439. 0x0101ff0100000000, 0x0101ff010101ff00, 0x010100ffffff0000, 0x010100ffff010000,
  3440. 0x010100ff00ff01ff, 0x010100ff000000ff, 0x010100ff00000101, 0x010100ff01ffff00,
  3441. 0x01010000ffffff01, 0x01010000ff000100, 0x01010000ff01ff01, 0x0101000000000000,
  3442. 0x01010000000100ff, 0x010100000101ff01, 0x01010001ffff0000, 0x01010001ff00ffff,
  3443. 0x01010001ff010000, 0x0101000101ffffff, 0x0101000101ff01ff, 0x0101000101010101,
  3444. 0x010101ffff01ffff, 0x010101ff00000000, 0x010101ff0001ff01, 0x010101ff0101ffff,
  3445. 0x010101ff010101ff, 0x01010100ffffffff, 0x01010100ff000001, 0x010101000000ff00,
  3446. 0x0101010001010000, 0x0101010100ff0001, 0x010101010001ff01, 0x010101010101ffff,
  3447. };
  3448. constexpr constant static uint8_t ksigns_iq2xs[128] = {
  3449. 0, 129, 130, 3, 132, 5, 6, 135, 136, 9, 10, 139, 12, 141, 142, 15,
  3450. 144, 17, 18, 147, 20, 149, 150, 23, 24, 153, 154, 27, 156, 29, 30, 159,
  3451. 160, 33, 34, 163, 36, 165, 166, 39, 40, 169, 170, 43, 172, 45, 46, 175,
  3452. 48, 177, 178, 51, 180, 53, 54, 183, 184, 57, 58, 187, 60, 189, 190, 63,
  3453. 192, 65, 66, 195, 68, 197, 198, 71, 72, 201, 202, 75, 204, 77, 78, 207,
  3454. 80, 209, 210, 83, 212, 85, 86, 215, 216, 89, 90, 219, 92, 221, 222, 95,
  3455. 96, 225, 226, 99, 228, 101, 102, 231, 232, 105, 106, 235, 108, 237, 238, 111,
  3456. 240, 113, 114, 243, 116, 245, 246, 119, 120, 249, 250, 123, 252, 125, 126, 255,
  3457. };
  3458. constexpr constant static uint8_t kmask_iq2xs[8] = {1, 2, 4, 8, 16, 32, 64, 128};
  3459. void kernel_mul_mv_iq2_xxs_f32_impl(
  3460. device const void * src0,
  3461. device const float * src1,
  3462. device float * dst,
  3463. constant int64_t & ne00,
  3464. constant int64_t & ne01,
  3465. constant int64_t & ne02,
  3466. constant int64_t & ne10,
  3467. constant int64_t & ne12,
  3468. constant int64_t & ne0,
  3469. constant int64_t & ne1,
  3470. constant uint & r2,
  3471. constant uint & r3,
  3472. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3473. uint3 tgpig[[threadgroup_position_in_grid]],
  3474. uint tiisg[[thread_index_in_simdgroup]],
  3475. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3476. const int nb = ne00/QK_K;
  3477. const int r0 = tgpig.x;
  3478. const int r1 = tgpig.y;
  3479. const int im = tgpig.z;
  3480. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3481. const int ib_row = first_row * nb;
  3482. const uint i12 = im%ne12;
  3483. const uint i13 = im/ne12;
  3484. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3485. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3486. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3487. float yl[32];
  3488. float sumf[N_DST]={0.f}, all_sum;
  3489. const int nb32 = nb * (QK_K / 32);
  3490. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3491. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3492. {
  3493. int nval = 4;
  3494. int pos = (32*sgitg + tiisg)*nval;
  3495. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3496. nval = 2;
  3497. pos = (32*sgitg + tiisg)*nval;
  3498. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3499. threadgroup_barrier(mem_flags::mem_threadgroup);
  3500. }
  3501. #if QK_K == 256
  3502. const int ix = tiisg;
  3503. device const float * y4 = y + 32 * ix;
  3504. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3505. for (int i = 0; i < 32; ++i) {
  3506. yl[i] = y4[i];
  3507. }
  3508. const int ibl = ib32 / (QK_K / 32);
  3509. const int ib = ib32 % (QK_K / 32);
  3510. device const block_iq2_xxs * xr = x + ibl;
  3511. device const uint16_t * q2 = xr->qs + 4 * ib;
  3512. device const half * dh = &xr->d;
  3513. for (int row = 0; row < N_DST; row++) {
  3514. const float db = dh[0];
  3515. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3516. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3517. const float d = db * (0.5f + (aux32 >> 28));
  3518. float sum = 0;
  3519. for (int l = 0; l < 4; ++l) {
  3520. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3521. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3522. for (int j = 0; j < 8; ++j) {
  3523. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3524. }
  3525. }
  3526. sumf[row] += d * sum;
  3527. dh += nb*sizeof(block_iq2_xxs)/2;
  3528. q2 += nb*sizeof(block_iq2_xxs)/2;
  3529. }
  3530. y4 += 32 * 32;
  3531. }
  3532. #else
  3533. (void) x;
  3534. (void) y;
  3535. (void) yl;
  3536. (void) nb32;
  3537. #endif
  3538. for (int row = 0; row < N_DST; ++row) {
  3539. all_sum = simd_sum(sumf[row]);
  3540. if (tiisg == 0) {
  3541. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3542. }
  3543. }
  3544. }
  3545. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3546. kernel void kernel_mul_mv_iq2_xxs_f32(
  3547. device const void * src0,
  3548. device const float * src1,
  3549. device float * dst,
  3550. constant int64_t & ne00,
  3551. constant int64_t & ne01,
  3552. constant int64_t & ne02,
  3553. constant uint64_t & nb00,
  3554. constant uint64_t & nb01,
  3555. constant uint64_t & nb02,
  3556. constant int64_t & ne10,
  3557. constant int64_t & ne11,
  3558. constant int64_t & ne12,
  3559. constant uint64_t & nb10,
  3560. constant uint64_t & nb11,
  3561. constant uint64_t & nb12,
  3562. constant int64_t & ne0,
  3563. constant int64_t & ne1,
  3564. constant uint & r2,
  3565. constant uint & r3,
  3566. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3567. uint3 tgpig[[threadgroup_position_in_grid]],
  3568. uint tiisg[[thread_index_in_simdgroup]],
  3569. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3570. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3571. }
  3572. void kernel_mul_mv_iq2_xs_f32_impl(
  3573. device const void * src0,
  3574. device const float * src1,
  3575. device float * dst,
  3576. constant int64_t & ne00,
  3577. constant int64_t & ne01,
  3578. constant int64_t & ne02,
  3579. constant int64_t & ne10,
  3580. constant int64_t & ne12,
  3581. constant int64_t & ne0,
  3582. constant int64_t & ne1,
  3583. constant uint & r2,
  3584. constant uint & r3,
  3585. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3586. uint3 tgpig[[threadgroup_position_in_grid]],
  3587. uint tiisg[[thread_index_in_simdgroup]],
  3588. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3589. const int nb = ne00/QK_K;
  3590. const int r0 = tgpig.x;
  3591. const int r1 = tgpig.y;
  3592. const int im = tgpig.z;
  3593. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3594. const int ib_row = first_row * nb;
  3595. const uint i12 = im%ne12;
  3596. const uint i13 = im/ne12;
  3597. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3598. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3599. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3600. float yl[32];
  3601. float sumf[N_DST]={0.f}, all_sum;
  3602. const int nb32 = nb * (QK_K / 32);
  3603. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3604. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3605. {
  3606. int nval = 8;
  3607. int pos = (32*sgitg + tiisg)*nval;
  3608. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3609. nval = 2;
  3610. pos = (32*sgitg + tiisg)*nval;
  3611. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3612. threadgroup_barrier(mem_flags::mem_threadgroup);
  3613. }
  3614. #if QK_K == 256
  3615. const int ix = tiisg;
  3616. device const float * y4 = y + 32 * ix;
  3617. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3618. for (int i = 0; i < 32; ++i) {
  3619. yl[i] = y4[i];
  3620. }
  3621. const int ibl = ib32 / (QK_K / 32);
  3622. const int ib = ib32 % (QK_K / 32);
  3623. device const block_iq2_xs * xr = x + ibl;
  3624. device const uint16_t * q2 = xr->qs + 4 * ib;
  3625. device const uint8_t * sc = xr->scales + ib;
  3626. device const half * dh = &xr->d;
  3627. for (int row = 0; row < N_DST; row++) {
  3628. const float db = dh[0];
  3629. const uint8_t ls1 = sc[0] & 0xf;
  3630. const uint8_t ls2 = sc[0] >> 4;
  3631. const float d1 = db * (0.5f + ls1);
  3632. const float d2 = db * (0.5f + ls2);
  3633. float sum1 = 0, sum2 = 0;
  3634. for (int l = 0; l < 2; ++l) {
  3635. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3636. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3637. for (int j = 0; j < 8; ++j) {
  3638. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3639. }
  3640. }
  3641. for (int l = 2; l < 4; ++l) {
  3642. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3643. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3644. for (int j = 0; j < 8; ++j) {
  3645. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3646. }
  3647. }
  3648. sumf[row] += d1 * sum1 + d2 * sum2;
  3649. dh += nb*sizeof(block_iq2_xs)/2;
  3650. q2 += nb*sizeof(block_iq2_xs)/2;
  3651. sc += nb*sizeof(block_iq2_xs);
  3652. }
  3653. y4 += 32 * 32;
  3654. }
  3655. #else
  3656. (void) x;
  3657. (void) y;
  3658. (void) yl;
  3659. (void) nb32;
  3660. #endif
  3661. for (int row = 0; row < N_DST; ++row) {
  3662. all_sum = simd_sum(sumf[row]);
  3663. if (tiisg == 0) {
  3664. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3665. }
  3666. }
  3667. }
  3668. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3669. kernel void kernel_mul_mv_iq2_xs_f32(
  3670. device const void * src0,
  3671. device const float * src1,
  3672. device float * dst,
  3673. constant int64_t & ne00,
  3674. constant int64_t & ne01,
  3675. constant int64_t & ne02,
  3676. constant uint64_t & nb00,
  3677. constant uint64_t & nb01,
  3678. constant uint64_t & nb02,
  3679. constant int64_t & ne10,
  3680. constant int64_t & ne11,
  3681. constant int64_t & ne12,
  3682. constant uint64_t & nb10,
  3683. constant uint64_t & nb11,
  3684. constant uint64_t & nb12,
  3685. constant int64_t & ne0,
  3686. constant int64_t & ne1,
  3687. constant uint & r2,
  3688. constant uint & r3,
  3689. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3690. uint3 tgpig[[threadgroup_position_in_grid]],
  3691. uint tiisg[[thread_index_in_simdgroup]],
  3692. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3693. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3694. }
  3695. void kernel_mul_mv_iq3_xxs_f32_impl(
  3696. device const void * src0,
  3697. device const float * src1,
  3698. device float * dst,
  3699. constant int64_t & ne00,
  3700. constant int64_t & ne01,
  3701. constant int64_t & ne02,
  3702. constant int64_t & ne10,
  3703. constant int64_t & ne12,
  3704. constant int64_t & ne0,
  3705. constant int64_t & ne1,
  3706. constant uint & r2,
  3707. constant uint & r3,
  3708. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3709. uint3 tgpig[[threadgroup_position_in_grid]],
  3710. uint tiisg[[thread_index_in_simdgroup]],
  3711. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3712. const int nb = ne00/QK_K;
  3713. const int r0 = tgpig.x;
  3714. const int r1 = tgpig.y;
  3715. const int im = tgpig.z;
  3716. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3717. const int ib_row = first_row * nb;
  3718. const uint i12 = im%ne12;
  3719. const uint i13 = im/ne12;
  3720. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3721. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3722. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3723. float yl[32];
  3724. float sumf[N_DST]={0.f}, all_sum;
  3725. const int nb32 = nb * (QK_K / 32);
  3726. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3727. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3728. {
  3729. int nval = 4;
  3730. int pos = (32*sgitg + tiisg)*nval;
  3731. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3732. nval = 2;
  3733. pos = (32*sgitg + tiisg)*nval;
  3734. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3735. threadgroup_barrier(mem_flags::mem_threadgroup);
  3736. }
  3737. #if QK_K == 256
  3738. const int ix = tiisg;
  3739. device const float * y4 = y + 32 * ix;
  3740. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3741. for (int i = 0; i < 32; ++i) {
  3742. yl[i] = y4[i];
  3743. }
  3744. const int ibl = ib32 / (QK_K / 32);
  3745. const int ib = ib32 % (QK_K / 32);
  3746. device const block_iq3_xxs * xr = x + ibl;
  3747. device const uint8_t * q3 = xr->qs + 8 * ib;
  3748. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3749. device const half * dh = &xr->d;
  3750. for (int row = 0; row < N_DST; row++) {
  3751. const float db = dh[0];
  3752. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3753. const float d = db * (0.5f + (aux32 >> 28));
  3754. float2 sum = {0};
  3755. for (int l = 0; l < 4; ++l) {
  3756. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3757. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3758. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3759. for (int j = 0; j < 4; ++j) {
  3760. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3761. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3762. }
  3763. }
  3764. sumf[row] += d * (sum[0] + sum[1]);
  3765. dh += nb*sizeof(block_iq3_xxs)/2;
  3766. q3 += nb*sizeof(block_iq3_xxs);
  3767. gas += nb*sizeof(block_iq3_xxs)/2;
  3768. }
  3769. y4 += 32 * 32;
  3770. }
  3771. #else
  3772. (void) x;
  3773. (void) y;
  3774. (void) yl;
  3775. (void) nb32;
  3776. #endif
  3777. for (int row = 0; row < N_DST; ++row) {
  3778. all_sum = simd_sum(sumf[row]);
  3779. if (tiisg == 0) {
  3780. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3781. }
  3782. }
  3783. }
  3784. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3785. kernel void kernel_mul_mv_iq3_xxs_f32(
  3786. device const void * src0,
  3787. device const float * src1,
  3788. device float * dst,
  3789. constant int64_t & ne00,
  3790. constant int64_t & ne01,
  3791. constant int64_t & ne02,
  3792. constant uint64_t & nb00,
  3793. constant uint64_t & nb01,
  3794. constant uint64_t & nb02,
  3795. constant int64_t & ne10,
  3796. constant int64_t & ne11,
  3797. constant int64_t & ne12,
  3798. constant uint64_t & nb10,
  3799. constant uint64_t & nb11,
  3800. constant uint64_t & nb12,
  3801. constant int64_t & ne0,
  3802. constant int64_t & ne1,
  3803. constant uint & r2,
  3804. constant uint & r3,
  3805. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3806. uint3 tgpig[[threadgroup_position_in_grid]],
  3807. uint tiisg[[thread_index_in_simdgroup]],
  3808. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3809. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3810. }
  3811. void kernel_mul_mv_iq3_s_f32_impl(
  3812. device const void * src0,
  3813. device const float * src1,
  3814. device float * dst,
  3815. constant int64_t & ne00,
  3816. constant int64_t & ne01,
  3817. constant int64_t & ne02,
  3818. constant int64_t & ne10,
  3819. constant int64_t & ne12,
  3820. constant int64_t & ne0,
  3821. constant int64_t & ne1,
  3822. constant uint & r2,
  3823. constant uint & r3,
  3824. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3825. uint3 tgpig[[threadgroup_position_in_grid]],
  3826. uint tiisg[[thread_index_in_simdgroup]],
  3827. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3828. const int nb = ne00/QK_K;
  3829. const int r0 = tgpig.x;
  3830. const int r1 = tgpig.y;
  3831. const int im = tgpig.z;
  3832. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3833. const int ib_row = first_row * nb;
  3834. const uint i12 = im%ne12;
  3835. const uint i13 = im/ne12;
  3836. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3837. device const block_iq3_s * x = (device const block_iq3_s *) src0 + ib_row + offset0;
  3838. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3839. float yl[32];
  3840. float sumf[N_DST]={0.f}, all_sum;
  3841. const int nb32 = nb * (QK_K / 32);
  3842. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3843. {
  3844. int nval = 8;
  3845. int pos = (32*sgitg + tiisg)*nval;
  3846. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xs_grid[pos + i];
  3847. threadgroup_barrier(mem_flags::mem_threadgroup);
  3848. }
  3849. const int ix = tiisg;
  3850. device const float * y4 = y + 32 * ix;
  3851. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3852. for (int i = 0; i < 32; ++i) {
  3853. yl[i] = y4[i];
  3854. }
  3855. const int ibl = ib32 / (QK_K / 32);
  3856. const int ib = ib32 % (QK_K / 32);
  3857. device const block_iq3_s * xr = x + ibl;
  3858. device const uint8_t * qs = xr->qs + 8 * ib;
  3859. device const uint8_t * qh = xr->qh + ib;
  3860. device const uint8_t * sc = xr->scales + (ib/2);
  3861. device const uint8_t * signs = xr->signs + 4 * ib;
  3862. device const half * dh = &xr->d;
  3863. for (int row = 0; row < N_DST; row++) {
  3864. const float db = dh[0];
  3865. const float d = db * (0.5f + ((sc[0] >> 4*(ib%2)) & 0xf));
  3866. float2 sum = {0};
  3867. for (int l = 0; l < 4; ++l) {
  3868. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + (qs[2*l+0] | ((qh[0] << (8-2*l)) & 256)));
  3869. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + (qs[2*l+1] | ((qh[0] << (7-2*l)) & 256)));
  3870. for (int j = 0; j < 4; ++j) {
  3871. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l] & kmask_iq2xs[j+0]);
  3872. sum[1] += yl[8*l + j + 4] * grid2[j] * select(1, -1, signs[l] & kmask_iq2xs[j+4]);
  3873. }
  3874. }
  3875. sumf[row] += d * (sum[0] + sum[1]);
  3876. dh += nb*sizeof(block_iq3_s)/2;
  3877. qs += nb*sizeof(block_iq3_s);
  3878. qh += nb*sizeof(block_iq3_s);
  3879. sc += nb*sizeof(block_iq3_s);
  3880. signs += nb*sizeof(block_iq3_s);
  3881. }
  3882. y4 += 32 * 32;
  3883. }
  3884. for (int row = 0; row < N_DST; ++row) {
  3885. all_sum = simd_sum(sumf[row]);
  3886. if (tiisg == 0) {
  3887. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3888. }
  3889. }
  3890. }
  3891. [[host_name("kernel_mul_mv_iq3_s_f32")]]
  3892. kernel void kernel_mul_mv_iq3_s_f32(
  3893. device const void * src0,
  3894. device const float * src1,
  3895. device float * dst,
  3896. constant int64_t & ne00,
  3897. constant int64_t & ne01,
  3898. constant int64_t & ne02,
  3899. constant uint64_t & nb00,
  3900. constant uint64_t & nb01,
  3901. constant uint64_t & nb02,
  3902. constant int64_t & ne10,
  3903. constant int64_t & ne11,
  3904. constant int64_t & ne12,
  3905. constant uint64_t & nb10,
  3906. constant uint64_t & nb11,
  3907. constant uint64_t & nb12,
  3908. constant int64_t & ne0,
  3909. constant int64_t & ne1,
  3910. constant uint & r2,
  3911. constant uint & r3,
  3912. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3913. uint3 tgpig[[threadgroup_position_in_grid]],
  3914. uint tiisg[[thread_index_in_simdgroup]],
  3915. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3916. kernel_mul_mv_iq3_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3917. }
  3918. void kernel_mul_mv_iq1_s_f32_impl(
  3919. device const void * src0,
  3920. device const float * src1,
  3921. device float * dst,
  3922. constant int64_t & ne00,
  3923. constant int64_t & ne01,
  3924. constant int64_t & ne02,
  3925. constant int64_t & ne10,
  3926. constant int64_t & ne12,
  3927. constant int64_t & ne0,
  3928. constant int64_t & ne1,
  3929. constant uint & r2,
  3930. constant uint & r3,
  3931. uint3 tgpig[[threadgroup_position_in_grid]],
  3932. uint tiisg[[thread_index_in_simdgroup]],
  3933. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3934. const int nb = ne00/QK_K;
  3935. const int r0 = tgpig.x;
  3936. const int r1 = tgpig.y;
  3937. const int im = tgpig.z;
  3938. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3939. const int ib_row = first_row * nb;
  3940. const uint i12 = im%ne12;
  3941. const uint i13 = im/ne12;
  3942. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3943. device const block_iq1_s * x = (device const block_iq1_s *) src0 + ib_row + offset0;
  3944. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3945. float yl[16];
  3946. float sumf[N_DST]={0.f}, all_sum;
  3947. const int nb32 = nb * (QK_K / 32);
  3948. #if QK_K == 256
  3949. const int ix = tiisg/2;
  3950. const int il = tiisg%2;
  3951. device const float * y4 = y + 32 * ix + 16 * il;
  3952. for (int ib32 = ix; ib32 < nb32; ib32 += 16) {
  3953. for (int i = 0; i < 16; ++i) {
  3954. yl[i] = y4[i];
  3955. }
  3956. const int ibl = ib32 / (QK_K / 32);
  3957. const int ib = ib32 % (QK_K / 32);
  3958. device const block_iq1_s * xr = x + ibl;
  3959. device const uint8_t * qs = xr->qs + 4 * ib + 2 * il;
  3960. device const uint8_t * sc = xr->scales + 2 * ib + il;
  3961. device const half * dh = &xr->d;
  3962. for (int row = 0; row < N_DST; row++) {
  3963. constant int8_t * grid1 = (constant int8_t *)(iq1s_grid + (qs[0] | ((sc[0] & 0x08) << 5)));
  3964. constant int8_t * grid2 = (constant int8_t *)(iq1s_grid + (qs[1] | ((sc[0] & 0x80) << 1)));
  3965. float2 sum = {0};
  3966. for (int j = 0; j < 8; ++j) {
  3967. sum[0] += yl[j+ 0] * grid1[j];
  3968. sum[1] += yl[j+ 8] * grid2[j];
  3969. }
  3970. sumf[row] += (float)dh[0] * (sum[0] * (2*(sc[0] & 7) + 1) + sum[1] * (2*((sc[0] >> 4) & 7) + 1));
  3971. dh += nb*sizeof(block_iq1_s)/2;
  3972. qs += nb*sizeof(block_iq1_s);
  3973. sc += nb*sizeof(block_iq1_s);
  3974. }
  3975. y4 += 16 * 32;
  3976. }
  3977. #else
  3978. (void) x;
  3979. (void) y;
  3980. (void) yl;
  3981. (void) nb32;
  3982. #endif
  3983. for (int row = 0; row < N_DST; ++row) {
  3984. all_sum = simd_sum(sumf[row]);
  3985. if (tiisg == 0) {
  3986. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3987. }
  3988. }
  3989. }
  3990. constexpr constant static float kvalues_iq4nl_f[16] = {
  3991. -127.f, -104.f, -83.f, -65.f, -49.f, -35.f, -22.f, -10.f, 1.f, 13.f, 25.f, 38.f, 53.f, 69.f, 89.f, 113.f
  3992. };
  3993. void kernel_mul_mv_iq4_nl_f32_impl(
  3994. device const void * src0,
  3995. device const float * src1,
  3996. device float * dst,
  3997. constant int64_t & ne00,
  3998. constant int64_t & ne01,
  3999. constant int64_t & ne02,
  4000. constant int64_t & ne10,
  4001. constant int64_t & ne12,
  4002. constant int64_t & ne0,
  4003. constant int64_t & ne1,
  4004. constant uint & r2,
  4005. constant uint & r3,
  4006. threadgroup float * shared_values [[threadgroup(0)]],
  4007. uint3 tgpig[[threadgroup_position_in_grid]],
  4008. uint tiisg[[thread_index_in_simdgroup]],
  4009. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4010. const int nb = ne00/QK4_NL;
  4011. const int r0 = tgpig.x;
  4012. const int r1 = tgpig.y;
  4013. const int im = tgpig.z;
  4014. const int first_row = (r0 * 2 + sgitg) * 2;
  4015. const int ib_row = first_row * nb;
  4016. const uint i12 = im%ne12;
  4017. const uint i13 = im/ne12;
  4018. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  4019. device const block_iq4_nl * x = (device const block_iq4_nl *) src0 + ib_row + offset0;
  4020. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  4021. const int ix = tiisg/2; // 0...15
  4022. const int it = tiisg%2; // 0 or 1
  4023. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  4024. threadgroup_barrier(mem_flags::mem_threadgroup);
  4025. float4 yl[4];
  4026. float sumf[2]={0.f}, all_sum;
  4027. device const float * yb = y + ix * QK4_NL + it * 8;
  4028. uint32_t aux32[2];
  4029. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  4030. float4 qf1, qf2;
  4031. for (int ib = ix; ib < nb; ib += 16) {
  4032. device const float4 * y4 = (device const float4 *)yb;
  4033. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  4034. for (int row = 0; row < 2; ++row) {
  4035. device const block_iq4_nl & xb = x[row*nb + ib];
  4036. device const uint16_t * q4 = (device const uint16_t *)(xb.qs + 8*it);
  4037. float4 acc1 = {0.f}, acc2 = {0.f};
  4038. aux32[0] = q4[0] | (q4[1] << 16);
  4039. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  4040. aux32[0] &= 0x0f0f0f0f;
  4041. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  4042. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  4043. acc1 += yl[0] * qf1;
  4044. acc2 += yl[1] * qf2;
  4045. aux32[0] = q4[2] | (q4[3] << 16);
  4046. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  4047. aux32[0] &= 0x0f0f0f0f;
  4048. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  4049. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  4050. acc1 += yl[2] * qf1;
  4051. acc2 += yl[3] * qf2;
  4052. acc1 += acc2;
  4053. sumf[row] += (float)xb.d * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  4054. }
  4055. yb += 16 * QK4_NL;
  4056. }
  4057. for (int row = 0; row < 2; ++row) {
  4058. all_sum = simd_sum(sumf[row]);
  4059. if (tiisg == 0) {
  4060. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  4061. }
  4062. }
  4063. }
  4064. [[host_name("kernel_mul_mv_iq1_s_f32")]]
  4065. kernel void kernel_mul_mv_iq1_s_f32(
  4066. device const void * src0,
  4067. device const float * src1,
  4068. device float * dst,
  4069. constant int64_t & ne00,
  4070. constant int64_t & ne01,
  4071. constant int64_t & ne02,
  4072. constant uint64_t & nb00,
  4073. constant uint64_t & nb01,
  4074. constant uint64_t & nb02,
  4075. constant int64_t & ne10,
  4076. constant int64_t & ne11,
  4077. constant int64_t & ne12,
  4078. constant uint64_t & nb10,
  4079. constant uint64_t & nb11,
  4080. constant uint64_t & nb12,
  4081. constant int64_t & ne0,
  4082. constant int64_t & ne1,
  4083. constant uint & r2,
  4084. constant uint & r3,
  4085. uint3 tgpig[[threadgroup_position_in_grid]],
  4086. uint tiisg[[thread_index_in_simdgroup]],
  4087. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4088. kernel_mul_mv_iq1_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  4089. }
  4090. [[host_name("kernel_mul_mv_iq4_nl_f32")]]
  4091. kernel void kernel_mul_mv_iq4_nl_f32(
  4092. device const void * src0,
  4093. device const float * src1,
  4094. device float * dst,
  4095. constant int64_t & ne00,
  4096. constant int64_t & ne01,
  4097. constant int64_t & ne02,
  4098. constant uint64_t & nb00,
  4099. constant uint64_t & nb01,
  4100. constant uint64_t & nb02,
  4101. constant int64_t & ne10,
  4102. constant int64_t & ne11,
  4103. constant int64_t & ne12,
  4104. constant uint64_t & nb10,
  4105. constant uint64_t & nb11,
  4106. constant uint64_t & nb12,
  4107. constant int64_t & ne0,
  4108. constant int64_t & ne1,
  4109. constant uint & r2,
  4110. constant uint & r3,
  4111. threadgroup float * shared_values [[threadgroup(0)]],
  4112. uint3 tgpig[[threadgroup_position_in_grid]],
  4113. uint tiisg[[thread_index_in_simdgroup]],
  4114. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4115. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  4116. }
  4117. //============================= templates and their specializations =============================
  4118. // NOTE: this is not dequantizing - we are simply fitting the template
  4119. template <typename type4x4>
  4120. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  4121. float4x4 temp = *(((device float4x4 *)src));
  4122. for (int i = 0; i < 16; i++){
  4123. reg[i/4][i%4] = temp[i/4][i%4];
  4124. }
  4125. }
  4126. template <typename type4x4>
  4127. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  4128. half4x4 temp = *(((device half4x4 *)src));
  4129. for (int i = 0; i < 16; i++){
  4130. reg[i/4][i%4] = temp[i/4][i%4];
  4131. }
  4132. }
  4133. template <typename type4x4>
  4134. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  4135. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  4136. const float d1 = il ? (xb->d / 16.h) : xb->d;
  4137. const float d2 = d1 / 256.f;
  4138. const float md = -8.h * xb->d;
  4139. const ushort mask0 = il ? 0x00F0 : 0x000F;
  4140. const ushort mask1 = mask0 << 8;
  4141. for (int i=0;i<8;i++) {
  4142. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  4143. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  4144. }
  4145. }
  4146. template <typename type4x4>
  4147. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  4148. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  4149. const float d1 = il ? (xb->d / 16.h) : xb->d;
  4150. const float d2 = d1 / 256.f;
  4151. const float m = xb->m;
  4152. const ushort mask0 = il ? 0x00F0 : 0x000F;
  4153. const ushort mask1 = mask0 << 8;
  4154. for (int i=0;i<8;i++) {
  4155. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  4156. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  4157. }
  4158. }
  4159. template <typename type4x4>
  4160. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  4161. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  4162. const float d = xb->d;
  4163. const float md = -16.h * xb->d;
  4164. const ushort mask = il ? 0x00F0 : 0x000F;
  4165. const uint32_t qh = *((device const uint32_t *)xb->qh);
  4166. const int x_mv = il ? 4 : 0;
  4167. const int gh_mv = il ? 12 : 0;
  4168. const int gh_bk = il ? 0 : 4;
  4169. for (int i = 0; i < 8; i++) {
  4170. // extract the 5-th bits for x0 and x1
  4171. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4172. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4173. // combine the 4-bits from qs with the 5th bit
  4174. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4175. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4176. reg[i/2][2*(i%2)+0] = d * x0 + md;
  4177. reg[i/2][2*(i%2)+1] = d * x1 + md;
  4178. }
  4179. }
  4180. template <typename type4x4>
  4181. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  4182. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  4183. const float d = xb->d;
  4184. const float m = xb->m;
  4185. const ushort mask = il ? 0x00F0 : 0x000F;
  4186. const uint32_t qh = *((device const uint32_t *)xb->qh);
  4187. const int x_mv = il ? 4 : 0;
  4188. const int gh_mv = il ? 12 : 0;
  4189. const int gh_bk = il ? 0 : 4;
  4190. for (int i = 0; i < 8; i++) {
  4191. // extract the 5-th bits for x0 and x1
  4192. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4193. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4194. // combine the 4-bits from qs with the 5th bit
  4195. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4196. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4197. reg[i/2][2*(i%2)+0] = d * x0 + m;
  4198. reg[i/2][2*(i%2)+1] = d * x1 + m;
  4199. }
  4200. }
  4201. template <typename type4x4>
  4202. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  4203. device const int8_t * qs = ((device const int8_t *)xb->qs);
  4204. const half d = xb->d;
  4205. for (int i = 0; i < 16; i++) {
  4206. reg[i/4][i%4] = (qs[i + 16*il] * d);
  4207. }
  4208. }
  4209. template <typename type4x4>
  4210. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  4211. const float d = xb->d;
  4212. const float min = xb->dmin;
  4213. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4214. float dl, ml;
  4215. uint8_t sc = xb->scales[il];
  4216. #if QK_K == 256
  4217. q = q + 32*(il/8) + 16*(il&1);
  4218. il = (il/2)%4;
  4219. #endif
  4220. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4221. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4222. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  4223. for (int i = 0; i < 16; ++i) {
  4224. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4225. }
  4226. }
  4227. template <typename type4x4>
  4228. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  4229. const half d_all = xb->d;
  4230. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4231. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  4232. device const int8_t * scales = (device const int8_t *)xb->scales;
  4233. #if QK_K == 256
  4234. q = q + 32 * (il/8) + 16 * (il&1);
  4235. h = h + 16 * (il&1);
  4236. uint8_t m = 1 << (il/2);
  4237. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  4238. ((il/4)>0 ? 12 : 3);
  4239. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  4240. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  4241. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  4242. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  4243. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  4244. const float ml = 4.f * dl;
  4245. il = (il/2) & 3;
  4246. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4247. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4248. dl *= coef;
  4249. for (int i = 0; i < 16; ++i) {
  4250. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  4251. }
  4252. #else
  4253. float kcoef = il&1 ? 1.f/16.f : 1.f;
  4254. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  4255. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  4256. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4257. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4258. uint8_t m = 1<<(il*2);
  4259. for (int i = 0; i < 16; ++i) {
  4260. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  4261. }
  4262. #endif
  4263. }
  4264. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  4265. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  4266. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  4267. }
  4268. template <typename type4x4>
  4269. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  4270. device const uchar * q = xb->qs;
  4271. #if QK_K == 256
  4272. short is = (il/4) * 2;
  4273. q = q + (il/4) * 32 + 16 * (il&1);
  4274. il = il & 3;
  4275. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4276. const float d = il < 2 ? xb->d : xb->d / 16.h;
  4277. const float min = xb->dmin;
  4278. const float dl = d * sc[0];
  4279. const float ml = min * sc[1];
  4280. #else
  4281. (void) get_scale_min_k4_just2;
  4282. q = q + 16 * (il&1);
  4283. device const uint8_t * s = xb->scales;
  4284. device const half2 * dh = (device const half2 *)xb->d;
  4285. const float2 d = (float2)dh[0];
  4286. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  4287. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  4288. #endif
  4289. const ushort mask = il<2 ? 0x0F : 0xF0;
  4290. for (int i = 0; i < 16; ++i) {
  4291. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4292. }
  4293. }
  4294. template <typename type4x4>
  4295. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  4296. device const uint8_t * q = xb->qs;
  4297. device const uint8_t * qh = xb->qh;
  4298. #if QK_K == 256
  4299. short is = (il/4) * 2;
  4300. q = q + 32 * (il/4) + 16 * (il&1);
  4301. qh = qh + 16 * (il&1);
  4302. uint8_t ul = 1 << (il/2);
  4303. il = il & 3;
  4304. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4305. const float d = il < 2 ? xb->d : xb->d / 16.f;
  4306. const float min = xb->dmin;
  4307. const float dl = d * sc[0];
  4308. const float ml = min * sc[1];
  4309. const ushort mask = il<2 ? 0x0F : 0xF0;
  4310. const float qh_val = il<2 ? 16.f : 256.f;
  4311. for (int i = 0; i < 16; ++i) {
  4312. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  4313. }
  4314. #else
  4315. q = q + 16 * (il&1);
  4316. device const int8_t * s = xb->scales;
  4317. const float dl = xb->d * s[il];
  4318. uint8_t m = 1<<(il*2);
  4319. const float coef = il<2 ? 1.f : 1.f/16.f;
  4320. const ushort mask = il<2 ? 0x0F : 0xF0;
  4321. for (int i = 0; i < 16; ++i) {
  4322. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  4323. }
  4324. #endif
  4325. }
  4326. template <typename type4x4>
  4327. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  4328. const half d_all = xb->d;
  4329. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  4330. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  4331. device const int8_t * scales = (device const int8_t *)xb->scales;
  4332. #if QK_K == 256
  4333. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  4334. qh = qh + 32*(il/8) + 16*(il&1);
  4335. float sc = scales[(il%2) + 2 * ((il/2))];
  4336. il = (il/2) & 3;
  4337. #else
  4338. ql = ql + 16 * (il&1);
  4339. float sc = scales[il];
  4340. #endif
  4341. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4342. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  4343. const float coef = il>1 ? 1.f/16.f : 1.f;
  4344. const float ml = d_all * sc * 32.f;
  4345. const float dl = d_all * sc * coef;
  4346. for (int i = 0; i < 16; ++i) {
  4347. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  4348. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  4349. reg[i/4][i%4] = dl * q - ml;
  4350. }
  4351. }
  4352. template <typename type4x4>
  4353. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  4354. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4355. const float d = xb->d;
  4356. const int ib32 = il/2;
  4357. il = il%2;
  4358. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4359. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  4360. device const uint16_t * q2 = xb->qs + 4*ib32;
  4361. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  4362. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  4363. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  4364. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  4365. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  4366. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  4367. for (int i = 0; i < 8; ++i) {
  4368. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4369. }
  4370. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  4371. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  4372. for (int i = 0; i < 8; ++i) {
  4373. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4374. }
  4375. }
  4376. template <typename type4x4>
  4377. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  4378. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4379. const float d = xb->d;
  4380. const int ib32 = il/2;
  4381. il = il%2;
  4382. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4383. device const uint16_t * q2 = xb->qs + 4*ib32;
  4384. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4385. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  4386. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  4387. for (int i = 0; i < 8; ++i) {
  4388. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4389. }
  4390. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  4391. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  4392. for (int i = 0; i < 8; ++i) {
  4393. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4394. }
  4395. }
  4396. template <typename type4x4>
  4397. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  4398. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4399. const float d = xb->d;
  4400. const int ib32 = il/2;
  4401. il = il%2;
  4402. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4403. device const uint8_t * q3 = xb->qs + 8*ib32;
  4404. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  4405. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  4406. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  4407. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  4408. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  4409. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  4410. for (int i = 0; i < 4; ++i) {
  4411. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4412. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4413. }
  4414. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  4415. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  4416. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  4417. for (int i = 0; i < 4; ++i) {
  4418. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4419. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4420. }
  4421. }
  4422. template <typename type4x4>
  4423. void dequantize_iq3_s(device const block_iq3_s * xb, short il, thread type4x4 & reg) {
  4424. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4425. const float d = xb->d;
  4426. const int ib32 = il/2;
  4427. il = il%2;
  4428. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4429. device const uint8_t * qs = xb->qs + 8*ib32;
  4430. device const uint8_t * signs = xb->signs + 4*ib32 + 2*il;
  4431. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4432. const float dl = d * (0.5f + ((xb->scales[ib32/2] >> 4*(ib32%2)) & 0xf)) * 0.5f;
  4433. constant uint8_t * grid1 = (constant uint8_t *)(iq3xs_grid + (qs[4*il+0] | ((qh << 8) & 256)));
  4434. constant uint8_t * grid2 = (constant uint8_t *)(iq3xs_grid + (qs[4*il+1] | ((qh << 7) & 256)));
  4435. for (int i = 0; i < 4; ++i) {
  4436. reg[0][i] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i+0]);
  4437. reg[1][i] = dl * grid2[i] * select(1, -1, signs[0] & kmask_iq2xs[i+4]);
  4438. }
  4439. grid1 = (constant uint8_t *)(iq3xs_grid + (qs[4*il+2] | ((qh << 6) & 256)));
  4440. grid2 = (constant uint8_t *)(iq3xs_grid + (qs[4*il+3] | ((qh << 5) & 256)));
  4441. for (int i = 0; i < 4; ++i) {
  4442. reg[2][i] = dl * grid1[i] * select(1, -1, signs[1] & kmask_iq2xs[i+0]);
  4443. reg[3][i] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i+4]);
  4444. }
  4445. }
  4446. template <typename type4x4>
  4447. void dequantize_iq1_s(device const block_iq1_s * xb, short il, thread type4x4 & reg) {
  4448. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4449. const float d = xb->d;
  4450. device const uint8_t * qs = xb->qs + 2*il;
  4451. device const uint8_t * sc = xb->scales + il;
  4452. const float dl1 = d * (2*(sc[0] & 7) + 1);
  4453. const float dl2 = d * (2*((sc[0] >> 4) & 7) + 1);
  4454. constant int8_t * grid1 = (constant int8_t *)(iq1s_grid + (qs[0] | ((sc[0] & 0x08) << 5)));
  4455. constant int8_t * grid2 = (constant int8_t *)(iq1s_grid + (qs[1] | ((sc[0] & 0x80) << 1)));
  4456. for (int i = 0; i < 8; ++i) {
  4457. reg[i/4+0][i%4] = dl1 * grid1[i];
  4458. reg[i/4+2][i%4] = dl2 * grid2[i];
  4459. }
  4460. }
  4461. template <typename type4x4>
  4462. void dequantize_iq4_nl(device const block_iq4_nl * xb, short il, thread type4x4 & reg) {
  4463. device const uint16_t * q4 = (device const uint16_t *)xb->qs;
  4464. const float d = xb->d;
  4465. uint32_t aux32;
  4466. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4467. for (int i = 0; i < 4; ++i) {
  4468. aux32 = ((q4[2*i] | (q4[2*i+1] << 16)) >> 4*il) & 0x0f0f0f0f;
  4469. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4470. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4471. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4472. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4473. }
  4474. }
  4475. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  4476. kernel void kernel_get_rows(
  4477. device const void * src0,
  4478. device const char * src1,
  4479. device float * dst,
  4480. constant int64_t & ne00,
  4481. constant uint64_t & nb01,
  4482. constant uint64_t & nb02,
  4483. constant int64_t & ne10,
  4484. constant uint64_t & nb10,
  4485. constant uint64_t & nb11,
  4486. constant uint64_t & nb1,
  4487. constant uint64_t & nb2,
  4488. uint3 tgpig[[threadgroup_position_in_grid]],
  4489. uint tiitg[[thread_index_in_threadgroup]],
  4490. uint3 tptg [[threads_per_threadgroup]]) {
  4491. //const int64_t i = tgpig;
  4492. //const int64_t r = ((device int32_t *) src1)[i];
  4493. const int64_t i10 = tgpig.x;
  4494. const int64_t i11 = tgpig.y;
  4495. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4496. const int64_t i02 = i11;
  4497. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  4498. float4x4 temp;
  4499. dequantize_func(
  4500. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  4501. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  4502. }
  4503. }
  4504. kernel void kernel_get_rows_f32(
  4505. device const void * src0,
  4506. device const char * src1,
  4507. device float * dst,
  4508. constant int64_t & ne00,
  4509. constant uint64_t & nb01,
  4510. constant uint64_t & nb02,
  4511. constant int64_t & ne10,
  4512. constant uint64_t & nb10,
  4513. constant uint64_t & nb11,
  4514. constant uint64_t & nb1,
  4515. constant uint64_t & nb2,
  4516. uint3 tgpig[[threadgroup_position_in_grid]],
  4517. uint tiitg[[thread_index_in_threadgroup]],
  4518. uint3 tptg [[threads_per_threadgroup]]) {
  4519. const int64_t i10 = tgpig.x;
  4520. const int64_t i11 = tgpig.y;
  4521. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4522. const int64_t i02 = i11;
  4523. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4524. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4525. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4526. }
  4527. }
  4528. kernel void kernel_get_rows_f16(
  4529. device const void * src0,
  4530. device const char * src1,
  4531. device float * dst,
  4532. constant int64_t & ne00,
  4533. constant uint64_t & nb01,
  4534. constant uint64_t & nb02,
  4535. constant int64_t & ne10,
  4536. constant uint64_t & nb10,
  4537. constant uint64_t & nb11,
  4538. constant uint64_t & nb1,
  4539. constant uint64_t & nb2,
  4540. uint3 tgpig[[threadgroup_position_in_grid]],
  4541. uint tiitg[[thread_index_in_threadgroup]],
  4542. uint3 tptg [[threads_per_threadgroup]]) {
  4543. const int64_t i10 = tgpig.x;
  4544. const int64_t i11 = tgpig.y;
  4545. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4546. const int64_t i02 = i11;
  4547. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4548. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4549. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4550. }
  4551. }
  4552. kernel void kernel_get_rows_i32(
  4553. device const void * src0,
  4554. device const char * src1,
  4555. device int32_t * dst,
  4556. constant int64_t & ne00,
  4557. constant uint64_t & nb01,
  4558. constant uint64_t & nb02,
  4559. constant int64_t & ne10,
  4560. constant uint64_t & nb10,
  4561. constant uint64_t & nb11,
  4562. constant uint64_t & nb1,
  4563. constant uint64_t & nb2,
  4564. uint3 tgpig[[threadgroup_position_in_grid]],
  4565. uint tiitg[[thread_index_in_threadgroup]],
  4566. uint3 tptg [[threads_per_threadgroup]]) {
  4567. const int64_t i10 = tgpig.x;
  4568. const int64_t i11 = tgpig.y;
  4569. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4570. const int64_t i02 = i11;
  4571. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4572. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4573. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4574. }
  4575. }
  4576. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  4577. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  4578. #define BLOCK_SIZE_K 32
  4579. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  4580. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  4581. #define THREAD_PER_BLOCK 128
  4582. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  4583. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  4584. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  4585. #define SG_MAT_ROW 8
  4586. // each block_q contains 16*nl weights
  4587. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4588. void kernel_mul_mm_impl(device const uchar * src0,
  4589. device const uchar * src1,
  4590. device float * dst,
  4591. constant int64_t & ne00,
  4592. constant int64_t & ne02,
  4593. constant uint64_t & nb01,
  4594. constant uint64_t & nb02,
  4595. constant int64_t & ne12,
  4596. constant uint64_t & nb10,
  4597. constant uint64_t & nb11,
  4598. constant uint64_t & nb12,
  4599. constant int64_t & ne0,
  4600. constant int64_t & ne1,
  4601. constant uint & r2,
  4602. constant uint & r3,
  4603. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4604. uint3 tgpig[[threadgroup_position_in_grid]],
  4605. uint tiitg[[thread_index_in_threadgroup]],
  4606. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4607. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4608. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4609. const uint r0 = tgpig.y;
  4610. const uint r1 = tgpig.x;
  4611. const uint im = tgpig.z;
  4612. // if this block is of 64x32 shape or smaller
  4613. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4614. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4615. // a thread shouldn't load data outside of the matrix
  4616. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4617. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4618. simdgroup_half8x8 ma[4];
  4619. simdgroup_float8x8 mb[2];
  4620. simdgroup_float8x8 c_res[8];
  4621. for (int i = 0; i < 8; i++){
  4622. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4623. }
  4624. short il = (tiitg % THREAD_PER_ROW);
  4625. const uint i12 = im%ne12;
  4626. const uint i13 = im/ne12;
  4627. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4628. ushort offset1 = il/nl;
  4629. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4630. device const float * y = (device const float *)(src1
  4631. + nb12 * im
  4632. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4633. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4634. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4635. // load data and store to threadgroup memory
  4636. half4x4 temp_a;
  4637. dequantize_func(x, il, temp_a);
  4638. threadgroup_barrier(mem_flags::mem_threadgroup);
  4639. #pragma unroll(16)
  4640. for (int i = 0; i < 16; i++) {
  4641. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4642. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4643. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4644. }
  4645. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4646. il = (il + 2 < nl) ? il + 2 : il % 2;
  4647. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4648. y += BLOCK_SIZE_K;
  4649. threadgroup_barrier(mem_flags::mem_threadgroup);
  4650. // load matrices from threadgroup memory and conduct outer products
  4651. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4652. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4653. #pragma unroll(4)
  4654. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4655. #pragma unroll(4)
  4656. for (int i = 0; i < 4; i++) {
  4657. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4658. }
  4659. simdgroup_barrier(mem_flags::mem_none);
  4660. #pragma unroll(2)
  4661. for (int i = 0; i < 2; i++) {
  4662. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4663. }
  4664. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4665. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4666. #pragma unroll(8)
  4667. for (int i = 0; i < 8; i++){
  4668. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4669. }
  4670. }
  4671. }
  4672. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4673. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4674. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4675. for (int i = 0; i < 8; i++) {
  4676. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4677. }
  4678. } else {
  4679. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4680. threadgroup_barrier(mem_flags::mem_threadgroup);
  4681. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4682. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4683. for (int i = 0; i < 8; i++) {
  4684. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4685. }
  4686. threadgroup_barrier(mem_flags::mem_threadgroup);
  4687. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4688. if (sgitg == 0) {
  4689. for (int i = 0; i < n_rows; i++) {
  4690. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4691. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4692. }
  4693. }
  4694. }
  4695. }
  4696. }
  4697. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4698. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4699. void kernel_mul_mm_id_impl(
  4700. device const uchar * src0,
  4701. device const uchar * src1,
  4702. thread short * src1ids,
  4703. device float * dst,
  4704. constant int64_t & ne00,
  4705. constant int64_t & ne02,
  4706. constant uint64_t & nb01,
  4707. constant uint64_t & nb02,
  4708. constant int64_t & ne12,
  4709. constant uint64_t & nb10,
  4710. constant uint64_t & nb11,
  4711. constant uint64_t & nb12,
  4712. constant int64_t & ne0,
  4713. int64_t ne1,
  4714. constant uint & r2,
  4715. constant uint & r3,
  4716. threadgroup uchar * shared_memory,
  4717. uint3 tgpig[[threadgroup_position_in_grid]],
  4718. uint tiitg[[thread_index_in_threadgroup]],
  4719. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4720. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4721. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4722. const uint r0 = tgpig.y;
  4723. const uint r1 = tgpig.x;
  4724. const uint im = tgpig.z;
  4725. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4726. // if this block is of 64x32 shape or smaller
  4727. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4728. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4729. // a thread shouldn't load data outside of the matrix
  4730. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4731. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4732. simdgroup_half8x8 ma[4];
  4733. simdgroup_float8x8 mb[2];
  4734. simdgroup_float8x8 c_res[8];
  4735. for (int i = 0; i < 8; i++){
  4736. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4737. }
  4738. short il = (tiitg % THREAD_PER_ROW);
  4739. const uint i12 = im%ne12;
  4740. const uint i13 = im/ne12;
  4741. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4742. ushort offset1 = il/nl;
  4743. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4744. device const float * y = (device const float *)(src1
  4745. + nb12 * im
  4746. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4747. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4748. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4749. // load data and store to threadgroup memory
  4750. half4x4 temp_a;
  4751. dequantize_func(x, il, temp_a);
  4752. threadgroup_barrier(mem_flags::mem_threadgroup);
  4753. for (int i = 0; i < 16; i++) {
  4754. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4755. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4756. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4757. }
  4758. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4759. il = (il + 2 < nl) ? il + 2 : il % 2;
  4760. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4761. y += BLOCK_SIZE_K;
  4762. threadgroup_barrier(mem_flags::mem_threadgroup);
  4763. // load matrices from threadgroup memory and conduct outer products
  4764. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4765. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4766. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4767. for (int i = 0; i < 4; i++) {
  4768. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4769. }
  4770. simdgroup_barrier(mem_flags::mem_none);
  4771. for (int i = 0; i < 2; i++) {
  4772. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4773. }
  4774. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4775. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4776. for (int i = 0; i < 8; i++){
  4777. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4778. }
  4779. }
  4780. }
  4781. {
  4782. threadgroup_barrier(mem_flags::mem_threadgroup);
  4783. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4784. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4785. for (int i = 0; i < 8; i++) {
  4786. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4787. }
  4788. threadgroup_barrier(mem_flags::mem_threadgroup);
  4789. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4790. if (sgitg == 0) {
  4791. for (int i = 0; i < n_rows; i++) {
  4792. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4793. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4794. }
  4795. }
  4796. }
  4797. }
  4798. }
  4799. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4800. kernel void kernel_mul_mm(device const uchar * src0,
  4801. device const uchar * src1,
  4802. device float * dst,
  4803. constant int64_t & ne00,
  4804. constant int64_t & ne02,
  4805. constant uint64_t & nb01,
  4806. constant uint64_t & nb02,
  4807. constant int64_t & ne12,
  4808. constant uint64_t & nb10,
  4809. constant uint64_t & nb11,
  4810. constant uint64_t & nb12,
  4811. constant int64_t & ne0,
  4812. constant int64_t & ne1,
  4813. constant uint & r2,
  4814. constant uint & r3,
  4815. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4816. uint3 tgpig[[threadgroup_position_in_grid]],
  4817. uint tiitg[[thread_index_in_threadgroup]],
  4818. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4819. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4820. src0,
  4821. src1,
  4822. dst,
  4823. ne00,
  4824. ne02,
  4825. nb01,
  4826. nb02,
  4827. ne12,
  4828. nb10,
  4829. nb11,
  4830. nb12,
  4831. ne0,
  4832. ne1,
  4833. r2,
  4834. r3,
  4835. shared_memory,
  4836. tgpig,
  4837. tiitg,
  4838. sgitg);
  4839. }
  4840. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4841. kernel void kernel_mul_mm_id(
  4842. device const uchar * ids,
  4843. device const uchar * src1,
  4844. device float * dst,
  4845. constant uint64_t & nbi1,
  4846. constant int64_t & ne00,
  4847. constant int64_t & ne02,
  4848. constant uint64_t & nb01,
  4849. constant uint64_t & nb02,
  4850. constant int64_t & ne12,
  4851. constant int64_t & ne13,
  4852. constant uint64_t & nb10,
  4853. constant uint64_t & nb11,
  4854. constant uint64_t & nb12,
  4855. constant int64_t & ne0,
  4856. constant int64_t & ne1,
  4857. constant uint64_t & nb1,
  4858. constant uint & r2,
  4859. constant uint & r3,
  4860. constant int & idx,
  4861. device const uchar * src00,
  4862. device const uchar * src01,
  4863. device const uchar * src02,
  4864. device const uchar * src03,
  4865. device const uchar * src04,
  4866. device const uchar * src05,
  4867. device const uchar * src06,
  4868. device const uchar * src07,
  4869. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4870. uint3 tgpig[[threadgroup_position_in_grid]],
  4871. uint tiitg[[thread_index_in_threadgroup]],
  4872. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4873. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4874. // expert id
  4875. const int32_t id = tgpig.z/(ne12*ne13);
  4876. tgpig.z = tgpig.z%(ne12*ne13);
  4877. // row indices of src1 for expert id
  4878. int64_t _ne1 = 0;
  4879. short src1ids[512];
  4880. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4881. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4882. src1ids[_ne1++] = i1;
  4883. }
  4884. }
  4885. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4886. src0s[id],
  4887. src1,
  4888. src1ids,
  4889. dst,
  4890. ne00,
  4891. ne02,
  4892. nb01,
  4893. nb02,
  4894. ne12,
  4895. nb10,
  4896. nb11,
  4897. nb12,
  4898. ne0,
  4899. _ne1,
  4900. r2,
  4901. r3,
  4902. shared_memory,
  4903. tgpig,
  4904. tiitg,
  4905. sgitg);
  4906. }
  4907. #if QK_K == 256
  4908. #define QK_NL 16
  4909. #else
  4910. #define QK_NL 4
  4911. #endif
  4912. //
  4913. // get rows
  4914. //
  4915. typedef void (get_rows_t)(
  4916. device const void * src0,
  4917. device const char * src1,
  4918. device float * dst,
  4919. constant int64_t & ne00,
  4920. constant uint64_t & nb01,
  4921. constant uint64_t & nb02,
  4922. constant int64_t & ne10,
  4923. constant uint64_t & nb10,
  4924. constant uint64_t & nb11,
  4925. constant uint64_t & nb1,
  4926. constant uint64_t & nb2,
  4927. uint3, uint, uint3);
  4928. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4929. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4930. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4931. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4932. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4933. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4934. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4935. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4936. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4937. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4938. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4939. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4940. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4941. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4942. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4943. template [[host_name("kernel_get_rows_iq3_s")]] kernel get_rows_t kernel_get_rows<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4944. template [[host_name("kernel_get_rows_iq1_s")]] kernel get_rows_t kernel_get_rows<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4945. template [[host_name("kernel_get_rows_iq4_nl")]] kernel get_rows_t kernel_get_rows<block_iq4_nl, 2, dequantize_iq4_nl>;
  4946. //
  4947. // matrix-matrix multiplication
  4948. //
  4949. typedef void (mat_mm_t)(
  4950. device const uchar * src0,
  4951. device const uchar * src1,
  4952. device float * dst,
  4953. constant int64_t & ne00,
  4954. constant int64_t & ne02,
  4955. constant uint64_t & nb01,
  4956. constant uint64_t & nb02,
  4957. constant int64_t & ne12,
  4958. constant uint64_t & nb10,
  4959. constant uint64_t & nb11,
  4960. constant uint64_t & nb12,
  4961. constant int64_t & ne0,
  4962. constant int64_t & ne1,
  4963. constant uint & r2,
  4964. constant uint & r3,
  4965. threadgroup uchar *,
  4966. uint3, uint, uint);
  4967. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  4968. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  4969. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  4970. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  4971. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  4972. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  4973. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  4974. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  4975. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  4976. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  4977. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  4978. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  4979. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4980. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4981. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4982. template [[host_name("kernel_mul_mm_iq3_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4983. template [[host_name("kernel_mul_mm_iq1_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4984. template [[host_name("kernel_mul_mm_iq4_nl_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_nl>;
  4985. //
  4986. // indirect matrix-matrix multiplication
  4987. //
  4988. typedef void (mat_mm_id_t)(
  4989. device const uchar * ids,
  4990. device const uchar * src1,
  4991. device float * dst,
  4992. constant uint64_t & nbi1,
  4993. constant int64_t & ne00,
  4994. constant int64_t & ne02,
  4995. constant uint64_t & nb01,
  4996. constant uint64_t & nb02,
  4997. constant int64_t & ne12,
  4998. constant int64_t & ne13,
  4999. constant uint64_t & nb10,
  5000. constant uint64_t & nb11,
  5001. constant uint64_t & nb12,
  5002. constant int64_t & ne0,
  5003. constant int64_t & ne1,
  5004. constant uint64_t & nb1,
  5005. constant uint & r2,
  5006. constant uint & r3,
  5007. constant int & idx,
  5008. device const uchar * src00,
  5009. device const uchar * src01,
  5010. device const uchar * src02,
  5011. device const uchar * src03,
  5012. device const uchar * src04,
  5013. device const uchar * src05,
  5014. device const uchar * src06,
  5015. device const uchar * src07,
  5016. threadgroup uchar *,
  5017. uint3, uint, uint);
  5018. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  5019. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  5020. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  5021. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  5022. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  5023. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  5024. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  5025. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  5026. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  5027. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  5028. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  5029. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  5030. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  5031. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  5032. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  5033. template [[host_name("kernel_mul_mm_id_iq3_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_s, QK_NL, dequantize_iq3_s>;
  5034. template [[host_name("kernel_mul_mm_id_iq1_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_s, QK_NL, dequantize_iq1_s>;
  5035. template [[host_name("kernel_mul_mm_id_iq4_nl_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_nl, 2, dequantize_iq4_nl>;
  5036. //
  5037. // matrix-vector multiplication
  5038. //
  5039. [[host_name("kernel_mul_mv_id_f32_f32")]]
  5040. kernel void kernel_mul_mv_id_f32_f32(
  5041. device const char * ids,
  5042. device const char * src1,
  5043. device float * dst,
  5044. constant uint64_t & nbi1,
  5045. constant int64_t & ne00,
  5046. constant int64_t & ne01,
  5047. constant int64_t & ne02,
  5048. constant uint64_t & nb00,
  5049. constant uint64_t & nb01,
  5050. constant uint64_t & nb02,
  5051. constant int64_t & ne10,
  5052. constant int64_t & ne11,
  5053. constant int64_t & ne12,
  5054. constant int64_t & ne13,
  5055. constant uint64_t & nb10,
  5056. constant uint64_t & nb11,
  5057. constant uint64_t & nb12,
  5058. constant int64_t & ne0,
  5059. constant int64_t & ne1,
  5060. constant uint64_t & nb1,
  5061. constant uint & r2,
  5062. constant uint & r3,
  5063. constant int & idx,
  5064. device const char * src00,
  5065. device const char * src01,
  5066. device const char * src02,
  5067. device const char * src03,
  5068. device const char * src04,
  5069. device const char * src05,
  5070. device const char * src06,
  5071. device const char * src07,
  5072. uint3 tgpig[[threadgroup_position_in_grid]],
  5073. uint tiitg[[thread_index_in_threadgroup]],
  5074. uint tiisg[[thread_index_in_simdgroup]],
  5075. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5076. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5077. const int64_t bid = tgpig.z/(ne12*ne13);
  5078. tgpig.z = tgpig.z%(ne12*ne13);
  5079. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5080. kernel_mul_mv_f32_f32_impl(
  5081. src0[id],
  5082. src1 + bid*nb11,
  5083. dst + bid*ne0,
  5084. ne00,
  5085. ne01,
  5086. ne02,
  5087. nb00,
  5088. nb01,
  5089. nb02,
  5090. ne10,
  5091. ne11,
  5092. ne12,
  5093. nb10,
  5094. nb11,
  5095. nb12,
  5096. ne0,
  5097. ne1,
  5098. r2,
  5099. r3,
  5100. tgpig,
  5101. tiisg);
  5102. }
  5103. [[host_name("kernel_mul_mv_id_f16_f32")]]
  5104. kernel void kernel_mul_mv_id_f16_f32(
  5105. device const char * ids,
  5106. device const char * src1,
  5107. device float * dst,
  5108. constant uint64_t & nbi1,
  5109. constant int64_t & ne00,
  5110. constant int64_t & ne01,
  5111. constant int64_t & ne02,
  5112. constant uint64_t & nb00,
  5113. constant uint64_t & nb01,
  5114. constant uint64_t & nb02,
  5115. constant int64_t & ne10,
  5116. constant int64_t & ne11,
  5117. constant int64_t & ne12,
  5118. constant int64_t & ne13,
  5119. constant uint64_t & nb10,
  5120. constant uint64_t & nb11,
  5121. constant uint64_t & nb12,
  5122. constant int64_t & ne0,
  5123. constant int64_t & ne1,
  5124. constant uint64_t & nb1,
  5125. constant uint & r2,
  5126. constant uint & r3,
  5127. constant int & idx,
  5128. device const char * src00,
  5129. device const char * src01,
  5130. device const char * src02,
  5131. device const char * src03,
  5132. device const char * src04,
  5133. device const char * src05,
  5134. device const char * src06,
  5135. device const char * src07,
  5136. uint3 tgpig[[threadgroup_position_in_grid]],
  5137. uint tiitg[[thread_index_in_threadgroup]],
  5138. uint tiisg[[thread_index_in_simdgroup]],
  5139. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5140. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5141. const int64_t bid = tgpig.z/(ne12*ne13);
  5142. tgpig.z = tgpig.z%(ne12*ne13);
  5143. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5144. kernel_mul_mv_f16_f32_impl(
  5145. src0[id],
  5146. src1 + bid*nb11,
  5147. dst + bid*ne0,
  5148. ne00,
  5149. ne01,
  5150. ne02,
  5151. nb00,
  5152. nb01,
  5153. nb02,
  5154. ne10,
  5155. ne11,
  5156. ne12,
  5157. nb10,
  5158. nb11,
  5159. nb12,
  5160. ne0,
  5161. ne1,
  5162. r2,
  5163. r3,
  5164. tgpig,
  5165. tiisg);
  5166. }
  5167. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  5168. kernel void kernel_mul_mv_id_q8_0_f32(
  5169. device const char * ids,
  5170. device const char * src1,
  5171. device float * dst,
  5172. constant uint64_t & nbi1,
  5173. constant int64_t & ne00,
  5174. constant int64_t & ne01,
  5175. constant int64_t & ne02,
  5176. constant uint64_t & nb00,
  5177. constant uint64_t & nb01,
  5178. constant uint64_t & nb02,
  5179. constant int64_t & ne10,
  5180. constant int64_t & ne11,
  5181. constant int64_t & ne12,
  5182. constant int64_t & ne13,
  5183. constant uint64_t & nb10,
  5184. constant uint64_t & nb11,
  5185. constant uint64_t & nb12,
  5186. constant int64_t & ne0,
  5187. constant int64_t & ne1,
  5188. constant uint64_t & nb1,
  5189. constant uint & r2,
  5190. constant uint & r3,
  5191. constant int & idx,
  5192. device const char * src00,
  5193. device const char * src01,
  5194. device const char * src02,
  5195. device const char * src03,
  5196. device const char * src04,
  5197. device const char * src05,
  5198. device const char * src06,
  5199. device const char * src07,
  5200. uint3 tgpig[[threadgroup_position_in_grid]],
  5201. uint tiitg[[thread_index_in_threadgroup]],
  5202. uint tiisg[[thread_index_in_simdgroup]],
  5203. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5204. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5205. const int64_t bid = tgpig.z/(ne12*ne13);
  5206. tgpig.z = tgpig.z%(ne12*ne13);
  5207. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5208. kernel_mul_mv_q8_0_f32_impl(
  5209. src0[id],
  5210. (device const float *) (src1 + bid*nb11),
  5211. dst + bid*ne0,
  5212. ne00,
  5213. ne01,
  5214. ne02,
  5215. ne10,
  5216. ne12,
  5217. ne0,
  5218. ne1,
  5219. r2,
  5220. r3,
  5221. tgpig,
  5222. tiisg,
  5223. sgitg);
  5224. }
  5225. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  5226. kernel void kernel_mul_mv_id_q4_0_f32(
  5227. device const char * ids,
  5228. device const char * src1,
  5229. device float * dst,
  5230. constant uint64_t & nbi1,
  5231. constant int64_t & ne00,
  5232. constant int64_t & ne01,
  5233. constant int64_t & ne02,
  5234. constant uint64_t & nb00,
  5235. constant uint64_t & nb01,
  5236. constant uint64_t & nb02,
  5237. constant int64_t & ne10,
  5238. constant int64_t & ne11,
  5239. constant int64_t & ne12,
  5240. constant int64_t & ne13,
  5241. constant uint64_t & nb10,
  5242. constant uint64_t & nb11,
  5243. constant uint64_t & nb12,
  5244. constant int64_t & ne0,
  5245. constant int64_t & ne1,
  5246. constant uint64_t & nb1,
  5247. constant uint & r2,
  5248. constant uint & r3,
  5249. constant int & idx,
  5250. device const char * src00,
  5251. device const char * src01,
  5252. device const char * src02,
  5253. device const char * src03,
  5254. device const char * src04,
  5255. device const char * src05,
  5256. device const char * src06,
  5257. device const char * src07,
  5258. uint3 tgpig[[threadgroup_position_in_grid]],
  5259. uint tiitg[[thread_index_in_threadgroup]],
  5260. uint tiisg[[thread_index_in_simdgroup]],
  5261. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5262. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5263. const int64_t bid = tgpig.z/(ne12*ne13);
  5264. tgpig.z = tgpig.z%(ne12*ne13);
  5265. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5266. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5267. src0[id],
  5268. (device const float *) (src1 + bid*nb11),
  5269. dst + bid*ne0,
  5270. ne00,
  5271. ne01,
  5272. ne02,
  5273. ne10,
  5274. ne12,
  5275. ne0,
  5276. ne1,
  5277. r2,
  5278. r3,
  5279. tgpig,
  5280. tiisg,
  5281. sgitg);
  5282. }
  5283. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  5284. kernel void kernel_mul_mv_id_q4_1_f32(
  5285. device const char * ids,
  5286. device const char * src1,
  5287. device float * dst,
  5288. constant uint64_t & nbi1,
  5289. constant int64_t & ne00,
  5290. constant int64_t & ne01,
  5291. constant int64_t & ne02,
  5292. constant uint64_t & nb00,
  5293. constant uint64_t & nb01,
  5294. constant uint64_t & nb02,
  5295. constant int64_t & ne10,
  5296. constant int64_t & ne11,
  5297. constant int64_t & ne12,
  5298. constant int64_t & ne13,
  5299. constant uint64_t & nb10,
  5300. constant uint64_t & nb11,
  5301. constant uint64_t & nb12,
  5302. constant int64_t & ne0,
  5303. constant int64_t & ne1,
  5304. constant uint64_t & nb1,
  5305. constant uint & r2,
  5306. constant uint & r3,
  5307. constant int & idx,
  5308. device const char * src00,
  5309. device const char * src01,
  5310. device const char * src02,
  5311. device const char * src03,
  5312. device const char * src04,
  5313. device const char * src05,
  5314. device const char * src06,
  5315. device const char * src07,
  5316. uint3 tgpig[[threadgroup_position_in_grid]],
  5317. uint tiitg[[thread_index_in_threadgroup]],
  5318. uint tiisg[[thread_index_in_simdgroup]],
  5319. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5320. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5321. const int64_t bid = tgpig.z/(ne12*ne13);
  5322. tgpig.z = tgpig.z%(ne12*ne13);
  5323. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5324. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5325. src0[id],
  5326. (device const float *) (src1 + bid*nb11),
  5327. dst + bid*ne0,
  5328. ne00,
  5329. ne01,
  5330. ne02,
  5331. ne10,
  5332. ne12,
  5333. ne0,
  5334. ne1,
  5335. r2,
  5336. r3,
  5337. tgpig,
  5338. tiisg,
  5339. sgitg);
  5340. }
  5341. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  5342. kernel void kernel_mul_mv_id_q5_0_f32(
  5343. device const char * ids,
  5344. device const char * src1,
  5345. device float * dst,
  5346. constant uint64_t & nbi1,
  5347. constant int64_t & ne00,
  5348. constant int64_t & ne01,
  5349. constant int64_t & ne02,
  5350. constant uint64_t & nb00,
  5351. constant uint64_t & nb01,
  5352. constant uint64_t & nb02,
  5353. constant int64_t & ne10,
  5354. constant int64_t & ne11,
  5355. constant int64_t & ne12,
  5356. constant int64_t & ne13,
  5357. constant uint64_t & nb10,
  5358. constant uint64_t & nb11,
  5359. constant uint64_t & nb12,
  5360. constant int64_t & ne0,
  5361. constant int64_t & ne1,
  5362. constant uint64_t & nb1,
  5363. constant uint & r2,
  5364. constant uint & r3,
  5365. constant int & idx,
  5366. device const char * src00,
  5367. device const char * src01,
  5368. device const char * src02,
  5369. device const char * src03,
  5370. device const char * src04,
  5371. device const char * src05,
  5372. device const char * src06,
  5373. device const char * src07,
  5374. uint3 tgpig[[threadgroup_position_in_grid]],
  5375. uint tiitg[[thread_index_in_threadgroup]],
  5376. uint tiisg[[thread_index_in_simdgroup]],
  5377. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5378. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5379. const int64_t bid = tgpig.z/(ne12*ne13);
  5380. tgpig.z = tgpig.z%(ne12*ne13);
  5381. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5382. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5383. src0[id],
  5384. (device const float *) (src1 + bid*nb11),
  5385. dst + bid*ne0,
  5386. ne00,
  5387. ne01,
  5388. ne02,
  5389. ne10,
  5390. ne12,
  5391. ne0,
  5392. ne1,
  5393. r2,
  5394. r3,
  5395. tgpig,
  5396. tiisg,
  5397. sgitg);
  5398. }
  5399. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  5400. kernel void kernel_mul_mv_id_q5_1_f32(
  5401. device const char * ids,
  5402. device const char * src1,
  5403. device float * dst,
  5404. constant uint64_t & nbi1,
  5405. constant int64_t & ne00,
  5406. constant int64_t & ne01,
  5407. constant int64_t & ne02,
  5408. constant uint64_t & nb00,
  5409. constant uint64_t & nb01,
  5410. constant uint64_t & nb02,
  5411. constant int64_t & ne10,
  5412. constant int64_t & ne11,
  5413. constant int64_t & ne12,
  5414. constant int64_t & ne13,
  5415. constant uint64_t & nb10,
  5416. constant uint64_t & nb11,
  5417. constant uint64_t & nb12,
  5418. constant int64_t & ne0,
  5419. constant int64_t & ne1,
  5420. constant uint64_t & nb1,
  5421. constant uint & r2,
  5422. constant uint & r3,
  5423. constant int & idx,
  5424. device const char * src00,
  5425. device const char * src01,
  5426. device const char * src02,
  5427. device const char * src03,
  5428. device const char * src04,
  5429. device const char * src05,
  5430. device const char * src06,
  5431. device const char * src07,
  5432. uint3 tgpig[[threadgroup_position_in_grid]],
  5433. uint tiitg[[thread_index_in_threadgroup]],
  5434. uint tiisg[[thread_index_in_simdgroup]],
  5435. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5436. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5437. const int64_t bid = tgpig.z/(ne12*ne13);
  5438. tgpig.z = tgpig.z%(ne12*ne13);
  5439. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5440. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5441. src0[id],
  5442. (device const float *) (src1 + bid*nb11),
  5443. dst + bid*ne0,
  5444. ne00,
  5445. ne01,
  5446. ne02,
  5447. ne10,
  5448. ne12,
  5449. ne0,
  5450. ne1,
  5451. r2,
  5452. r3,
  5453. tgpig,
  5454. tiisg,
  5455. sgitg);
  5456. }
  5457. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  5458. kernel void kernel_mul_mv_id_q2_K_f32(
  5459. device const char * ids,
  5460. device const char * src1,
  5461. device float * dst,
  5462. constant uint64_t & nbi1,
  5463. constant int64_t & ne00,
  5464. constant int64_t & ne01,
  5465. constant int64_t & ne02,
  5466. constant uint64_t & nb00,
  5467. constant uint64_t & nb01,
  5468. constant uint64_t & nb02,
  5469. constant int64_t & ne10,
  5470. constant int64_t & ne11,
  5471. constant int64_t & ne12,
  5472. constant int64_t & ne13,
  5473. constant uint64_t & nb10,
  5474. constant uint64_t & nb11,
  5475. constant uint64_t & nb12,
  5476. constant int64_t & ne0,
  5477. constant int64_t & ne1,
  5478. constant uint64_t & nb1,
  5479. constant uint & r2,
  5480. constant uint & r3,
  5481. constant int & idx,
  5482. device const char * src00,
  5483. device const char * src01,
  5484. device const char * src02,
  5485. device const char * src03,
  5486. device const char * src04,
  5487. device const char * src05,
  5488. device const char * src06,
  5489. device const char * src07,
  5490. uint3 tgpig[[threadgroup_position_in_grid]],
  5491. uint tiitg[[thread_index_in_threadgroup]],
  5492. uint tiisg[[thread_index_in_simdgroup]],
  5493. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5494. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5495. const int64_t bid = tgpig.z/(ne12*ne13);
  5496. tgpig.z = tgpig.z%(ne12*ne13);
  5497. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5498. kernel_mul_mv_q2_K_f32_impl(
  5499. src0[id],
  5500. (device const float *) (src1 + bid*nb11),
  5501. dst + bid*ne0,
  5502. ne00,
  5503. ne01,
  5504. ne02,
  5505. ne10,
  5506. ne12,
  5507. ne0,
  5508. ne1,
  5509. r2,
  5510. r3,
  5511. tgpig,
  5512. tiisg,
  5513. sgitg);
  5514. }
  5515. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  5516. kernel void kernel_mul_mv_id_q3_K_f32(
  5517. device const char * ids,
  5518. device const char * src1,
  5519. device float * dst,
  5520. constant uint64_t & nbi1,
  5521. constant int64_t & ne00,
  5522. constant int64_t & ne01,
  5523. constant int64_t & ne02,
  5524. constant uint64_t & nb00,
  5525. constant uint64_t & nb01,
  5526. constant uint64_t & nb02,
  5527. constant int64_t & ne10,
  5528. constant int64_t & ne11,
  5529. constant int64_t & ne12,
  5530. constant int64_t & ne13,
  5531. constant uint64_t & nb10,
  5532. constant uint64_t & nb11,
  5533. constant uint64_t & nb12,
  5534. constant int64_t & ne0,
  5535. constant int64_t & ne1,
  5536. constant uint64_t & nb1,
  5537. constant uint & r2,
  5538. constant uint & r3,
  5539. constant int & idx,
  5540. device const char * src00,
  5541. device const char * src01,
  5542. device const char * src02,
  5543. device const char * src03,
  5544. device const char * src04,
  5545. device const char * src05,
  5546. device const char * src06,
  5547. device const char * src07,
  5548. uint3 tgpig[[threadgroup_position_in_grid]],
  5549. uint tiitg[[thread_index_in_threadgroup]],
  5550. uint tiisg[[thread_index_in_simdgroup]],
  5551. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5552. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5553. const int64_t bid = tgpig.z/(ne12*ne13);
  5554. tgpig.z = tgpig.z%(ne12*ne13);
  5555. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5556. kernel_mul_mv_q3_K_f32_impl(
  5557. src0[id],
  5558. (device const float *) (src1 + bid*nb11),
  5559. dst + bid*ne0,
  5560. ne00,
  5561. ne01,
  5562. ne02,
  5563. ne10,
  5564. ne12,
  5565. ne0,
  5566. ne1,
  5567. r2,
  5568. r3,
  5569. tgpig,
  5570. tiisg,
  5571. sgitg);
  5572. }
  5573. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  5574. kernel void kernel_mul_mv_id_q4_K_f32(
  5575. device const char * ids,
  5576. device const char * src1,
  5577. device float * dst,
  5578. constant uint64_t & nbi1,
  5579. constant int64_t & ne00,
  5580. constant int64_t & ne01,
  5581. constant int64_t & ne02,
  5582. constant uint64_t & nb00,
  5583. constant uint64_t & nb01,
  5584. constant uint64_t & nb02,
  5585. constant int64_t & ne10,
  5586. constant int64_t & ne11,
  5587. constant int64_t & ne12,
  5588. constant int64_t & ne13,
  5589. constant uint64_t & nb10,
  5590. constant uint64_t & nb11,
  5591. constant uint64_t & nb12,
  5592. constant int64_t & ne0,
  5593. constant int64_t & ne1,
  5594. constant uint64_t & nb1,
  5595. constant uint & r2,
  5596. constant uint & r3,
  5597. constant int & idx,
  5598. device const char * src00,
  5599. device const char * src01,
  5600. device const char * src02,
  5601. device const char * src03,
  5602. device const char * src04,
  5603. device const char * src05,
  5604. device const char * src06,
  5605. device const char * src07,
  5606. uint3 tgpig[[threadgroup_position_in_grid]],
  5607. uint tiitg[[thread_index_in_threadgroup]],
  5608. uint tiisg[[thread_index_in_simdgroup]],
  5609. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5610. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5611. const int64_t bid = tgpig.z/(ne12*ne13);
  5612. tgpig.z = tgpig.z%(ne12*ne13);
  5613. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5614. kernel_mul_mv_q4_K_f32_impl(
  5615. src0[id],
  5616. (device const float *) (src1 + bid*nb11),
  5617. dst + bid*ne0,
  5618. ne00,
  5619. ne01,
  5620. ne02,
  5621. ne10,
  5622. ne12,
  5623. ne0,
  5624. ne1,
  5625. r2,
  5626. r3,
  5627. tgpig,
  5628. tiisg,
  5629. sgitg);
  5630. }
  5631. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5632. kernel void kernel_mul_mv_id_q5_K_f32(
  5633. device const char * ids,
  5634. device const char * src1,
  5635. device float * dst,
  5636. constant uint64_t & nbi1,
  5637. constant int64_t & ne00,
  5638. constant int64_t & ne01,
  5639. constant int64_t & ne02,
  5640. constant uint64_t & nb00,
  5641. constant uint64_t & nb01,
  5642. constant uint64_t & nb02,
  5643. constant int64_t & ne10,
  5644. constant int64_t & ne11,
  5645. constant int64_t & ne12,
  5646. constant int64_t & ne13,
  5647. constant uint64_t & nb10,
  5648. constant uint64_t & nb11,
  5649. constant uint64_t & nb12,
  5650. constant int64_t & ne0,
  5651. constant int64_t & ne1,
  5652. constant uint64_t & nb1,
  5653. constant uint & r2,
  5654. constant uint & r3,
  5655. constant int & idx,
  5656. device const char * src00,
  5657. device const char * src01,
  5658. device const char * src02,
  5659. device const char * src03,
  5660. device const char * src04,
  5661. device const char * src05,
  5662. device const char * src06,
  5663. device const char * src07,
  5664. uint3 tgpig[[threadgroup_position_in_grid]],
  5665. uint tiitg[[thread_index_in_threadgroup]],
  5666. uint tiisg[[thread_index_in_simdgroup]],
  5667. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5668. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5669. const int64_t bid = tgpig.z/(ne12*ne13);
  5670. tgpig.z = tgpig.z%(ne12*ne13);
  5671. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5672. kernel_mul_mv_q5_K_f32_impl(
  5673. src0[id],
  5674. (device const float *) (src1 + bid*nb11),
  5675. dst + bid*ne0,
  5676. ne00,
  5677. ne01,
  5678. ne02,
  5679. ne10,
  5680. ne12,
  5681. ne0,
  5682. ne1,
  5683. r2,
  5684. r3,
  5685. tgpig,
  5686. tiisg,
  5687. sgitg);
  5688. }
  5689. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5690. kernel void kernel_mul_mv_id_q6_K_f32(
  5691. device const char * ids,
  5692. device const char * src1,
  5693. device float * dst,
  5694. constant uint64_t & nbi1,
  5695. constant int64_t & ne00,
  5696. constant int64_t & ne01,
  5697. constant int64_t & ne02,
  5698. constant uint64_t & nb00,
  5699. constant uint64_t & nb01,
  5700. constant uint64_t & nb02,
  5701. constant int64_t & ne10,
  5702. constant int64_t & ne11,
  5703. constant int64_t & ne12,
  5704. constant int64_t & ne13,
  5705. constant uint64_t & nb10,
  5706. constant uint64_t & nb11,
  5707. constant uint64_t & nb12,
  5708. constant int64_t & ne0,
  5709. constant int64_t & ne1,
  5710. constant uint64_t & nb1,
  5711. constant uint & r2,
  5712. constant uint & r3,
  5713. constant int & idx,
  5714. device const char * src00,
  5715. device const char * src01,
  5716. device const char * src02,
  5717. device const char * src03,
  5718. device const char * src04,
  5719. device const char * src05,
  5720. device const char * src06,
  5721. device const char * src07,
  5722. uint3 tgpig[[threadgroup_position_in_grid]],
  5723. uint tiitg[[thread_index_in_threadgroup]],
  5724. uint tiisg[[thread_index_in_simdgroup]],
  5725. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5726. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5727. const int64_t bid = tgpig.z/(ne12*ne13);
  5728. tgpig.z = tgpig.z%(ne12*ne13);
  5729. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5730. kernel_mul_mv_q6_K_f32_impl(
  5731. src0[id],
  5732. (device const float *) (src1 + bid*nb11),
  5733. dst + bid*ne0,
  5734. ne00,
  5735. ne01,
  5736. ne02,
  5737. ne10,
  5738. ne12,
  5739. ne0,
  5740. ne1,
  5741. r2,
  5742. r3,
  5743. tgpig,
  5744. tiisg,
  5745. sgitg);
  5746. }
  5747. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5748. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5749. device const char * ids,
  5750. device const char * src1,
  5751. device float * dst,
  5752. constant uint64_t & nbi1,
  5753. constant int64_t & ne00,
  5754. constant int64_t & ne01,
  5755. constant int64_t & ne02,
  5756. constant uint64_t & nb00,
  5757. constant uint64_t & nb01,
  5758. constant uint64_t & nb02,
  5759. constant int64_t & ne10,
  5760. constant int64_t & ne11,
  5761. constant int64_t & ne12,
  5762. constant int64_t & ne13,
  5763. constant uint64_t & nb10,
  5764. constant uint64_t & nb11,
  5765. constant uint64_t & nb12,
  5766. constant int64_t & ne0,
  5767. constant int64_t & ne1,
  5768. constant uint64_t & nb1,
  5769. constant uint & r2,
  5770. constant uint & r3,
  5771. constant int & idx,
  5772. device const char * src00,
  5773. device const char * src01,
  5774. device const char * src02,
  5775. device const char * src03,
  5776. device const char * src04,
  5777. device const char * src05,
  5778. device const char * src06,
  5779. device const char * src07,
  5780. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5781. uint3 tgpig[[threadgroup_position_in_grid]],
  5782. uint tiitg[[thread_index_in_threadgroup]],
  5783. uint tiisg[[thread_index_in_simdgroup]],
  5784. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5785. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5786. const int64_t bid = tgpig.z/(ne12*ne13);
  5787. tgpig.z = tgpig.z%(ne12*ne13);
  5788. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5789. kernel_mul_mv_iq2_xxs_f32_impl(
  5790. src0[id],
  5791. (device const float *) (src1 + bid*nb11),
  5792. dst + bid*ne0,
  5793. ne00,
  5794. ne01,
  5795. ne02,
  5796. ne10,
  5797. ne12,
  5798. ne0,
  5799. ne1,
  5800. r2,
  5801. r3,
  5802. shared_values,
  5803. tgpig,
  5804. tiisg,
  5805. sgitg);
  5806. }
  5807. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5808. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5809. device const char * ids,
  5810. device const char * src1,
  5811. device float * dst,
  5812. constant uint64_t & nbi1,
  5813. constant int64_t & ne00,
  5814. constant int64_t & ne01,
  5815. constant int64_t & ne02,
  5816. constant uint64_t & nb00,
  5817. constant uint64_t & nb01,
  5818. constant uint64_t & nb02,
  5819. constant int64_t & ne10,
  5820. constant int64_t & ne11,
  5821. constant int64_t & ne12,
  5822. constant int64_t & ne13,
  5823. constant uint64_t & nb10,
  5824. constant uint64_t & nb11,
  5825. constant uint64_t & nb12,
  5826. constant int64_t & ne0,
  5827. constant int64_t & ne1,
  5828. constant uint64_t & nb1,
  5829. constant uint & r2,
  5830. constant uint & r3,
  5831. constant int & idx,
  5832. device const char * src00,
  5833. device const char * src01,
  5834. device const char * src02,
  5835. device const char * src03,
  5836. device const char * src04,
  5837. device const char * src05,
  5838. device const char * src06,
  5839. device const char * src07,
  5840. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5841. uint3 tgpig[[threadgroup_position_in_grid]],
  5842. uint tiitg[[thread_index_in_threadgroup]],
  5843. uint tiisg[[thread_index_in_simdgroup]],
  5844. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5845. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5846. const int64_t bid = tgpig.z/(ne12*ne13);
  5847. tgpig.z = tgpig.z%(ne12*ne13);
  5848. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5849. kernel_mul_mv_iq2_xs_f32_impl(
  5850. src0[id],
  5851. (device const float *) (src1 + bid*nb11),
  5852. dst + bid*ne0,
  5853. ne00,
  5854. ne01,
  5855. ne02,
  5856. ne10,
  5857. ne12,
  5858. ne0,
  5859. ne1,
  5860. r2,
  5861. r3,
  5862. shared_values,
  5863. tgpig,
  5864. tiisg,
  5865. sgitg);
  5866. }
  5867. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5868. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5869. device const char * ids,
  5870. device const char * src1,
  5871. device float * dst,
  5872. constant uint64_t & nbi1,
  5873. constant int64_t & ne00,
  5874. constant int64_t & ne01,
  5875. constant int64_t & ne02,
  5876. constant uint64_t & nb00,
  5877. constant uint64_t & nb01,
  5878. constant uint64_t & nb02,
  5879. constant int64_t & ne10,
  5880. constant int64_t & ne11,
  5881. constant int64_t & ne12,
  5882. constant int64_t & ne13,
  5883. constant uint64_t & nb10,
  5884. constant uint64_t & nb11,
  5885. constant uint64_t & nb12,
  5886. constant int64_t & ne0,
  5887. constant int64_t & ne1,
  5888. constant uint64_t & nb1,
  5889. constant uint & r2,
  5890. constant uint & r3,
  5891. constant int & idx,
  5892. device const char * src00,
  5893. device const char * src01,
  5894. device const char * src02,
  5895. device const char * src03,
  5896. device const char * src04,
  5897. device const char * src05,
  5898. device const char * src06,
  5899. device const char * src07,
  5900. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5901. uint3 tgpig[[threadgroup_position_in_grid]],
  5902. uint tiitg[[thread_index_in_threadgroup]],
  5903. uint tiisg[[thread_index_in_simdgroup]],
  5904. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5905. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5906. const int64_t bid = tgpig.z/(ne12*ne13);
  5907. tgpig.z = tgpig.z%(ne12*ne13);
  5908. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5909. kernel_mul_mv_iq3_xxs_f32_impl(
  5910. src0[id],
  5911. (device const float *) (src1 + bid*nb11),
  5912. dst + bid*ne0,
  5913. ne00,
  5914. ne01,
  5915. ne02,
  5916. ne10,
  5917. ne12,
  5918. ne0,
  5919. ne1,
  5920. r2,
  5921. r3,
  5922. shared_values,
  5923. tgpig,
  5924. tiisg,
  5925. sgitg);
  5926. }
  5927. [[host_name("kernel_mul_mv_id_iq3_s_f32")]]
  5928. kernel void kernel_mul_mv_id_iq3_s_f32(
  5929. device const char * ids,
  5930. device const char * src1,
  5931. device float * dst,
  5932. constant uint64_t & nbi1,
  5933. constant int64_t & ne00,
  5934. constant int64_t & ne01,
  5935. constant int64_t & ne02,
  5936. constant uint64_t & nb00,
  5937. constant uint64_t & nb01,
  5938. constant uint64_t & nb02,
  5939. constant int64_t & ne10,
  5940. constant int64_t & ne11,
  5941. constant int64_t & ne12,
  5942. constant int64_t & ne13,
  5943. constant uint64_t & nb10,
  5944. constant uint64_t & nb11,
  5945. constant uint64_t & nb12,
  5946. constant int64_t & ne0,
  5947. constant int64_t & ne1,
  5948. constant uint64_t & nb1,
  5949. constant uint & r2,
  5950. constant uint & r3,
  5951. constant int & idx,
  5952. device const char * src00,
  5953. device const char * src01,
  5954. device const char * src02,
  5955. device const char * src03,
  5956. device const char * src04,
  5957. device const char * src05,
  5958. device const char * src06,
  5959. device const char * src07,
  5960. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5961. uint3 tgpig[[threadgroup_position_in_grid]],
  5962. uint tiitg[[thread_index_in_threadgroup]],
  5963. uint tiisg[[thread_index_in_simdgroup]],
  5964. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5965. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5966. const int64_t bid = tgpig.z/(ne12*ne13);
  5967. tgpig.z = tgpig.z%(ne12*ne13);
  5968. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5969. kernel_mul_mv_iq3_s_f32_impl(
  5970. src0[id],
  5971. (device const float *) (src1 + bid*nb11),
  5972. dst + bid*ne0,
  5973. ne00,
  5974. ne01,
  5975. ne02,
  5976. ne10,
  5977. ne12,
  5978. ne0,
  5979. ne1,
  5980. r2,
  5981. r3,
  5982. shared_values,
  5983. tgpig,
  5984. tiisg,
  5985. sgitg);
  5986. }
  5987. [[host_name("kernel_mul_mv_id_iq1_s_f32")]]
  5988. kernel void kernel_mul_mv_id_iq1_s_f32(
  5989. device const char * ids,
  5990. device const char * src1,
  5991. device float * dst,
  5992. constant uint64_t & nbi1,
  5993. constant int64_t & ne00,
  5994. constant int64_t & ne01,
  5995. constant int64_t & ne02,
  5996. constant uint64_t & nb00,
  5997. constant uint64_t & nb01,
  5998. constant uint64_t & nb02,
  5999. constant int64_t & ne10,
  6000. constant int64_t & ne11,
  6001. constant int64_t & ne12,
  6002. constant int64_t & ne13,
  6003. constant uint64_t & nb10,
  6004. constant uint64_t & nb11,
  6005. constant uint64_t & nb12,
  6006. constant int64_t & ne0,
  6007. constant int64_t & ne1,
  6008. constant uint64_t & nb1,
  6009. constant uint & r2,
  6010. constant uint & r3,
  6011. constant int & idx,
  6012. device const char * src00,
  6013. device const char * src01,
  6014. device const char * src02,
  6015. device const char * src03,
  6016. device const char * src04,
  6017. device const char * src05,
  6018. device const char * src06,
  6019. device const char * src07,
  6020. uint3 tgpig[[threadgroup_position_in_grid]],
  6021. uint tiitg[[thread_index_in_threadgroup]],
  6022. uint tiisg[[thread_index_in_simdgroup]],
  6023. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6024. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6025. const int64_t bid = tgpig.z/(ne12*ne13);
  6026. tgpig.z = tgpig.z%(ne12*ne13);
  6027. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6028. kernel_mul_mv_iq1_s_f32_impl(
  6029. src0[id],
  6030. (device const float *) (src1 + bid*nb11),
  6031. dst + bid*ne0,
  6032. ne00,
  6033. ne01,
  6034. ne02,
  6035. ne10,
  6036. ne12,
  6037. ne0,
  6038. ne1,
  6039. r2,
  6040. r3,
  6041. tgpig,
  6042. tiisg,
  6043. sgitg);
  6044. }
  6045. [[host_name("kernel_mul_mv_id_iq4_nl_f32")]]
  6046. kernel void kernel_mul_mv_id_iq4_nl_f32(
  6047. device const char * ids,
  6048. device const char * src1,
  6049. device float * dst,
  6050. constant uint64_t & nbi1,
  6051. constant int64_t & ne00,
  6052. constant int64_t & ne01,
  6053. constant int64_t & ne02,
  6054. constant uint64_t & nb00,
  6055. constant uint64_t & nb01,
  6056. constant uint64_t & nb02,
  6057. constant int64_t & ne10,
  6058. constant int64_t & ne11,
  6059. constant int64_t & ne12,
  6060. constant int64_t & ne13,
  6061. constant uint64_t & nb10,
  6062. constant uint64_t & nb11,
  6063. constant uint64_t & nb12,
  6064. constant int64_t & ne0,
  6065. constant int64_t & ne1,
  6066. constant uint64_t & nb1,
  6067. constant uint & r2,
  6068. constant uint & r3,
  6069. constant int & idx,
  6070. device const char * src00,
  6071. device const char * src01,
  6072. device const char * src02,
  6073. device const char * src03,
  6074. device const char * src04,
  6075. device const char * src05,
  6076. device const char * src06,
  6077. device const char * src07,
  6078. threadgroup float * shared_values [[threadgroup(0)]],
  6079. uint3 tgpig[[threadgroup_position_in_grid]],
  6080. uint tiitg[[thread_index_in_threadgroup]],
  6081. uint tiisg[[thread_index_in_simdgroup]],
  6082. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6083. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6084. const int64_t bid = tgpig.z/(ne12*ne13);
  6085. tgpig.z = tgpig.z%(ne12*ne13);
  6086. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6087. kernel_mul_mv_iq4_nl_f32_impl(
  6088. src0[id],
  6089. (device const float *) (src1 + bid*nb11),
  6090. dst + bid*ne0,
  6091. ne00,
  6092. ne01,
  6093. ne02,
  6094. ne10,
  6095. ne12,
  6096. ne0,
  6097. ne1,
  6098. r2,
  6099. r3,
  6100. shared_values,
  6101. tgpig,
  6102. tiisg,
  6103. sgitg);
  6104. }