ggml-metal.metal 244 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081
  1. #include <metal_stdlib>
  2. #define GGML_COMMON_IMPL_METAL
  3. #include "ggml-common.h"
  4. using namespace metal;
  5. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  6. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  7. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  8. #define QK4_0 32
  9. #define QR4_0 2
  10. typedef struct {
  11. half d; // delta
  12. uint8_t qs[QK4_0 / 2]; // nibbles / quants
  13. } block_q4_0;
  14. #define QK4_1 32
  15. typedef struct {
  16. half d; // delta
  17. half m; // min
  18. uint8_t qs[QK4_1 / 2]; // nibbles / quants
  19. } block_q4_1;
  20. #define QK5_0 32
  21. typedef struct {
  22. half d; // delta
  23. uint8_t qh[4]; // 5-th bit of quants
  24. uint8_t qs[QK5_0 / 2]; // nibbles / quants
  25. } block_q5_0;
  26. #define QK5_1 32
  27. typedef struct {
  28. half d; // delta
  29. half m; // min
  30. uint8_t qh[4]; // 5-th bit of quants
  31. uint8_t qs[QK5_1 / 2]; // nibbles / quants
  32. } block_q5_1;
  33. #define QK8_0 32
  34. typedef struct {
  35. half d; // delta
  36. int8_t qs[QK8_0]; // quants
  37. } block_q8_0;
  38. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  39. enum ggml_sort_order {
  40. GGML_SORT_ASC,
  41. GGML_SORT_DESC,
  42. };
  43. // general-purpose kernel for addition, multiplication and division of two tensors
  44. // pros: works for non-contiguous tensors, supports broadcast across all dims
  45. // cons: not very efficient
  46. kernel void kernel_add(
  47. device const char * src0,
  48. device const char * src1,
  49. device char * dst,
  50. constant int64_t & ne00,
  51. constant int64_t & ne01,
  52. constant int64_t & ne02,
  53. constant int64_t & ne03,
  54. constant uint64_t & nb00,
  55. constant uint64_t & nb01,
  56. constant uint64_t & nb02,
  57. constant uint64_t & nb03,
  58. constant int64_t & ne10,
  59. constant int64_t & ne11,
  60. constant int64_t & ne12,
  61. constant int64_t & ne13,
  62. constant uint64_t & nb10,
  63. constant uint64_t & nb11,
  64. constant uint64_t & nb12,
  65. constant uint64_t & nb13,
  66. constant int64_t & ne0,
  67. constant int64_t & ne1,
  68. constant int64_t & ne2,
  69. constant int64_t & ne3,
  70. constant uint64_t & nb0,
  71. constant uint64_t & nb1,
  72. constant uint64_t & nb2,
  73. constant uint64_t & nb3,
  74. constant int64_t & offs,
  75. uint3 tgpig[[threadgroup_position_in_grid]],
  76. uint3 tpitg[[thread_position_in_threadgroup]],
  77. uint3 ntg[[threads_per_threadgroup]]) {
  78. const int64_t i03 = tgpig.z;
  79. const int64_t i02 = tgpig.y;
  80. const int64_t i01 = tgpig.x;
  81. const int64_t i13 = i03 % ne13;
  82. const int64_t i12 = i02 % ne12;
  83. const int64_t i11 = i01 % ne11;
  84. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  85. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  86. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  87. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  88. const int i10 = i0 % ne10;
  89. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  90. }
  91. }
  92. kernel void kernel_mul(
  93. device const char * src0,
  94. device const char * src1,
  95. device char * dst,
  96. constant int64_t & ne00,
  97. constant int64_t & ne01,
  98. constant int64_t & ne02,
  99. constant int64_t & ne03,
  100. constant uint64_t & nb00,
  101. constant uint64_t & nb01,
  102. constant uint64_t & nb02,
  103. constant uint64_t & nb03,
  104. constant int64_t & ne10,
  105. constant int64_t & ne11,
  106. constant int64_t & ne12,
  107. constant int64_t & ne13,
  108. constant uint64_t & nb10,
  109. constant uint64_t & nb11,
  110. constant uint64_t & nb12,
  111. constant uint64_t & nb13,
  112. constant int64_t & ne0,
  113. constant int64_t & ne1,
  114. constant int64_t & ne2,
  115. constant int64_t & ne3,
  116. constant uint64_t & nb0,
  117. constant uint64_t & nb1,
  118. constant uint64_t & nb2,
  119. constant uint64_t & nb3,
  120. uint3 tgpig[[threadgroup_position_in_grid]],
  121. uint3 tpitg[[thread_position_in_threadgroup]],
  122. uint3 ntg[[threads_per_threadgroup]]) {
  123. const int64_t i03 = tgpig.z;
  124. const int64_t i02 = tgpig.y;
  125. const int64_t i01 = tgpig.x;
  126. const int64_t i13 = i03 % ne13;
  127. const int64_t i12 = i02 % ne12;
  128. const int64_t i11 = i01 % ne11;
  129. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  130. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  131. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  132. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  133. const int i10 = i0 % ne10;
  134. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  135. }
  136. }
  137. kernel void kernel_div(
  138. device const char * src0,
  139. device const char * src1,
  140. device char * dst,
  141. constant int64_t & ne00,
  142. constant int64_t & ne01,
  143. constant int64_t & ne02,
  144. constant int64_t & ne03,
  145. constant uint64_t & nb00,
  146. constant uint64_t & nb01,
  147. constant uint64_t & nb02,
  148. constant uint64_t & nb03,
  149. constant int64_t & ne10,
  150. constant int64_t & ne11,
  151. constant int64_t & ne12,
  152. constant int64_t & ne13,
  153. constant uint64_t & nb10,
  154. constant uint64_t & nb11,
  155. constant uint64_t & nb12,
  156. constant uint64_t & nb13,
  157. constant int64_t & ne0,
  158. constant int64_t & ne1,
  159. constant int64_t & ne2,
  160. constant int64_t & ne3,
  161. constant uint64_t & nb0,
  162. constant uint64_t & nb1,
  163. constant uint64_t & nb2,
  164. constant uint64_t & nb3,
  165. uint3 tgpig[[threadgroup_position_in_grid]],
  166. uint3 tpitg[[thread_position_in_threadgroup]],
  167. uint3 ntg[[threads_per_threadgroup]]) {
  168. const int64_t i03 = tgpig.z;
  169. const int64_t i02 = tgpig.y;
  170. const int64_t i01 = tgpig.x;
  171. const int64_t i13 = i03 % ne13;
  172. const int64_t i12 = i02 % ne12;
  173. const int64_t i11 = i01 % ne11;
  174. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  175. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  176. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  177. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  178. const int i10 = i0 % ne10;
  179. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  180. }
  181. }
  182. // assumption: src1 is a row
  183. // broadcast src1 into src0
  184. kernel void kernel_add_row(
  185. device const float4 * src0,
  186. device const float4 * src1,
  187. device float4 * dst,
  188. constant uint64_t & nb [[buffer(28)]],
  189. uint tpig[[thread_position_in_grid]]) {
  190. dst[tpig] = src0[tpig] + src1[tpig % nb];
  191. }
  192. kernel void kernel_mul_row(
  193. device const float4 * src0,
  194. device const float4 * src1,
  195. device float4 * dst,
  196. constant uint64_t & nb [[buffer(28)]],
  197. uint tpig[[thread_position_in_grid]]) {
  198. dst[tpig] = src0[tpig] * src1[tpig % nb];
  199. }
  200. kernel void kernel_div_row(
  201. device const float4 * src0,
  202. device const float4 * src1,
  203. device float4 * dst,
  204. constant uint64_t & nb [[buffer(28)]],
  205. uint tpig[[thread_position_in_grid]]) {
  206. dst[tpig] = src0[tpig] / src1[tpig % nb];
  207. }
  208. kernel void kernel_scale(
  209. device const float * src0,
  210. device float * dst,
  211. constant float & scale,
  212. uint tpig[[thread_position_in_grid]]) {
  213. dst[tpig] = src0[tpig] * scale;
  214. }
  215. kernel void kernel_scale_4(
  216. device const float4 * src0,
  217. device float4 * dst,
  218. constant float & scale,
  219. uint tpig[[thread_position_in_grid]]) {
  220. dst[tpig] = src0[tpig] * scale;
  221. }
  222. kernel void kernel_relu(
  223. device const float * src0,
  224. device float * dst,
  225. uint tpig[[thread_position_in_grid]]) {
  226. dst[tpig] = max(0.0f, src0[tpig]);
  227. }
  228. kernel void kernel_tanh(
  229. device const float * src0,
  230. device float * dst,
  231. uint tpig[[thread_position_in_grid]]) {
  232. device const float & x = src0[tpig];
  233. dst[tpig] = precise::tanh(x);
  234. }
  235. constant float GELU_COEF_A = 0.044715f;
  236. constant float GELU_QUICK_COEF = -1.702f;
  237. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  238. kernel void kernel_gelu(
  239. device const float4 * src0,
  240. device float4 * dst,
  241. uint tpig[[thread_position_in_grid]]) {
  242. device const float4 & x = src0[tpig];
  243. // BEWARE !!!
  244. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  245. // This was observed with Falcon 7B and 40B models
  246. //
  247. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  248. }
  249. kernel void kernel_gelu_quick(
  250. device const float4 * src0,
  251. device float4 * dst,
  252. uint tpig[[thread_position_in_grid]]) {
  253. device const float4 & x = src0[tpig];
  254. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  255. }
  256. kernel void kernel_silu(
  257. device const float4 * src0,
  258. device float4 * dst,
  259. uint tpig[[thread_position_in_grid]]) {
  260. device const float4 & x = src0[tpig];
  261. dst[tpig] = x / (1.0f + exp(-x));
  262. }
  263. kernel void kernel_sqr(
  264. device const float * src0,
  265. device float * dst,
  266. uint tpig[[thread_position_in_grid]]) {
  267. dst[tpig] = src0[tpig] * src0[tpig];
  268. }
  269. kernel void kernel_sum_rows(
  270. device const float * src0,
  271. device float * dst,
  272. constant int64_t & ne00,
  273. constant int64_t & ne01,
  274. constant int64_t & ne02,
  275. constant int64_t & ne03,
  276. constant uint64_t & nb00,
  277. constant uint64_t & nb01,
  278. constant uint64_t & nb02,
  279. constant uint64_t & nb03,
  280. constant int64_t & ne10,
  281. constant int64_t & ne11,
  282. constant int64_t & ne12,
  283. constant int64_t & ne13,
  284. constant uint64_t & nb10,
  285. constant uint64_t & nb11,
  286. constant uint64_t & nb12,
  287. constant uint64_t & nb13,
  288. constant int64_t & ne0,
  289. constant int64_t & ne1,
  290. constant int64_t & ne2,
  291. constant int64_t & ne3,
  292. constant uint64_t & nb0,
  293. constant uint64_t & nb1,
  294. constant uint64_t & nb2,
  295. constant uint64_t & nb3,
  296. uint3 tpig[[thread_position_in_grid]]) {
  297. int64_t i3 = tpig.z;
  298. int64_t i2 = tpig.y;
  299. int64_t i1 = tpig.x;
  300. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  301. return;
  302. }
  303. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  304. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  305. float row_sum = 0;
  306. for (int64_t i0 = 0; i0 < ne00; i0++) {
  307. row_sum += src_row[i0];
  308. }
  309. dst_row[0] = row_sum;
  310. }
  311. kernel void kernel_soft_max(
  312. device const float * src0,
  313. device const float * src1,
  314. device const float * src2,
  315. device float * dst,
  316. constant int64_t & ne00,
  317. constant int64_t & ne01,
  318. constant int64_t & ne02,
  319. constant float & scale,
  320. constant float & max_bias,
  321. constant float & m0,
  322. constant float & m1,
  323. constant uint32_t & n_head_log2,
  324. threadgroup float * buf [[threadgroup(0)]],
  325. uint tgpig[[threadgroup_position_in_grid]],
  326. uint tpitg[[thread_position_in_threadgroup]],
  327. uint sgitg[[simdgroup_index_in_threadgroup]],
  328. uint tiisg[[thread_index_in_simdgroup]],
  329. uint ntg[[threads_per_threadgroup]]) {
  330. const int64_t i03 = (tgpig) / (ne02*ne01);
  331. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  332. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  333. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  334. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  335. device const float * ppos = src2 != src0 ? src2 : nullptr;
  336. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  337. float slope = 0.0f;
  338. // ALiBi
  339. if (max_bias > 0.0f) {
  340. const int64_t h = i02;
  341. const float base = h < n_head_log2 ? m0 : m1;
  342. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  343. slope = pow(base, exp);
  344. }
  345. // parallel max
  346. float lmax = -INFINITY;
  347. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  348. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  349. }
  350. // find the max value in the block
  351. float max_val = simd_max(lmax);
  352. if (ntg > N_SIMDWIDTH) {
  353. if (sgitg == 0) {
  354. buf[tiisg] = -INFINITY;
  355. }
  356. threadgroup_barrier(mem_flags::mem_threadgroup);
  357. if (tiisg == 0) {
  358. buf[sgitg] = max_val;
  359. }
  360. threadgroup_barrier(mem_flags::mem_threadgroup);
  361. max_val = buf[tiisg];
  362. max_val = simd_max(max_val);
  363. }
  364. // parallel sum
  365. float lsum = 0.0f;
  366. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  367. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  368. lsum += exp_psrc0;
  369. pdst[i00] = exp_psrc0;
  370. }
  371. // This barrier fixes a failing test
  372. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  373. threadgroup_barrier(mem_flags::mem_none);
  374. float sum = simd_sum(lsum);
  375. if (ntg > N_SIMDWIDTH) {
  376. if (sgitg == 0) {
  377. buf[tiisg] = 0.0f;
  378. }
  379. threadgroup_barrier(mem_flags::mem_threadgroup);
  380. if (tiisg == 0) {
  381. buf[sgitg] = sum;
  382. }
  383. threadgroup_barrier(mem_flags::mem_threadgroup);
  384. sum = buf[tiisg];
  385. sum = simd_sum(sum);
  386. }
  387. const float inv_sum = 1.0f/sum;
  388. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  389. pdst[i00] *= inv_sum;
  390. }
  391. }
  392. kernel void kernel_soft_max_4(
  393. device const float * src0,
  394. device const float * src1,
  395. device const float * src2,
  396. device float * dst,
  397. constant int64_t & ne00,
  398. constant int64_t & ne01,
  399. constant int64_t & ne02,
  400. constant float & scale,
  401. constant float & max_bias,
  402. constant float & m0,
  403. constant float & m1,
  404. constant uint32_t & n_head_log2,
  405. threadgroup float * buf [[threadgroup(0)]],
  406. uint tgpig[[threadgroup_position_in_grid]],
  407. uint tpitg[[thread_position_in_threadgroup]],
  408. uint sgitg[[simdgroup_index_in_threadgroup]],
  409. uint tiisg[[thread_index_in_simdgroup]],
  410. uint ntg[[threads_per_threadgroup]]) {
  411. const int64_t i03 = (tgpig) / (ne02*ne01);
  412. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  413. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  414. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  415. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  416. device const float4 * ppos = src2 != src0 ? (device const float4 *)(src2) : nullptr;
  417. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  418. float slope = 0.0f;
  419. if (max_bias > 0.0f) {
  420. const int64_t h = i02;
  421. const float base = h < n_head_log2 ? m0 : m1;
  422. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  423. slope = pow(base, exp);
  424. }
  425. // parallel max
  426. float4 lmax4 = -INFINITY;
  427. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  428. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  429. }
  430. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  431. float max_val = simd_max(lmax);
  432. if (ntg > N_SIMDWIDTH) {
  433. if (sgitg == 0) {
  434. buf[tiisg] = -INFINITY;
  435. }
  436. threadgroup_barrier(mem_flags::mem_threadgroup);
  437. if (tiisg == 0) {
  438. buf[sgitg] = max_val;
  439. }
  440. threadgroup_barrier(mem_flags::mem_threadgroup);
  441. max_val = buf[tiisg];
  442. max_val = simd_max(max_val);
  443. }
  444. // parallel sum
  445. float4 lsum4 = 0.0f;
  446. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  447. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  448. lsum4 += exp_psrc4;
  449. pdst4[i00] = exp_psrc4;
  450. }
  451. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  452. // This barrier fixes a failing test
  453. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  454. threadgroup_barrier(mem_flags::mem_none);
  455. float sum = simd_sum(lsum);
  456. if (ntg > N_SIMDWIDTH) {
  457. if (sgitg == 0) {
  458. buf[tiisg] = 0.0f;
  459. }
  460. threadgroup_barrier(mem_flags::mem_threadgroup);
  461. if (tiisg == 0) {
  462. buf[sgitg] = sum;
  463. }
  464. threadgroup_barrier(mem_flags::mem_threadgroup);
  465. sum = buf[tiisg];
  466. sum = simd_sum(sum);
  467. }
  468. const float inv_sum = 1.0f/sum;
  469. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  470. pdst4[i00] *= inv_sum;
  471. }
  472. }
  473. kernel void kernel_diag_mask_inf(
  474. device const float * src0,
  475. device float * dst,
  476. constant int64_t & ne00,
  477. constant int64_t & ne01,
  478. constant int & n_past,
  479. uint3 tpig[[thread_position_in_grid]]) {
  480. const int64_t i02 = tpig[2];
  481. const int64_t i01 = tpig[1];
  482. const int64_t i00 = tpig[0];
  483. if (i00 > n_past + i01) {
  484. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  485. } else {
  486. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  487. }
  488. }
  489. kernel void kernel_diag_mask_inf_8(
  490. device const float4 * src0,
  491. device float4 * dst,
  492. constant int64_t & ne00,
  493. constant int64_t & ne01,
  494. constant int & n_past,
  495. uint3 tpig[[thread_position_in_grid]]) {
  496. const int64_t i = 2*tpig[0];
  497. dst[i+0] = src0[i+0];
  498. dst[i+1] = src0[i+1];
  499. int64_t i4 = 4*i;
  500. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  501. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  502. const int64_t i00 = i4;
  503. for (int k = 3; k >= 0; --k) {
  504. if (i00 + 4 + k <= n_past + i01) {
  505. break;
  506. }
  507. dst[i+1][k] = -INFINITY;
  508. if (i00 + k > n_past + i01) {
  509. dst[i][k] = -INFINITY;
  510. }
  511. }
  512. }
  513. kernel void kernel_norm(
  514. device const void * src0,
  515. device float * dst,
  516. constant int64_t & ne00,
  517. constant uint64_t & nb01,
  518. constant float & eps,
  519. threadgroup float * sum [[threadgroup(0)]],
  520. uint tgpig[[threadgroup_position_in_grid]],
  521. uint tpitg[[thread_position_in_threadgroup]],
  522. uint ntg[[threads_per_threadgroup]]) {
  523. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  524. // MEAN
  525. // parallel sum
  526. sum[tpitg] = 0.0f;
  527. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  528. sum[tpitg] += x[i00];
  529. }
  530. // reduce
  531. threadgroup_barrier(mem_flags::mem_threadgroup);
  532. for (uint i = ntg/2; i > 0; i /= 2) {
  533. if (tpitg < i) {
  534. sum[tpitg] += sum[tpitg + i];
  535. }
  536. threadgroup_barrier(mem_flags::mem_threadgroup);
  537. }
  538. const float mean = sum[0] / ne00;
  539. // recenter and VARIANCE
  540. threadgroup_barrier(mem_flags::mem_threadgroup);
  541. device float * y = dst + tgpig*ne00;
  542. sum[tpitg] = 0.0f;
  543. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  544. y[i00] = x[i00] - mean;
  545. sum[tpitg] += y[i00] * y[i00];
  546. }
  547. // reduce
  548. threadgroup_barrier(mem_flags::mem_threadgroup);
  549. for (uint i = ntg/2; i > 0; i /= 2) {
  550. if (tpitg < i) {
  551. sum[tpitg] += sum[tpitg + i];
  552. }
  553. threadgroup_barrier(mem_flags::mem_threadgroup);
  554. }
  555. const float variance = sum[0] / ne00;
  556. const float scale = 1.0f/sqrt(variance + eps);
  557. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  558. y[i00] = y[i00] * scale;
  559. }
  560. }
  561. kernel void kernel_rms_norm(
  562. device const void * src0,
  563. device float * dst,
  564. constant int64_t & ne00,
  565. constant uint64_t & nb01,
  566. constant float & eps,
  567. threadgroup float * buf [[threadgroup(0)]],
  568. uint tgpig[[threadgroup_position_in_grid]],
  569. uint tpitg[[thread_position_in_threadgroup]],
  570. uint sgitg[[simdgroup_index_in_threadgroup]],
  571. uint tiisg[[thread_index_in_simdgroup]],
  572. uint ntg[[threads_per_threadgroup]]) {
  573. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  574. float4 sumf = 0;
  575. float all_sum = 0;
  576. // parallel sum
  577. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  578. sumf += x[i00] * x[i00];
  579. }
  580. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  581. all_sum = simd_sum(all_sum);
  582. if (ntg > N_SIMDWIDTH) {
  583. if (sgitg == 0) {
  584. buf[tiisg] = 0.0f;
  585. }
  586. threadgroup_barrier(mem_flags::mem_threadgroup);
  587. if (tiisg == 0) {
  588. buf[sgitg] = all_sum;
  589. }
  590. threadgroup_barrier(mem_flags::mem_threadgroup);
  591. all_sum = buf[tiisg];
  592. all_sum = simd_sum(all_sum);
  593. }
  594. const float mean = all_sum/ne00;
  595. const float scale = 1.0f/sqrt(mean + eps);
  596. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  597. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  598. y[i00] = x[i00] * scale;
  599. }
  600. }
  601. kernel void kernel_group_norm(
  602. device const float * src0,
  603. device float * dst,
  604. constant int64_t & ne00,
  605. constant int64_t & ne01,
  606. constant int64_t & ne02,
  607. constant uint64_t & nb00,
  608. constant uint64_t & nb01,
  609. constant uint64_t & nb02,
  610. constant int32_t & n_groups,
  611. constant float & eps,
  612. threadgroup float * buf [[threadgroup(0)]],
  613. uint tgpig[[threadgroup_position_in_grid]],
  614. uint tpitg[[thread_position_in_threadgroup]],
  615. uint sgitg[[simdgroup_index_in_threadgroup]],
  616. uint tiisg[[thread_index_in_simdgroup]],
  617. uint ntg[[threads_per_threadgroup]]) {
  618. const int64_t ne = ne00*ne01*ne02;
  619. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  620. int start = tgpig * gs;
  621. int end = start + gs;
  622. start += tpitg;
  623. if (end >= ne) {
  624. end = ne;
  625. }
  626. float tmp = 0.0f; // partial sum for thread in warp
  627. for (int j = start; j < end; j += ntg) {
  628. tmp += src0[j];
  629. }
  630. threadgroup_barrier(mem_flags::mem_threadgroup);
  631. tmp = simd_sum(tmp);
  632. if (ntg > N_SIMDWIDTH) {
  633. if (sgitg == 0) {
  634. buf[tiisg] = 0.0f;
  635. }
  636. threadgroup_barrier(mem_flags::mem_threadgroup);
  637. if (tiisg == 0) {
  638. buf[sgitg] = tmp;
  639. }
  640. threadgroup_barrier(mem_flags::mem_threadgroup);
  641. tmp = buf[tiisg];
  642. tmp = simd_sum(tmp);
  643. }
  644. const float mean = tmp / gs;
  645. tmp = 0.0f;
  646. for (int j = start; j < end; j += ntg) {
  647. float xi = src0[j] - mean;
  648. dst[j] = xi;
  649. tmp += xi * xi;
  650. }
  651. tmp = simd_sum(tmp);
  652. if (ntg > N_SIMDWIDTH) {
  653. if (sgitg == 0) {
  654. buf[tiisg] = 0.0f;
  655. }
  656. threadgroup_barrier(mem_flags::mem_threadgroup);
  657. if (tiisg == 0) {
  658. buf[sgitg] = tmp;
  659. }
  660. threadgroup_barrier(mem_flags::mem_threadgroup);
  661. tmp = buf[tiisg];
  662. tmp = simd_sum(tmp);
  663. }
  664. const float variance = tmp / gs;
  665. const float scale = 1.0f/sqrt(variance + eps);
  666. for (int j = start; j < end; j += ntg) {
  667. dst[j] *= scale;
  668. }
  669. }
  670. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  671. // il indicates where the q4 quants begin (0 or QK4_0/4)
  672. // we assume that the yl's have been multiplied with the appropriate scale factor
  673. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  674. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  675. float d = qb_curr->d;
  676. float2 acc = 0.f;
  677. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  678. for (int i = 0; i < 8; i+=2) {
  679. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  680. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  681. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  682. + yl[i + 9] * (qs[i / 2] & 0xF000);
  683. }
  684. return d * (sumy * -8.f + acc[0] + acc[1]);
  685. }
  686. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  687. // il indicates where the q4 quants begin (0 or QK4_0/4)
  688. // we assume that the yl's have been multiplied with the appropriate scale factor
  689. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  690. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  691. float d = qb_curr->d;
  692. float m = qb_curr->m;
  693. float2 acc = 0.f;
  694. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  695. for (int i = 0; i < 8; i+=2) {
  696. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  697. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  698. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  699. + yl[i + 9] * (qs[i / 2] & 0xF000);
  700. }
  701. return d * (acc[0] + acc[1]) + sumy * m;
  702. }
  703. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  704. // il indicates where the q5 quants begin (0 or QK5_0/4)
  705. // we assume that the yl's have been multiplied with the appropriate scale factor
  706. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  707. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  708. float d = qb_curr->d;
  709. float2 acc = 0.f;
  710. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  711. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  712. for (int i = 0; i < 8; i+=2) {
  713. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  714. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  715. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  716. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  717. }
  718. return d * (sumy * -16.f + acc[0] + acc[1]);
  719. }
  720. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  721. // il indicates where the q5 quants begin (0 or QK5_1/4)
  722. // we assume that the yl's have been multiplied with the appropriate scale factor
  723. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  724. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  725. float d = qb_curr->d;
  726. float m = qb_curr->m;
  727. float2 acc = 0.f;
  728. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  729. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  730. for (int i = 0; i < 8; i+=2) {
  731. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  732. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  733. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  734. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  735. }
  736. return d * (acc[0] + acc[1]) + sumy * m;
  737. }
  738. // putting them in the kernel cause a significant performance penalty
  739. #define N_DST 4 // each SIMD group works on 4 rows
  740. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  741. //Note: This is a template, but strictly speaking it only applies to
  742. // quantizations where the block size is 32. It also does not
  743. // guard against the number of rows not being divisible by
  744. // N_DST, so this is another explicit assumption of the implementation.
  745. template<typename block_q_type, int nr, int nsg, int nw>
  746. void mul_vec_q_n_f32_impl(
  747. device const void * src0,
  748. device const float * src1,
  749. device float * dst,
  750. int64_t ne00,
  751. int64_t ne01,
  752. int64_t ne02,
  753. int64_t ne10,
  754. int64_t ne12,
  755. int64_t ne0,
  756. int64_t ne1,
  757. uint r2,
  758. uint r3,
  759. uint3 tgpig, uint tiisg, uint sgitg) {
  760. const int nb = ne00/QK4_0;
  761. const int r0 = tgpig.x;
  762. const int r1 = tgpig.y;
  763. const int im = tgpig.z;
  764. const int first_row = (r0 * nsg + sgitg) * nr;
  765. const uint i12 = im%ne12;
  766. const uint i13 = im/ne12;
  767. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  768. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  769. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  770. float yl[16]; // src1 vector cache
  771. float sumf[nr] = {0.f};
  772. const int ix = (tiisg/2);
  773. const int il = (tiisg%2)*8;
  774. device const float * yb = y + ix * QK4_0 + il;
  775. // each thread in a SIMD group deals with half a block.
  776. for (int ib = ix; ib < nb; ib += nw/2) {
  777. float sumy = 0;
  778. for (int i = 0; i < 8; i += 2) {
  779. sumy += yb[i] + yb[i+1];
  780. yl[i+0] = yb[i+ 0];
  781. yl[i+1] = yb[i+ 1]/256.f;
  782. sumy += yb[i+16] + yb[i+17];
  783. yl[i+8] = yb[i+16]/16.f;
  784. yl[i+9] = yb[i+17]/4096.f;
  785. }
  786. for (int row = 0; row < nr; row++) {
  787. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  788. }
  789. yb += QK4_0 * 16;
  790. }
  791. for (int row = 0; row < nr; ++row) {
  792. const float tot = simd_sum(sumf[row]);
  793. if (tiisg == 0 && first_row + row < ne01) {
  794. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  795. }
  796. }
  797. }
  798. kernel void kernel_mul_mv_q4_0_f32(
  799. device const void * src0,
  800. device const float * src1,
  801. device float * dst,
  802. constant int64_t & ne00,
  803. constant int64_t & ne01,
  804. constant int64_t & ne02,
  805. constant uint64_t & nb00,
  806. constant uint64_t & nb01,
  807. constant uint64_t & nb02,
  808. constant int64_t & ne10,
  809. constant int64_t & ne11,
  810. constant int64_t & ne12,
  811. constant uint64_t & nb10,
  812. constant uint64_t & nb11,
  813. constant uint64_t & nb12,
  814. constant int64_t & ne0,
  815. constant int64_t & ne1,
  816. constant uint & r2,
  817. constant uint & r3,
  818. uint3 tgpig[[threadgroup_position_in_grid]],
  819. uint tiisg[[thread_index_in_simdgroup]],
  820. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  821. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  822. }
  823. kernel void kernel_mul_mv_q4_1_f32(
  824. device const void * src0,
  825. device const float * src1,
  826. device float * dst,
  827. constant int64_t & ne00,
  828. constant int64_t & ne01,
  829. constant int64_t & ne02,
  830. constant uint64_t & nb00,
  831. constant uint64_t & nb01,
  832. constant uint64_t & nb02,
  833. constant int64_t & ne10,
  834. constant int64_t & ne11,
  835. constant int64_t & ne12,
  836. constant uint64_t & nb10,
  837. constant uint64_t & nb11,
  838. constant uint64_t & nb12,
  839. constant int64_t & ne0,
  840. constant int64_t & ne1,
  841. constant uint & r2,
  842. constant uint & r3,
  843. uint3 tgpig[[threadgroup_position_in_grid]],
  844. uint tiisg[[thread_index_in_simdgroup]],
  845. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  846. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  847. }
  848. kernel void kernel_mul_mv_q5_0_f32(
  849. device const void * src0,
  850. device const float * src1,
  851. device float * dst,
  852. constant int64_t & ne00,
  853. constant int64_t & ne01,
  854. constant int64_t & ne02,
  855. constant uint64_t & nb00,
  856. constant uint64_t & nb01,
  857. constant uint64_t & nb02,
  858. constant int64_t & ne10,
  859. constant int64_t & ne11,
  860. constant int64_t & ne12,
  861. constant uint64_t & nb10,
  862. constant uint64_t & nb11,
  863. constant uint64_t & nb12,
  864. constant int64_t & ne0,
  865. constant int64_t & ne1,
  866. constant uint & r2,
  867. constant uint & r3,
  868. uint3 tgpig[[threadgroup_position_in_grid]],
  869. uint tiisg[[thread_index_in_simdgroup]],
  870. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  871. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  872. }
  873. kernel void kernel_mul_mv_q5_1_f32(
  874. device const void * src0,
  875. device const float * src1,
  876. device float * dst,
  877. constant int64_t & ne00,
  878. constant int64_t & ne01,
  879. constant int64_t & ne02,
  880. constant uint64_t & nb00,
  881. constant uint64_t & nb01,
  882. constant uint64_t & nb02,
  883. constant int64_t & ne10,
  884. constant int64_t & ne11,
  885. constant int64_t & ne12,
  886. constant uint64_t & nb10,
  887. constant uint64_t & nb11,
  888. constant uint64_t & nb12,
  889. constant int64_t & ne0,
  890. constant int64_t & ne1,
  891. constant uint & r2,
  892. constant uint & r3,
  893. uint3 tgpig[[threadgroup_position_in_grid]],
  894. uint tiisg[[thread_index_in_simdgroup]],
  895. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  896. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  897. }
  898. #define NB_Q8_0 8
  899. void kernel_mul_mv_q8_0_f32_impl(
  900. device const void * src0,
  901. device const float * src1,
  902. device float * dst,
  903. constant int64_t & ne00,
  904. constant int64_t & ne01,
  905. constant int64_t & ne02,
  906. constant int64_t & ne10,
  907. constant int64_t & ne12,
  908. constant int64_t & ne0,
  909. constant int64_t & ne1,
  910. constant uint & r2,
  911. constant uint & r3,
  912. uint3 tgpig[[threadgroup_position_in_grid]],
  913. uint tiisg[[thread_index_in_simdgroup]],
  914. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  915. const int nr = N_DST;
  916. const int nsg = N_SIMDGROUP;
  917. const int nw = N_SIMDWIDTH;
  918. const int nb = ne00/QK8_0;
  919. const int r0 = tgpig.x;
  920. const int r1 = tgpig.y;
  921. const int im = tgpig.z;
  922. const int first_row = (r0 * nsg + sgitg) * nr;
  923. const uint i12 = im%ne12;
  924. const uint i13 = im/ne12;
  925. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  926. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  927. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  928. float yl[NB_Q8_0];
  929. float sumf[nr]={0.f};
  930. const int ix = tiisg/4;
  931. const int il = tiisg%4;
  932. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  933. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  934. for (int ib = ix; ib < nb; ib += nw/4) {
  935. for (int i = 0; i < NB_Q8_0; ++i) {
  936. yl[i] = yb[i];
  937. }
  938. for (int row = 0; row < nr; row++) {
  939. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  940. float sumq = 0.f;
  941. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  942. sumq += qs[iq] * yl[iq];
  943. }
  944. sumf[row] += sumq*x[ib+row*nb].d;
  945. }
  946. yb += NB_Q8_0 * nw;
  947. }
  948. for (int row = 0; row < nr; ++row) {
  949. const float tot = simd_sum(sumf[row]);
  950. if (tiisg == 0 && first_row + row < ne01) {
  951. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  952. }
  953. }
  954. }
  955. [[host_name("kernel_mul_mv_q8_0_f32")]]
  956. kernel void kernel_mul_mv_q8_0_f32(
  957. device const void * src0,
  958. device const float * src1,
  959. device float * dst,
  960. constant int64_t & ne00,
  961. constant int64_t & ne01,
  962. constant int64_t & ne02,
  963. constant uint64_t & nb00,
  964. constant uint64_t & nb01,
  965. constant uint64_t & nb02,
  966. constant int64_t & ne10,
  967. constant int64_t & ne11,
  968. constant int64_t & ne12,
  969. constant uint64_t & nb10,
  970. constant uint64_t & nb11,
  971. constant uint64_t & nb12,
  972. constant int64_t & ne0,
  973. constant int64_t & ne1,
  974. constant uint & r2,
  975. constant uint & r3,
  976. uint3 tgpig[[threadgroup_position_in_grid]],
  977. uint tiisg[[thread_index_in_simdgroup]],
  978. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  979. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  980. }
  981. #define N_F32_F32 4
  982. void kernel_mul_mv_f32_f32_impl(
  983. device const char * src0,
  984. device const char * src1,
  985. device float * dst,
  986. constant int64_t & ne00,
  987. constant int64_t & ne01,
  988. constant int64_t & ne02,
  989. constant uint64_t & nb00,
  990. constant uint64_t & nb01,
  991. constant uint64_t & nb02,
  992. constant int64_t & ne10,
  993. constant int64_t & ne11,
  994. constant int64_t & ne12,
  995. constant uint64_t & nb10,
  996. constant uint64_t & nb11,
  997. constant uint64_t & nb12,
  998. constant int64_t & ne0,
  999. constant int64_t & ne1,
  1000. constant uint & r2,
  1001. constant uint & r3,
  1002. uint3 tgpig[[threadgroup_position_in_grid]],
  1003. uint tiisg[[thread_index_in_simdgroup]]) {
  1004. const int64_t r0 = tgpig.x;
  1005. const int64_t rb = tgpig.y*N_F32_F32;
  1006. const int64_t im = tgpig.z;
  1007. const uint i12 = im%ne12;
  1008. const uint i13 = im/ne12;
  1009. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1010. device const float * x = (device const float *) (src0 + offset0);
  1011. if (ne00 < 128) {
  1012. for (int row = 0; row < N_F32_F32; ++row) {
  1013. int r1 = rb + row;
  1014. if (r1 >= ne11) {
  1015. break;
  1016. }
  1017. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1018. float sumf = 0;
  1019. for (int i = tiisg; i < ne00; i += 32) {
  1020. sumf += (float) x[i] * (float) y[i];
  1021. }
  1022. float all_sum = simd_sum(sumf);
  1023. if (tiisg == 0) {
  1024. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1025. }
  1026. }
  1027. } else {
  1028. device const float4 * x4 = (device const float4 *)x;
  1029. for (int row = 0; row < N_F32_F32; ++row) {
  1030. int r1 = rb + row;
  1031. if (r1 >= ne11) {
  1032. break;
  1033. }
  1034. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1035. device const float4 * y4 = (device const float4 *) y;
  1036. float sumf = 0;
  1037. for (int i = tiisg; i < ne00/4; i += 32) {
  1038. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1039. }
  1040. float all_sum = simd_sum(sumf);
  1041. if (tiisg == 0) {
  1042. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1043. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1044. }
  1045. }
  1046. }
  1047. }
  1048. [[host_name("kernel_mul_mv_f32_f32")]]
  1049. kernel void kernel_mul_mv_f32_f32(
  1050. device const char * src0,
  1051. device const char * src1,
  1052. device float * dst,
  1053. constant int64_t & ne00,
  1054. constant int64_t & ne01,
  1055. constant int64_t & ne02,
  1056. constant uint64_t & nb00,
  1057. constant uint64_t & nb01,
  1058. constant uint64_t & nb02,
  1059. constant int64_t & ne10,
  1060. constant int64_t & ne11,
  1061. constant int64_t & ne12,
  1062. constant uint64_t & nb10,
  1063. constant uint64_t & nb11,
  1064. constant uint64_t & nb12,
  1065. constant int64_t & ne0,
  1066. constant int64_t & ne1,
  1067. constant uint & r2,
  1068. constant uint & r3,
  1069. uint3 tgpig[[threadgroup_position_in_grid]],
  1070. uint tiisg[[thread_index_in_simdgroup]]) {
  1071. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1072. }
  1073. #define N_F16_F16 4
  1074. kernel void kernel_mul_mv_f16_f16(
  1075. device const char * src0,
  1076. device const char * src1,
  1077. device float * dst,
  1078. constant int64_t & ne00,
  1079. constant int64_t & ne01,
  1080. constant int64_t & ne02,
  1081. constant uint64_t & nb00,
  1082. constant uint64_t & nb01,
  1083. constant uint64_t & nb02,
  1084. constant int64_t & ne10,
  1085. constant int64_t & ne11,
  1086. constant int64_t & ne12,
  1087. constant uint64_t & nb10,
  1088. constant uint64_t & nb11,
  1089. constant uint64_t & nb12,
  1090. constant int64_t & ne0,
  1091. constant int64_t & ne1,
  1092. constant uint & r2,
  1093. constant uint & r3,
  1094. uint3 tgpig[[threadgroup_position_in_grid]],
  1095. uint tiisg[[thread_index_in_simdgroup]]) {
  1096. const int64_t r0 = tgpig.x;
  1097. const int64_t rb = tgpig.y*N_F16_F16;
  1098. const int64_t im = tgpig.z;
  1099. const uint i12 = im%ne12;
  1100. const uint i13 = im/ne12;
  1101. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1102. device const half * x = (device const half *) (src0 + offset0);
  1103. if (ne00 < 128) {
  1104. for (int row = 0; row < N_F16_F16; ++row) {
  1105. int r1 = rb + row;
  1106. if (r1 >= ne11) {
  1107. break;
  1108. }
  1109. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1110. float sumf = 0;
  1111. for (int i = tiisg; i < ne00; i += 32) {
  1112. sumf += (half) x[i] * (half) y[i];
  1113. }
  1114. float all_sum = simd_sum(sumf);
  1115. if (tiisg == 0) {
  1116. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1117. }
  1118. }
  1119. } else {
  1120. device const half4 * x4 = (device const half4 *)x;
  1121. for (int row = 0; row < N_F16_F16; ++row) {
  1122. int r1 = rb + row;
  1123. if (r1 >= ne11) {
  1124. break;
  1125. }
  1126. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1127. device const half4 * y4 = (device const half4 *) y;
  1128. float sumf = 0;
  1129. for (int i = tiisg; i < ne00/4; i += 32) {
  1130. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1131. }
  1132. float all_sum = simd_sum(sumf);
  1133. if (tiisg == 0) {
  1134. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1135. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1136. }
  1137. }
  1138. }
  1139. }
  1140. void kernel_mul_mv_f16_f32_1row_impl(
  1141. device const char * src0,
  1142. device const char * src1,
  1143. device float * dst,
  1144. constant int64_t & ne00,
  1145. constant int64_t & ne01,
  1146. constant int64_t & ne02,
  1147. constant uint64_t & nb00,
  1148. constant uint64_t & nb01,
  1149. constant uint64_t & nb02,
  1150. constant int64_t & ne10,
  1151. constant int64_t & ne11,
  1152. constant int64_t & ne12,
  1153. constant uint64_t & nb10,
  1154. constant uint64_t & nb11,
  1155. constant uint64_t & nb12,
  1156. constant int64_t & ne0,
  1157. constant int64_t & ne1,
  1158. constant uint & r2,
  1159. constant uint & r3,
  1160. uint3 tgpig[[threadgroup_position_in_grid]],
  1161. uint tiisg[[thread_index_in_simdgroup]]) {
  1162. const int64_t r0 = tgpig.x;
  1163. const int64_t r1 = tgpig.y;
  1164. const int64_t im = tgpig.z;
  1165. const uint i12 = im%ne12;
  1166. const uint i13 = im/ne12;
  1167. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1168. device const half * x = (device const half *) (src0 + offset0);
  1169. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1170. float sumf = 0;
  1171. if (ne00 < 128) {
  1172. for (int i = tiisg; i < ne00; i += 32) {
  1173. sumf += (float) x[i] * (float) y[i];
  1174. }
  1175. float all_sum = simd_sum(sumf);
  1176. if (tiisg == 0) {
  1177. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1178. }
  1179. } else {
  1180. device const half4 * x4 = (device const half4 *) x;
  1181. device const float4 * y4 = (device const float4 *) y;
  1182. for (int i = tiisg; i < ne00/4; i += 32) {
  1183. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1184. }
  1185. float all_sum = simd_sum(sumf);
  1186. if (tiisg == 0) {
  1187. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1188. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1189. }
  1190. }
  1191. }
  1192. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1193. kernel void kernel_mul_mv_f16_f32_1row(
  1194. device const char * src0,
  1195. device const char * src1,
  1196. device float * dst,
  1197. constant int64_t & ne00,
  1198. constant int64_t & ne01,
  1199. constant int64_t & ne02,
  1200. constant uint64_t & nb00,
  1201. constant uint64_t & nb01,
  1202. constant uint64_t & nb02,
  1203. constant int64_t & ne10,
  1204. constant int64_t & ne11,
  1205. constant int64_t & ne12,
  1206. constant uint64_t & nb10,
  1207. constant uint64_t & nb11,
  1208. constant uint64_t & nb12,
  1209. constant int64_t & ne0,
  1210. constant int64_t & ne1,
  1211. constant uint & r2,
  1212. constant uint & r3,
  1213. uint3 tgpig[[threadgroup_position_in_grid]],
  1214. uint tiisg[[thread_index_in_simdgroup]]) {
  1215. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1216. }
  1217. #define N_F16_F32 4
  1218. void kernel_mul_mv_f16_f32_impl(
  1219. device const char * src0,
  1220. device const char * src1,
  1221. device float * dst,
  1222. constant int64_t & ne00,
  1223. constant int64_t & ne01,
  1224. constant int64_t & ne02,
  1225. constant uint64_t & nb00,
  1226. constant uint64_t & nb01,
  1227. constant uint64_t & nb02,
  1228. constant int64_t & ne10,
  1229. constant int64_t & ne11,
  1230. constant int64_t & ne12,
  1231. constant uint64_t & nb10,
  1232. constant uint64_t & nb11,
  1233. constant uint64_t & nb12,
  1234. constant int64_t & ne0,
  1235. constant int64_t & ne1,
  1236. constant uint & r2,
  1237. constant uint & r3,
  1238. uint3 tgpig[[threadgroup_position_in_grid]],
  1239. uint tiisg[[thread_index_in_simdgroup]]) {
  1240. const int64_t r0 = tgpig.x;
  1241. const int64_t rb = tgpig.y*N_F16_F32;
  1242. const int64_t im = tgpig.z;
  1243. const uint i12 = im%ne12;
  1244. const uint i13 = im/ne12;
  1245. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1246. device const half * x = (device const half *) (src0 + offset0);
  1247. if (ne00 < 128) {
  1248. for (int row = 0; row < N_F16_F32; ++row) {
  1249. int r1 = rb + row;
  1250. if (r1 >= ne11) {
  1251. break;
  1252. }
  1253. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1254. float sumf = 0;
  1255. for (int i = tiisg; i < ne00; i += 32) {
  1256. sumf += (float) x[i] * (float) y[i];
  1257. }
  1258. float all_sum = simd_sum(sumf);
  1259. if (tiisg == 0) {
  1260. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1261. }
  1262. }
  1263. } else {
  1264. device const half4 * x4 = (device const half4 *)x;
  1265. for (int row = 0; row < N_F16_F32; ++row) {
  1266. int r1 = rb + row;
  1267. if (r1 >= ne11) {
  1268. break;
  1269. }
  1270. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1271. device const float4 * y4 = (device const float4 *) y;
  1272. float sumf = 0;
  1273. for (int i = tiisg; i < ne00/4; i += 32) {
  1274. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1275. }
  1276. float all_sum = simd_sum(sumf);
  1277. if (tiisg == 0) {
  1278. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1279. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1280. }
  1281. }
  1282. }
  1283. }
  1284. [[host_name("kernel_mul_mv_f16_f32")]]
  1285. kernel void kernel_mul_mv_f16_f32(
  1286. device const char * src0,
  1287. device const char * src1,
  1288. device float * dst,
  1289. constant int64_t & ne00,
  1290. constant int64_t & ne01,
  1291. constant int64_t & ne02,
  1292. constant uint64_t & nb00,
  1293. constant uint64_t & nb01,
  1294. constant uint64_t & nb02,
  1295. constant int64_t & ne10,
  1296. constant int64_t & ne11,
  1297. constant int64_t & ne12,
  1298. constant uint64_t & nb10,
  1299. constant uint64_t & nb11,
  1300. constant uint64_t & nb12,
  1301. constant int64_t & ne0,
  1302. constant int64_t & ne1,
  1303. constant uint & r2,
  1304. constant uint & r3,
  1305. uint3 tgpig[[threadgroup_position_in_grid]],
  1306. uint tiisg[[thread_index_in_simdgroup]]) {
  1307. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1308. }
  1309. // Assumes row size (ne00) is a multiple of 4
  1310. kernel void kernel_mul_mv_f16_f32_l4(
  1311. device const char * src0,
  1312. device const char * src1,
  1313. device float * dst,
  1314. constant int64_t & ne00,
  1315. constant int64_t & ne01,
  1316. constant int64_t & ne02,
  1317. constant uint64_t & nb00,
  1318. constant uint64_t & nb01,
  1319. constant uint64_t & nb02,
  1320. constant int64_t & ne10,
  1321. constant int64_t & ne11,
  1322. constant int64_t & ne12,
  1323. constant uint64_t & nb10,
  1324. constant uint64_t & nb11,
  1325. constant uint64_t & nb12,
  1326. constant int64_t & ne0,
  1327. constant int64_t & ne1,
  1328. constant uint & r2,
  1329. constant uint & r3,
  1330. uint3 tgpig[[threadgroup_position_in_grid]],
  1331. uint tiisg[[thread_index_in_simdgroup]]) {
  1332. const int nrows = ne11;
  1333. const int64_t r0 = tgpig.x;
  1334. const int64_t im = tgpig.z;
  1335. const uint i12 = im%ne12;
  1336. const uint i13 = im/ne12;
  1337. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1338. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1339. for (int r1 = 0; r1 < nrows; ++r1) {
  1340. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1341. float sumf = 0;
  1342. for (int i = tiisg; i < ne00/4; i += 32) {
  1343. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1344. }
  1345. float all_sum = simd_sum(sumf);
  1346. if (tiisg == 0) {
  1347. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1348. }
  1349. }
  1350. }
  1351. kernel void kernel_alibi_f32(
  1352. device const float * src0,
  1353. device float * dst,
  1354. constant int64_t & ne00,
  1355. constant int64_t & ne01,
  1356. constant int64_t & ne02,
  1357. constant int64_t & ne03,
  1358. constant uint64_t & nb00,
  1359. constant uint64_t & nb01,
  1360. constant uint64_t & nb02,
  1361. constant uint64_t & nb03,
  1362. constant int64_t & ne0,
  1363. constant int64_t & ne1,
  1364. constant int64_t & ne2,
  1365. constant int64_t & ne3,
  1366. constant uint64_t & nb0,
  1367. constant uint64_t & nb1,
  1368. constant uint64_t & nb2,
  1369. constant uint64_t & nb3,
  1370. constant float & m0,
  1371. constant float & m1,
  1372. constant int & n_heads_log2_floor,
  1373. uint3 tgpig[[threadgroup_position_in_grid]],
  1374. uint3 tpitg[[thread_position_in_threadgroup]],
  1375. uint3 ntg[[threads_per_threadgroup]]) {
  1376. const int64_t i03 = tgpig[2];
  1377. const int64_t i02 = tgpig[1];
  1378. const int64_t i01 = tgpig[0];
  1379. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1380. const int64_t i3 = n / (ne2*ne1*ne0);
  1381. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1382. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1383. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1384. const int64_t k = i3*ne3 + i2;
  1385. float m_k;
  1386. if (k < n_heads_log2_floor) {
  1387. m_k = pow(m0, k + 1);
  1388. } else {
  1389. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1390. }
  1391. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1392. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1393. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1394. const float src_v = *(device float *)(src_row + i00*nb00);
  1395. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1396. *dst_v = i00 * m_k + src_v;
  1397. }
  1398. }
  1399. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1400. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1401. return 1.0f - min(1.0f, max(0.0f, y));
  1402. }
  1403. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1404. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1405. static void rope_yarn(
  1406. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1407. thread float * cos_theta, thread float * sin_theta
  1408. ) {
  1409. // Get n-d rotational scaling corrected for extrapolation
  1410. float theta_interp = freq_scale * theta_extrap;
  1411. float theta = theta_interp;
  1412. if (ext_factor != 0.0f) {
  1413. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1414. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1415. // Get n-d magnitude scaling corrected for interpolation
  1416. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1417. }
  1418. *cos_theta = cos(theta) * mscale;
  1419. *sin_theta = sin(theta) * mscale;
  1420. }
  1421. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1422. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1423. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1424. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1425. }
  1426. static void rope_yarn_corr_dims(
  1427. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1428. ) {
  1429. // start and end correction dims
  1430. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1431. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1432. }
  1433. typedef void (rope_t)(
  1434. device const void * src0,
  1435. device const int32_t * src1,
  1436. device float * dst,
  1437. constant int64_t & ne00,
  1438. constant int64_t & ne01,
  1439. constant int64_t & ne02,
  1440. constant int64_t & ne03,
  1441. constant uint64_t & nb00,
  1442. constant uint64_t & nb01,
  1443. constant uint64_t & nb02,
  1444. constant uint64_t & nb03,
  1445. constant int64_t & ne0,
  1446. constant int64_t & ne1,
  1447. constant int64_t & ne2,
  1448. constant int64_t & ne3,
  1449. constant uint64_t & nb0,
  1450. constant uint64_t & nb1,
  1451. constant uint64_t & nb2,
  1452. constant uint64_t & nb3,
  1453. constant int & n_past,
  1454. constant int & n_dims,
  1455. constant int & mode,
  1456. constant int & n_orig_ctx,
  1457. constant float & freq_base,
  1458. constant float & freq_scale,
  1459. constant float & ext_factor,
  1460. constant float & attn_factor,
  1461. constant float & beta_fast,
  1462. constant float & beta_slow,
  1463. uint tiitg[[thread_index_in_threadgroup]],
  1464. uint3 tptg[[threads_per_threadgroup]],
  1465. uint3 tgpig[[threadgroup_position_in_grid]]);
  1466. template<typename T>
  1467. kernel void kernel_rope(
  1468. device const void * src0,
  1469. device const int32_t * src1,
  1470. device float * dst,
  1471. constant int64_t & ne00,
  1472. constant int64_t & ne01,
  1473. constant int64_t & ne02,
  1474. constant int64_t & ne03,
  1475. constant uint64_t & nb00,
  1476. constant uint64_t & nb01,
  1477. constant uint64_t & nb02,
  1478. constant uint64_t & nb03,
  1479. constant int64_t & ne0,
  1480. constant int64_t & ne1,
  1481. constant int64_t & ne2,
  1482. constant int64_t & ne3,
  1483. constant uint64_t & nb0,
  1484. constant uint64_t & nb1,
  1485. constant uint64_t & nb2,
  1486. constant uint64_t & nb3,
  1487. constant int & n_past,
  1488. constant int & n_dims,
  1489. constant int & mode,
  1490. constant int & n_orig_ctx,
  1491. constant float & freq_base,
  1492. constant float & freq_scale,
  1493. constant float & ext_factor,
  1494. constant float & attn_factor,
  1495. constant float & beta_fast,
  1496. constant float & beta_slow,
  1497. uint tiitg[[thread_index_in_threadgroup]],
  1498. uint3 tptg[[threads_per_threadgroup]],
  1499. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1500. const int64_t i3 = tgpig[2];
  1501. const int64_t i2 = tgpig[1];
  1502. const int64_t i1 = tgpig[0];
  1503. const bool is_neox = mode & 2;
  1504. float corr_dims[2];
  1505. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1506. device const int32_t * pos = src1;
  1507. const int64_t p = pos[i2];
  1508. const float theta_0 = (float)p;
  1509. const float inv_ndims = -1.f/n_dims;
  1510. if (!is_neox) {
  1511. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1512. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1513. float cos_theta, sin_theta;
  1514. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1515. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1516. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1517. const T x0 = src[0];
  1518. const T x1 = src[1];
  1519. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1520. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1521. }
  1522. } else {
  1523. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1524. if (ic < n_dims) {
  1525. const int64_t ib = 0;
  1526. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1527. const float cur_rot = inv_ndims*ic - ib;
  1528. const float theta = theta_0 * pow(freq_base, cur_rot);
  1529. float cos_theta, sin_theta;
  1530. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1531. const int64_t i0 = ib*n_dims + ic/2;
  1532. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1533. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1534. const float x0 = src[0];
  1535. const float x1 = src[n_dims/2];
  1536. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1537. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1538. } else {
  1539. const int64_t i0 = ic;
  1540. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1541. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1542. dst_data[0] = src[0];
  1543. dst_data[1] = src[1];
  1544. }
  1545. }
  1546. }
  1547. }
  1548. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1549. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1550. typedef void (im2col_t)(
  1551. device const float * x,
  1552. device char * dst,
  1553. constant int32_t & ofs0,
  1554. constant int32_t & ofs1,
  1555. constant int32_t & IW,
  1556. constant int32_t & IH,
  1557. constant int32_t & CHW,
  1558. constant int32_t & s0,
  1559. constant int32_t & s1,
  1560. constant int32_t & p0,
  1561. constant int32_t & p1,
  1562. constant int32_t & d0,
  1563. constant int32_t & d1,
  1564. uint3 tgpig[[threadgroup_position_in_grid]],
  1565. uint3 tgpg[[threadgroups_per_grid]],
  1566. uint3 tpitg[[thread_position_in_threadgroup]],
  1567. uint3 ntg[[threads_per_threadgroup]]);
  1568. template <typename T>
  1569. kernel void kernel_im2col(
  1570. device const float * x,
  1571. device char * dst,
  1572. constant int32_t & ofs0,
  1573. constant int32_t & ofs1,
  1574. constant int32_t & IW,
  1575. constant int32_t & IH,
  1576. constant int32_t & CHW,
  1577. constant int32_t & s0,
  1578. constant int32_t & s1,
  1579. constant int32_t & p0,
  1580. constant int32_t & p1,
  1581. constant int32_t & d0,
  1582. constant int32_t & d1,
  1583. uint3 tgpig[[threadgroup_position_in_grid]],
  1584. uint3 tgpg[[threadgroups_per_grid]],
  1585. uint3 tpitg[[thread_position_in_threadgroup]],
  1586. uint3 ntg[[threads_per_threadgroup]]) {
  1587. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1588. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1589. const int32_t offset_dst =
  1590. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1591. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1592. device T * pdst = (device T *) (dst);
  1593. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1594. pdst[offset_dst] = 0.0f;
  1595. } else {
  1596. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1597. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1598. }
  1599. }
  1600. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1601. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1602. kernel void kernel_upscale_f32(
  1603. device const char * src0,
  1604. device char * dst,
  1605. constant int64_t & ne00,
  1606. constant int64_t & ne01,
  1607. constant int64_t & ne02,
  1608. constant int64_t & ne03,
  1609. constant uint64_t & nb00,
  1610. constant uint64_t & nb01,
  1611. constant uint64_t & nb02,
  1612. constant uint64_t & nb03,
  1613. constant int64_t & ne0,
  1614. constant int64_t & ne1,
  1615. constant int64_t & ne2,
  1616. constant int64_t & ne3,
  1617. constant uint64_t & nb0,
  1618. constant uint64_t & nb1,
  1619. constant uint64_t & nb2,
  1620. constant uint64_t & nb3,
  1621. constant int32_t & sf,
  1622. uint3 tgpig[[threadgroup_position_in_grid]],
  1623. uint3 tpitg[[thread_position_in_threadgroup]],
  1624. uint3 ntg[[threads_per_threadgroup]]) {
  1625. const int64_t i3 = tgpig.z;
  1626. const int64_t i2 = tgpig.y;
  1627. const int64_t i1 = tgpig.x;
  1628. const int64_t i03 = i3;
  1629. const int64_t i02 = i2;
  1630. const int64_t i01 = i1/sf;
  1631. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1632. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1633. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1634. dst_ptr[i0] = src0_ptr[i0/sf];
  1635. }
  1636. }
  1637. kernel void kernel_pad_f32(
  1638. device const char * src0,
  1639. device char * dst,
  1640. constant int64_t & ne00,
  1641. constant int64_t & ne01,
  1642. constant int64_t & ne02,
  1643. constant int64_t & ne03,
  1644. constant uint64_t & nb00,
  1645. constant uint64_t & nb01,
  1646. constant uint64_t & nb02,
  1647. constant uint64_t & nb03,
  1648. constant int64_t & ne0,
  1649. constant int64_t & ne1,
  1650. constant int64_t & ne2,
  1651. constant int64_t & ne3,
  1652. constant uint64_t & nb0,
  1653. constant uint64_t & nb1,
  1654. constant uint64_t & nb2,
  1655. constant uint64_t & nb3,
  1656. uint3 tgpig[[threadgroup_position_in_grid]],
  1657. uint3 tpitg[[thread_position_in_threadgroup]],
  1658. uint3 ntg[[threads_per_threadgroup]]) {
  1659. const int64_t i3 = tgpig.z;
  1660. const int64_t i2 = tgpig.y;
  1661. const int64_t i1 = tgpig.x;
  1662. const int64_t i03 = i3;
  1663. const int64_t i02 = i2;
  1664. const int64_t i01 = i1;
  1665. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1666. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1667. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1668. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1669. if (i0 < ne00) {
  1670. dst_ptr[i0] = src0_ptr[i0];
  1671. } else {
  1672. dst_ptr[i0] = 0.0f;
  1673. }
  1674. }
  1675. return;
  1676. }
  1677. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1678. dst_ptr[i0] = 0.0f;
  1679. }
  1680. }
  1681. kernel void kernel_arange_f32(
  1682. device char * dst,
  1683. constant int64_t & ne0,
  1684. constant float & start,
  1685. constant float & step,
  1686. uint3 tgpig[[threadgroup_position_in_grid]],
  1687. uint3 tpitg[[thread_position_in_threadgroup]],
  1688. uint3 ntg[[threads_per_threadgroup]]) {
  1689. device float * dst_ptr = (device float *) dst;
  1690. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1691. dst_ptr[i0] = start + step * i0;
  1692. }
  1693. }
  1694. kernel void kernel_timestep_embedding_f32(
  1695. device const char * src0,
  1696. device char * dst,
  1697. constant uint64_t & nb1,
  1698. constant int & dim,
  1699. constant int & max_period,
  1700. uint3 tgpig[[threadgroup_position_in_grid]],
  1701. uint3 tpitg[[thread_position_in_threadgroup]],
  1702. uint3 ntg[[threads_per_threadgroup]]) {
  1703. int i = tgpig.x;
  1704. device float * embed_data = (device float *)(dst + i*nb1);
  1705. int half_ = dim / 2;
  1706. for (int j = tpitg.x; j < half_; j += ntg.x) {
  1707. float timestep = ((device float *)src0)[i];
  1708. float freq = (float)exp(-log((float)max_period) * j / half_);
  1709. float arg = timestep * freq;
  1710. embed_data[j ] = cos(arg);
  1711. embed_data[j + half_] = sin(arg);
  1712. }
  1713. if (dim % 2 != 0 && tpitg.x == 0) {
  1714. embed_data[dim] = 0.f;
  1715. }
  1716. }
  1717. // bitonic sort implementation following the CUDA kernels as reference
  1718. typedef void (argsort_t)(
  1719. device const float * x,
  1720. device int32_t * dst,
  1721. constant int64_t & ncols,
  1722. uint3 tgpig[[threadgroup_position_in_grid]],
  1723. uint3 tpitg[[thread_position_in_threadgroup]]);
  1724. template<ggml_sort_order order>
  1725. kernel void kernel_argsort_f32_i32(
  1726. device const float * x,
  1727. device int32_t * dst,
  1728. constant int64_t & ncols,
  1729. uint3 tgpig[[threadgroup_position_in_grid]],
  1730. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1731. // bitonic sort
  1732. int col = tpitg[0];
  1733. int row = tgpig[1];
  1734. if (col >= ncols) return;
  1735. device const float * x_row = x + row * ncols;
  1736. device int32_t * dst_row = dst + row * ncols;
  1737. // initialize indices
  1738. if (col < ncols) {
  1739. dst_row[col] = col;
  1740. }
  1741. threadgroup_barrier(mem_flags::mem_threadgroup);
  1742. for (int k = 2; k <= ncols; k *= 2) {
  1743. for (int j = k / 2; j > 0; j /= 2) {
  1744. int ixj = col ^ j;
  1745. if (ixj > col) {
  1746. if ((col & k) == 0) {
  1747. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1748. SWAP(dst_row[col], dst_row[ixj]);
  1749. }
  1750. } else {
  1751. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1752. SWAP(dst_row[col], dst_row[ixj]);
  1753. }
  1754. }
  1755. }
  1756. threadgroup_barrier(mem_flags::mem_threadgroup);
  1757. }
  1758. }
  1759. }
  1760. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1761. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1762. kernel void kernel_leaky_relu_f32(
  1763. device const float * src0,
  1764. device float * dst,
  1765. constant float & slope,
  1766. uint tpig[[thread_position_in_grid]]) {
  1767. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1768. }
  1769. kernel void kernel_cpy_f16_f16(
  1770. device const half * src0,
  1771. device half * dst,
  1772. constant int64_t & ne00,
  1773. constant int64_t & ne01,
  1774. constant int64_t & ne02,
  1775. constant int64_t & ne03,
  1776. constant uint64_t & nb00,
  1777. constant uint64_t & nb01,
  1778. constant uint64_t & nb02,
  1779. constant uint64_t & nb03,
  1780. constant int64_t & ne0,
  1781. constant int64_t & ne1,
  1782. constant int64_t & ne2,
  1783. constant int64_t & ne3,
  1784. constant uint64_t & nb0,
  1785. constant uint64_t & nb1,
  1786. constant uint64_t & nb2,
  1787. constant uint64_t & nb3,
  1788. uint3 tgpig[[threadgroup_position_in_grid]],
  1789. uint3 tpitg[[thread_position_in_threadgroup]],
  1790. uint3 ntg[[threads_per_threadgroup]]) {
  1791. const int64_t i03 = tgpig[2];
  1792. const int64_t i02 = tgpig[1];
  1793. const int64_t i01 = tgpig[0];
  1794. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1795. const int64_t i3 = n / (ne2*ne1*ne0);
  1796. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1797. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1798. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1799. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1800. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1801. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1802. dst_data[i00] = src[0];
  1803. }
  1804. }
  1805. kernel void kernel_cpy_f16_f32(
  1806. device const half * src0,
  1807. device float * dst,
  1808. constant int64_t & ne00,
  1809. constant int64_t & ne01,
  1810. constant int64_t & ne02,
  1811. constant int64_t & ne03,
  1812. constant uint64_t & nb00,
  1813. constant uint64_t & nb01,
  1814. constant uint64_t & nb02,
  1815. constant uint64_t & nb03,
  1816. constant int64_t & ne0,
  1817. constant int64_t & ne1,
  1818. constant int64_t & ne2,
  1819. constant int64_t & ne3,
  1820. constant uint64_t & nb0,
  1821. constant uint64_t & nb1,
  1822. constant uint64_t & nb2,
  1823. constant uint64_t & nb3,
  1824. uint3 tgpig[[threadgroup_position_in_grid]],
  1825. uint3 tpitg[[thread_position_in_threadgroup]],
  1826. uint3 ntg[[threads_per_threadgroup]]) {
  1827. const int64_t i03 = tgpig[2];
  1828. const int64_t i02 = tgpig[1];
  1829. const int64_t i01 = tgpig[0];
  1830. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1831. const int64_t i3 = n / (ne2*ne1*ne0);
  1832. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1833. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1834. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1835. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1836. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1837. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1838. dst_data[i00] = src[0];
  1839. }
  1840. }
  1841. kernel void kernel_cpy_f32_f16(
  1842. device const float * src0,
  1843. device half * dst,
  1844. constant int64_t & ne00,
  1845. constant int64_t & ne01,
  1846. constant int64_t & ne02,
  1847. constant int64_t & ne03,
  1848. constant uint64_t & nb00,
  1849. constant uint64_t & nb01,
  1850. constant uint64_t & nb02,
  1851. constant uint64_t & nb03,
  1852. constant int64_t & ne0,
  1853. constant int64_t & ne1,
  1854. constant int64_t & ne2,
  1855. constant int64_t & ne3,
  1856. constant uint64_t & nb0,
  1857. constant uint64_t & nb1,
  1858. constant uint64_t & nb2,
  1859. constant uint64_t & nb3,
  1860. uint3 tgpig[[threadgroup_position_in_grid]],
  1861. uint3 tpitg[[thread_position_in_threadgroup]],
  1862. uint3 ntg[[threads_per_threadgroup]]) {
  1863. const int64_t i03 = tgpig[2];
  1864. const int64_t i02 = tgpig[1];
  1865. const int64_t i01 = tgpig[0];
  1866. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1867. const int64_t i3 = n / (ne2*ne1*ne0);
  1868. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1869. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1870. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1871. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1872. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1873. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1874. dst_data[i00] = src[0];
  1875. }
  1876. }
  1877. kernel void kernel_cpy_f32_f32(
  1878. device const float * src0,
  1879. device float * dst,
  1880. constant int64_t & ne00,
  1881. constant int64_t & ne01,
  1882. constant int64_t & ne02,
  1883. constant int64_t & ne03,
  1884. constant uint64_t & nb00,
  1885. constant uint64_t & nb01,
  1886. constant uint64_t & nb02,
  1887. constant uint64_t & nb03,
  1888. constant int64_t & ne0,
  1889. constant int64_t & ne1,
  1890. constant int64_t & ne2,
  1891. constant int64_t & ne3,
  1892. constant uint64_t & nb0,
  1893. constant uint64_t & nb1,
  1894. constant uint64_t & nb2,
  1895. constant uint64_t & nb3,
  1896. uint3 tgpig[[threadgroup_position_in_grid]],
  1897. uint3 tpitg[[thread_position_in_threadgroup]],
  1898. uint3 ntg[[threads_per_threadgroup]]) {
  1899. const int64_t i03 = tgpig[2];
  1900. const int64_t i02 = tgpig[1];
  1901. const int64_t i01 = tgpig[0];
  1902. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1903. const int64_t i3 = n / (ne2*ne1*ne0);
  1904. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1905. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1906. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1907. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1908. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1909. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1910. dst_data[i00] = src[0];
  1911. }
  1912. }
  1913. kernel void kernel_cpy_f32_q8_0(
  1914. device const float * src0,
  1915. device void * dst,
  1916. constant int64_t & ne00,
  1917. constant int64_t & ne01,
  1918. constant int64_t & ne02,
  1919. constant int64_t & ne03,
  1920. constant uint64_t & nb00,
  1921. constant uint64_t & nb01,
  1922. constant uint64_t & nb02,
  1923. constant uint64_t & nb03,
  1924. constant int64_t & ne0,
  1925. constant int64_t & ne1,
  1926. constant int64_t & ne2,
  1927. constant int64_t & ne3,
  1928. constant uint64_t & nb0,
  1929. constant uint64_t & nb1,
  1930. constant uint64_t & nb2,
  1931. constant uint64_t & nb3,
  1932. uint3 tgpig[[threadgroup_position_in_grid]],
  1933. uint3 tpitg[[thread_position_in_threadgroup]],
  1934. uint3 ntg[[threads_per_threadgroup]]) {
  1935. const int64_t i03 = tgpig[2];
  1936. const int64_t i02 = tgpig[1];
  1937. const int64_t i01 = tgpig[0];
  1938. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1939. const int64_t i3 = n / (ne2*ne1*ne0);
  1940. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1941. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1942. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1943. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1944. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1945. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1946. float amax = 0.0f; // absolute max
  1947. for (int j = 0; j < QK8_0; j++) {
  1948. const float v = src[j];
  1949. amax = MAX(amax, fabs(v));
  1950. }
  1951. const float d = amax / ((1 << 7) - 1);
  1952. const float id = d ? 1.0f/d : 0.0f;
  1953. dst_data[i00/QK8_0].d = d;
  1954. for (int j = 0; j < QK8_0; ++j) {
  1955. const float x0 = src[j]*id;
  1956. dst_data[i00/QK8_0].qs[j] = round(x0);
  1957. }
  1958. }
  1959. }
  1960. kernel void kernel_cpy_f32_q4_0(
  1961. device const float * src0,
  1962. device void * dst,
  1963. constant int64_t & ne00,
  1964. constant int64_t & ne01,
  1965. constant int64_t & ne02,
  1966. constant int64_t & ne03,
  1967. constant uint64_t & nb00,
  1968. constant uint64_t & nb01,
  1969. constant uint64_t & nb02,
  1970. constant uint64_t & nb03,
  1971. constant int64_t & ne0,
  1972. constant int64_t & ne1,
  1973. constant int64_t & ne2,
  1974. constant int64_t & ne3,
  1975. constant uint64_t & nb0,
  1976. constant uint64_t & nb1,
  1977. constant uint64_t & nb2,
  1978. constant uint64_t & nb3,
  1979. uint3 tgpig[[threadgroup_position_in_grid]],
  1980. uint3 tpitg[[thread_position_in_threadgroup]],
  1981. uint3 ntg[[threads_per_threadgroup]]) {
  1982. const int64_t i03 = tgpig[2];
  1983. const int64_t i02 = tgpig[1];
  1984. const int64_t i01 = tgpig[0];
  1985. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1986. const int64_t i3 = n / (ne2*ne1*ne0);
  1987. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1988. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1989. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1990. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1991. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1992. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1993. float amax = 0.0f; // absolute max
  1994. float max = 0.0f;
  1995. for (int j = 0; j < QK4_0; j++) {
  1996. const float v = src[j];
  1997. if (amax < fabs(v)) {
  1998. amax = fabs(v);
  1999. max = v;
  2000. }
  2001. }
  2002. const float d = max / -8;
  2003. const float id = d ? 1.0f/d : 0.0f;
  2004. dst_data[i00/QK4_0].d = d;
  2005. for (int j = 0; j < QK4_0/2; ++j) {
  2006. const float x0 = src[0 + j]*id;
  2007. const float x1 = src[QK4_0/2 + j]*id;
  2008. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  2009. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  2010. dst_data[i00/QK4_0].qs[j] = xi0;
  2011. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  2012. }
  2013. }
  2014. }
  2015. kernel void kernel_cpy_f32_q4_1(
  2016. device const float * src0,
  2017. device void * dst,
  2018. constant int64_t & ne00,
  2019. constant int64_t & ne01,
  2020. constant int64_t & ne02,
  2021. constant int64_t & ne03,
  2022. constant uint64_t & nb00,
  2023. constant uint64_t & nb01,
  2024. constant uint64_t & nb02,
  2025. constant uint64_t & nb03,
  2026. constant int64_t & ne0,
  2027. constant int64_t & ne1,
  2028. constant int64_t & ne2,
  2029. constant int64_t & ne3,
  2030. constant uint64_t & nb0,
  2031. constant uint64_t & nb1,
  2032. constant uint64_t & nb2,
  2033. constant uint64_t & nb3,
  2034. uint3 tgpig[[threadgroup_position_in_grid]],
  2035. uint3 tpitg[[thread_position_in_threadgroup]],
  2036. uint3 ntg[[threads_per_threadgroup]]) {
  2037. const int64_t i03 = tgpig[2];
  2038. const int64_t i02 = tgpig[1];
  2039. const int64_t i01 = tgpig[0];
  2040. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2041. const int64_t i3 = n / (ne2*ne1*ne0);
  2042. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2043. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2044. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  2045. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2046. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  2047. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2048. float min = FLT_MAX;
  2049. float max = -FLT_MAX;
  2050. for (int j = 0; j < QK4_1; j++) {
  2051. const float v = src[j];
  2052. if (min > v) min = v;
  2053. if (max < v) max = v;
  2054. }
  2055. const float d = (max - min) / ((1 << 4) - 1);
  2056. const float id = d ? 1.0f/d : 0.0f;
  2057. dst_data[i00/QK4_1].d = d;
  2058. dst_data[i00/QK4_1].m = min;
  2059. for (int j = 0; j < QK4_1/2; ++j) {
  2060. const float x0 = (src[0 + j] - min)*id;
  2061. const float x1 = (src[QK4_1/2 + j] - min)*id;
  2062. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  2063. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  2064. dst_data[i00/QK4_1].qs[j] = xi0;
  2065. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2066. }
  2067. }
  2068. }
  2069. kernel void kernel_concat(
  2070. device const char * src0,
  2071. device const char * src1,
  2072. device char * dst,
  2073. constant int64_t & ne00,
  2074. constant int64_t & ne01,
  2075. constant int64_t & ne02,
  2076. constant int64_t & ne03,
  2077. constant uint64_t & nb00,
  2078. constant uint64_t & nb01,
  2079. constant uint64_t & nb02,
  2080. constant uint64_t & nb03,
  2081. constant int64_t & ne10,
  2082. constant int64_t & ne11,
  2083. constant int64_t & ne12,
  2084. constant int64_t & ne13,
  2085. constant uint64_t & nb10,
  2086. constant uint64_t & nb11,
  2087. constant uint64_t & nb12,
  2088. constant uint64_t & nb13,
  2089. constant int64_t & ne0,
  2090. constant int64_t & ne1,
  2091. constant int64_t & ne2,
  2092. constant int64_t & ne3,
  2093. constant uint64_t & nb0,
  2094. constant uint64_t & nb1,
  2095. constant uint64_t & nb2,
  2096. constant uint64_t & nb3,
  2097. uint3 tgpig[[threadgroup_position_in_grid]],
  2098. uint3 tpitg[[thread_position_in_threadgroup]],
  2099. uint3 ntg[[threads_per_threadgroup]]) {
  2100. const int64_t i03 = tgpig.z;
  2101. const int64_t i02 = tgpig.y;
  2102. const int64_t i01 = tgpig.x;
  2103. const int64_t i13 = i03 % ne13;
  2104. const int64_t i12 = i02 % ne12;
  2105. const int64_t i11 = i01 % ne11;
  2106. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2107. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2108. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2109. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2110. if (i02 < ne02) {
  2111. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2112. src0_ptr += ntg.x*nb00;
  2113. } else {
  2114. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2115. src1_ptr += ntg.x*nb10;
  2116. }
  2117. dst_ptr += ntg.x*nb0;
  2118. }
  2119. }
  2120. //============================================ k-quants ======================================================
  2121. #ifndef QK_K
  2122. #define QK_K 256
  2123. #else
  2124. static_assert(QK_K == 256 || QK_K == 64, "QK_K must be 256 or 64");
  2125. #endif
  2126. #if QK_K == 256
  2127. #define K_SCALE_SIZE 12
  2128. #else
  2129. #define K_SCALE_SIZE 4
  2130. #endif
  2131. typedef struct {
  2132. uint8_t scales[QK_K/16]; // scales and mins, quantized with 4 bits
  2133. uint8_t qs[QK_K/4]; // quants
  2134. half d; // super-block scale for quantized scales
  2135. half dmin; // super-block scale for quantized mins
  2136. } block_q2_K;
  2137. // 84 bytes / block
  2138. typedef struct {
  2139. uint8_t hmask[QK_K/8]; // quants - high bit
  2140. uint8_t qs[QK_K/4]; // quants - low 2 bits
  2141. #if QK_K == 64
  2142. uint8_t scales[2];
  2143. #else
  2144. uint8_t scales[K_SCALE_SIZE]; // scales, quantized with 6 bits
  2145. #endif
  2146. half d; // super-block scale
  2147. } block_q3_K;
  2148. #if QK_K == 64
  2149. typedef struct {
  2150. half d[2]; // super-block scales/mins
  2151. uint8_t scales[2];
  2152. uint8_t qs[QK_K/2]; // 4-bit quants
  2153. } block_q4_K;
  2154. #else
  2155. typedef struct {
  2156. half d; // super-block scale for quantized scales
  2157. half dmin; // super-block scale for quantized mins
  2158. uint8_t scales[K_SCALE_SIZE]; // scales and mins, quantized with 6 bits
  2159. uint8_t qs[QK_K/2]; // 4--bit quants
  2160. } block_q4_K;
  2161. #endif
  2162. #if QK_K == 64
  2163. typedef struct {
  2164. half d; // super-block scales/mins
  2165. int8_t scales[QK_K/16]; // 8-bit block scales
  2166. uint8_t qh[QK_K/8]; // quants, high bit
  2167. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2168. } block_q5_K;
  2169. #else
  2170. typedef struct {
  2171. half d; // super-block scale for quantized scales
  2172. half dmin; // super-block scale for quantized mins
  2173. uint8_t scales[3*QK_K/64]; // scales and mins, quantized with 6 bits
  2174. uint8_t qh[QK_K/8]; // quants, high bit
  2175. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2176. } block_q5_K;
  2177. // 176 bytes / block
  2178. #endif
  2179. typedef struct {
  2180. uint8_t ql[QK_K/2]; // quants, lower 4 bits
  2181. uint8_t qh[QK_K/4]; // quants, upper 2 bits
  2182. int8_t scales[QK_K/16]; // scales, quantized with 8 bits
  2183. half d; // super-block scale
  2184. } block_q6_K;
  2185. // 210 bytes / block
  2186. typedef struct {
  2187. half d;
  2188. uint16_t qs[QK_K/8];
  2189. } block_iq2_xxs;
  2190. // 66 bytes / block for QK_K = 256, so 2.0625 bpw
  2191. typedef struct {
  2192. half d;
  2193. uint16_t qs[QK_K/8];
  2194. uint8_t scales[QK_K/32];
  2195. } block_iq2_xs;
  2196. // 74 bytes / block for QK_K = 256, so 2.3125 bpw
  2197. // 2.5625 bpw quants
  2198. typedef struct {
  2199. half d;
  2200. uint8_t qs[QK_K/4];
  2201. uint8_t qh[QK_K/32];
  2202. uint8_t scales[QK_K/32];
  2203. } block_iq2_s;
  2204. typedef struct {
  2205. half d;
  2206. uint8_t qs[3*QK_K/8];
  2207. } block_iq3_xxs;
  2208. // 98 bytes / block for QK_K = 256, so 3.0625 bpw
  2209. // 3.4375 bpw
  2210. #if QK_K == 64
  2211. #define IQ3S_N_SCALE 2
  2212. #else
  2213. #define IQ3S_N_SCALE QK_K/64
  2214. #endif
  2215. typedef struct {
  2216. half d;
  2217. uint8_t qs[QK_K/4];
  2218. uint8_t qh[QK_K/32];
  2219. uint8_t signs[QK_K/8];
  2220. uint8_t scales[IQ3S_N_SCALE];
  2221. } block_iq3_s;
  2222. typedef struct {
  2223. half d;
  2224. uint8_t qs[QK_K/8];
  2225. uint16_t qh[QK_K/32];
  2226. } block_iq1_s;
  2227. // Non-linear quants
  2228. #define QK4_NL 32
  2229. typedef struct {
  2230. half d;
  2231. uint8_t qs[QK4_NL/2];
  2232. } block_iq4_nl;
  2233. #if QK_K == 64
  2234. #define block_iq4_xs block_iq4_nl
  2235. #else
  2236. typedef struct {
  2237. half d;
  2238. uint16_t scales_h;
  2239. uint8_t scales_l[QK_K/64];
  2240. uint8_t qs[QK_K/2];
  2241. } block_iq4_xs;
  2242. #endif
  2243. //====================================== dot products =========================
  2244. void kernel_mul_mv_q2_K_f32_impl(
  2245. device const void * src0,
  2246. device const float * src1,
  2247. device float * dst,
  2248. constant int64_t & ne00,
  2249. constant int64_t & ne01,
  2250. constant int64_t & ne02,
  2251. constant int64_t & ne10,
  2252. constant int64_t & ne12,
  2253. constant int64_t & ne0,
  2254. constant int64_t & ne1,
  2255. constant uint & r2,
  2256. constant uint & r3,
  2257. uint3 tgpig[[threadgroup_position_in_grid]],
  2258. uint tiisg[[thread_index_in_simdgroup]],
  2259. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2260. const int nb = ne00/QK_K;
  2261. const int r0 = tgpig.x;
  2262. const int r1 = tgpig.y;
  2263. const int im = tgpig.z;
  2264. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2265. const int ib_row = first_row * nb;
  2266. const uint i12 = im%ne12;
  2267. const uint i13 = im/ne12;
  2268. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2269. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2270. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2271. float yl[32];
  2272. float sumf[N_DST]={0.f}, all_sum;
  2273. const int step = sizeof(block_q2_K) * nb;
  2274. #if QK_K == 256
  2275. const int ix = tiisg/8; // 0...3
  2276. const int it = tiisg%8; // 0...7
  2277. const int iq = it/4; // 0 or 1
  2278. const int ir = it%4; // 0...3
  2279. const int is = (8*ir)/16;// 0 or 1
  2280. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2281. for (int ib = ix; ib < nb; ib += 4) {
  2282. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2283. for (int i = 0; i < 8; ++i) {
  2284. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2285. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2286. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2287. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2288. }
  2289. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2290. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2291. device const half * dh = &x[ib].d;
  2292. for (int row = 0; row < N_DST; row++) {
  2293. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2294. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2295. for (int i = 0; i < 8; i += 2) {
  2296. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2297. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2298. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2299. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2300. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2301. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2302. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2303. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2304. }
  2305. float dall = dh[0];
  2306. float dmin = dh[1] * 1.f/16.f;
  2307. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2308. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2309. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2310. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2311. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2312. qs += step/2;
  2313. sc += step;
  2314. dh += step/2;
  2315. }
  2316. y4 += 4 * QK_K;
  2317. }
  2318. #else
  2319. const int ix = tiisg/2; // 0...15
  2320. const int it = tiisg%2; // 0...1
  2321. device const float * y4 = y + ix * QK_K + 8 * it;
  2322. for (int ib = ix; ib < nb; ib += 16) {
  2323. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2324. for (int i = 0; i < 8; ++i) {
  2325. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2326. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2327. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2328. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2329. }
  2330. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2331. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2332. device const half * dh = &x[ib].d;
  2333. for (int row = 0; row < N_DST; row++) {
  2334. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2335. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2336. for (int i = 0; i < 8; i += 2) {
  2337. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2338. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2339. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2340. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2341. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2342. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2343. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2344. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2345. }
  2346. float dall = dh[0];
  2347. float dmin = dh[1];
  2348. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2349. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2350. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2351. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2352. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2353. qs += step/2;
  2354. sc += step;
  2355. dh += step/2;
  2356. }
  2357. y4 += 16 * QK_K;
  2358. }
  2359. #endif
  2360. for (int row = 0; row < N_DST; ++row) {
  2361. all_sum = simd_sum(sumf[row]);
  2362. if (tiisg == 0) {
  2363. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2364. }
  2365. }
  2366. }
  2367. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2368. kernel void kernel_mul_mv_q2_K_f32(
  2369. device const void * src0,
  2370. device const float * src1,
  2371. device float * dst,
  2372. constant int64_t & ne00,
  2373. constant int64_t & ne01,
  2374. constant int64_t & ne02,
  2375. constant uint64_t & nb00,
  2376. constant uint64_t & nb01,
  2377. constant uint64_t & nb02,
  2378. constant int64_t & ne10,
  2379. constant int64_t & ne11,
  2380. constant int64_t & ne12,
  2381. constant uint64_t & nb10,
  2382. constant uint64_t & nb11,
  2383. constant uint64_t & nb12,
  2384. constant int64_t & ne0,
  2385. constant int64_t & ne1,
  2386. constant uint & r2,
  2387. constant uint & r3,
  2388. uint3 tgpig[[threadgroup_position_in_grid]],
  2389. uint tiisg[[thread_index_in_simdgroup]],
  2390. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2391. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2392. }
  2393. #if QK_K == 256
  2394. void kernel_mul_mv_q3_K_f32_impl(
  2395. device const void * src0,
  2396. device const float * src1,
  2397. device float * dst,
  2398. constant int64_t & ne00,
  2399. constant int64_t & ne01,
  2400. constant int64_t & ne02,
  2401. constant int64_t & ne10,
  2402. constant int64_t & ne12,
  2403. constant int64_t & ne0,
  2404. constant int64_t & ne1,
  2405. constant uint & r2,
  2406. constant uint & r3,
  2407. uint3 tgpig[[threadgroup_position_in_grid]],
  2408. uint tiisg[[thread_index_in_simdgroup]],
  2409. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2410. const int nb = ne00/QK_K;
  2411. const int64_t r0 = tgpig.x;
  2412. const int64_t r1 = tgpig.y;
  2413. const int64_t im = tgpig.z;
  2414. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2415. const uint i12 = im%ne12;
  2416. const uint i13 = im/ne12;
  2417. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2418. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2419. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2420. float yl[32];
  2421. //const uint16_t kmask1 = 0x3030;
  2422. //const uint16_t kmask2 = 0x0f0f;
  2423. const int tid = tiisg/4;
  2424. const int ix = tiisg%4;
  2425. const int ip = tid/4; // 0 or 1
  2426. const int il = 2*((tid%4)/2); // 0 or 2
  2427. const int ir = tid%2;
  2428. const int n = 8;
  2429. const int l0 = n*ir;
  2430. // One would think that the Metal compiler would figure out that ip and il can only have
  2431. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2432. // with these two tales.
  2433. //
  2434. // Possible masks for the high bit
  2435. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2436. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2437. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2438. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2439. // Possible masks for the low 2 bits
  2440. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2441. const ushort4 hm = mm[2*ip + il/2];
  2442. const int shift = 2*il;
  2443. const float v1 = il == 0 ? 4.f : 64.f;
  2444. const float v2 = 4.f * v1;
  2445. const uint16_t s_shift1 = 4*ip;
  2446. const uint16_t s_shift2 = s_shift1 + il;
  2447. const int q_offset = 32*ip + l0;
  2448. const int y_offset = 128*ip + 32*il + l0;
  2449. const int step = sizeof(block_q3_K) * nb / 2;
  2450. device const float * y1 = yy + ix*QK_K + y_offset;
  2451. uint32_t scales32, aux32;
  2452. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2453. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2454. float sumf1[2] = {0.f};
  2455. float sumf2[2] = {0.f};
  2456. for (int i = ix; i < nb; i += 4) {
  2457. for (int l = 0; l < 8; ++l) {
  2458. yl[l+ 0] = y1[l+ 0];
  2459. yl[l+ 8] = y1[l+16];
  2460. yl[l+16] = y1[l+32];
  2461. yl[l+24] = y1[l+48];
  2462. }
  2463. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2464. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2465. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2466. device const half * dh = &x[i].d;
  2467. for (int row = 0; row < 2; ++row) {
  2468. const float d_all = (float)dh[0];
  2469. scales16[0] = a[4];
  2470. scales16[1] = a[5];
  2471. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2472. scales16[0] = a[il+0];
  2473. scales16[1] = a[il+1];
  2474. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2475. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2476. for (int l = 0; l < n; l += 2) {
  2477. const int32_t qs = q[l/2];
  2478. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2479. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2480. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2481. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2482. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2483. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2484. }
  2485. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2486. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2487. sumf1[row] += d1 * (scales[0] - 32);
  2488. sumf2[row] += d2 * (scales[2] - 32);
  2489. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2490. for (int l = 0; l < n; l += 2) {
  2491. const int32_t qs = q[l/2+8];
  2492. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2493. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2494. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2495. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2496. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2497. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2498. }
  2499. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2500. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2501. sumf1[row] += d1 * (scales[1] - 32);
  2502. sumf2[row] += d2 * (scales[3] - 32);
  2503. q += step;
  2504. h += step;
  2505. a += step;
  2506. dh += step;
  2507. }
  2508. y1 += 4 * QK_K;
  2509. }
  2510. for (int row = 0; row < 2; ++row) {
  2511. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2512. sumf1[row] = simd_sum(sumf);
  2513. }
  2514. if (tiisg == 0) {
  2515. for (int row = 0; row < 2; ++row) {
  2516. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2517. }
  2518. }
  2519. }
  2520. #else
  2521. void kernel_mul_mv_q3_K_f32_impl(
  2522. device const void * src0,
  2523. device const float * src1,
  2524. device float * dst,
  2525. constant int64_t & ne00,
  2526. constant int64_t & ne01,
  2527. constant int64_t & ne02,
  2528. constant int64_t & ne10,
  2529. constant int64_t & ne12,
  2530. constant int64_t & ne0,
  2531. constant int64_t & ne1,
  2532. constant uint & r2,
  2533. constant uint & r3,
  2534. uint3 tgpig[[threadgroup_position_in_grid]],
  2535. uint tiisg[[thread_index_in_simdgroup]],
  2536. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2537. const int nb = ne00/QK_K;
  2538. const int64_t r0 = tgpig.x;
  2539. const int64_t r1 = tgpig.y;
  2540. const int64_t im = tgpig.z;
  2541. const int row = 2 * r0 + sgitg;
  2542. const uint i12 = im%ne12;
  2543. const uint i13 = im/ne12;
  2544. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2545. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2546. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2547. const int ix = tiisg/4;
  2548. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2549. const int iq = il/8; // 0, 0, 1, 1
  2550. const int in = il%8; // 0, 4, 0, 4
  2551. float2 sum = {0.f, 0.f};
  2552. for (int i = ix; i < nb; i += 8) {
  2553. const float d_all = (float)(x[i].d);
  2554. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2555. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2556. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2557. device const float * y = yy + i * QK_K + il;
  2558. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2559. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2560. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2561. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2562. for (int l = 0; l < 4; l += 2) {
  2563. const uint16_t hm = h[l/2] >> iq;
  2564. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2565. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2566. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2567. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2568. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2569. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2570. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2571. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2572. }
  2573. }
  2574. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2575. const float tot = simd_sum(sumf);
  2576. if (tiisg == 0) {
  2577. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2578. }
  2579. }
  2580. #endif
  2581. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2582. kernel void kernel_mul_mv_q3_K_f32(
  2583. device const void * src0,
  2584. device const float * src1,
  2585. device float * dst,
  2586. constant int64_t & ne00,
  2587. constant int64_t & ne01,
  2588. constant int64_t & ne02,
  2589. constant uint64_t & nb00,
  2590. constant uint64_t & nb01,
  2591. constant uint64_t & nb02,
  2592. constant int64_t & ne10,
  2593. constant int64_t & ne11,
  2594. constant int64_t & ne12,
  2595. constant uint64_t & nb10,
  2596. constant uint64_t & nb11,
  2597. constant uint64_t & nb12,
  2598. constant int64_t & ne0,
  2599. constant int64_t & ne1,
  2600. constant uint & r2,
  2601. constant uint & r3,
  2602. uint3 tgpig[[threadgroup_position_in_grid]],
  2603. uint tiisg[[thread_index_in_simdgroup]],
  2604. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2605. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2606. }
  2607. #if QK_K == 256
  2608. void kernel_mul_mv_q4_K_f32_impl(
  2609. device const void * src0,
  2610. device const float * src1,
  2611. device float * dst,
  2612. constant int64_t & ne00,
  2613. constant int64_t & ne01,
  2614. constant int64_t & ne02,
  2615. constant int64_t & ne10,
  2616. constant int64_t & ne12,
  2617. constant int64_t & ne0,
  2618. constant int64_t & ne1,
  2619. constant uint & r2,
  2620. constant uint & r3,
  2621. uint3 tgpig[[threadgroup_position_in_grid]],
  2622. uint tiisg[[thread_index_in_simdgroup]],
  2623. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2624. const uint16_t kmask1 = 0x3f3f;
  2625. const uint16_t kmask2 = 0x0f0f;
  2626. const uint16_t kmask3 = 0xc0c0;
  2627. const int ix = tiisg/8; // 0...3
  2628. const int it = tiisg%8; // 0...7
  2629. const int iq = it/4; // 0 or 1
  2630. const int ir = it%4; // 0...3
  2631. const int nb = ne00/QK_K;
  2632. const int r0 = tgpig.x;
  2633. const int r1 = tgpig.y;
  2634. const int im = tgpig.z;
  2635. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2636. const int first_row = r0 * N_DST;
  2637. const int ib_row = first_row * nb;
  2638. const uint i12 = im%ne12;
  2639. const uint i13 = im/ne12;
  2640. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2641. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2642. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2643. float yl[16];
  2644. float yh[16];
  2645. float sumf[N_DST]={0.f}, all_sum;
  2646. const int step = sizeof(block_q4_K) * nb / 2;
  2647. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2648. uint16_t sc16[4];
  2649. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2650. for (int ib = ix; ib < nb; ib += 4) {
  2651. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2652. for (int i = 0; i < 8; ++i) {
  2653. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2654. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2655. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2656. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2657. }
  2658. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2659. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2660. device const half * dh = &x[ib].d;
  2661. for (int row = 0; row < N_DST; row++) {
  2662. sc16[0] = sc[0] & kmask1;
  2663. sc16[1] = sc[2] & kmask1;
  2664. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2665. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2666. device const uint16_t * q2 = q1 + 32;
  2667. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2668. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2669. for (int i = 0; i < 8; i += 2) {
  2670. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2671. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2672. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2673. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2674. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2675. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2676. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2677. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2678. }
  2679. float dall = dh[0];
  2680. float dmin = dh[1];
  2681. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2682. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2683. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2684. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2685. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2686. q1 += step;
  2687. sc += step;
  2688. dh += step;
  2689. }
  2690. y4 += 4 * QK_K;
  2691. }
  2692. for (int row = 0; row < N_DST; ++row) {
  2693. all_sum = simd_sum(sumf[row]);
  2694. if (tiisg == 0) {
  2695. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2696. }
  2697. }
  2698. }
  2699. #else
  2700. void kernel_mul_mv_q4_K_f32_impl(
  2701. device const void * src0,
  2702. device const float * src1,
  2703. device float * dst,
  2704. constant int64_t & ne00,
  2705. constant int64_t & ne01,
  2706. constant int64_t & ne02,
  2707. constant int64_t & ne10,
  2708. constant int64_t & ne12,
  2709. constant int64_t & ne0,
  2710. constant int64_t & ne1,
  2711. constant uint & r2,
  2712. constant uint & r3,
  2713. uint3 tgpig[[threadgroup_position_in_grid]],
  2714. uint tiisg[[thread_index_in_simdgroup]],
  2715. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2716. const int ix = tiisg/4; // 0...7
  2717. const int it = tiisg%4; // 0...3
  2718. const int nb = ne00/QK_K;
  2719. const int r0 = tgpig.x;
  2720. const int r1 = tgpig.y;
  2721. const int im = tgpig.z;
  2722. const int first_row = r0 * N_DST;
  2723. const int ib_row = first_row * nb;
  2724. const uint i12 = im%ne12;
  2725. const uint i13 = im/ne12;
  2726. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2727. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2728. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2729. float yl[8];
  2730. float yh[8];
  2731. float sumf[N_DST]={0.f}, all_sum;
  2732. const int step = sizeof(block_q4_K) * nb / 2;
  2733. device const float * y4 = y + ix * QK_K + 8 * it;
  2734. uint16_t sc16[4];
  2735. for (int ib = ix; ib < nb; ib += 8) {
  2736. float2 sumy = {0.f, 0.f};
  2737. for (int i = 0; i < 8; ++i) {
  2738. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2739. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2740. }
  2741. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2742. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2743. device const half * dh = x[ib].d;
  2744. for (int row = 0; row < N_DST; row++) {
  2745. sc16[0] = sc[0] & 0x000f;
  2746. sc16[1] = sc[0] & 0x0f00;
  2747. sc16[2] = sc[0] & 0x00f0;
  2748. sc16[3] = sc[0] & 0xf000;
  2749. float2 acc1 = {0.f, 0.f};
  2750. float2 acc2 = {0.f, 0.f};
  2751. for (int i = 0; i < 8; i += 2) {
  2752. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2753. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2754. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2755. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2756. }
  2757. float dall = dh[0];
  2758. float dmin = dh[1];
  2759. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2760. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2761. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2762. qs += step;
  2763. sc += step;
  2764. dh += step;
  2765. }
  2766. y4 += 8 * QK_K;
  2767. }
  2768. for (int row = 0; row < N_DST; ++row) {
  2769. all_sum = simd_sum(sumf[row]);
  2770. if (tiisg == 0) {
  2771. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2772. }
  2773. }
  2774. }
  2775. #endif
  2776. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2777. kernel void kernel_mul_mv_q4_K_f32(
  2778. device const void * src0,
  2779. device const float * src1,
  2780. device float * dst,
  2781. constant int64_t & ne00,
  2782. constant int64_t & ne01,
  2783. constant int64_t & ne02,
  2784. constant uint64_t & nb00,
  2785. constant uint64_t & nb01,
  2786. constant uint64_t & nb02,
  2787. constant int64_t & ne10,
  2788. constant int64_t & ne11,
  2789. constant int64_t & ne12,
  2790. constant uint64_t & nb10,
  2791. constant uint64_t & nb11,
  2792. constant uint64_t & nb12,
  2793. constant int64_t & ne0,
  2794. constant int64_t & ne1,
  2795. constant uint & r2,
  2796. constant uint & r3,
  2797. uint3 tgpig[[threadgroup_position_in_grid]],
  2798. uint tiisg[[thread_index_in_simdgroup]],
  2799. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2800. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2801. }
  2802. void kernel_mul_mv_q5_K_f32_impl(
  2803. device const void * src0,
  2804. device const float * src1,
  2805. device float * dst,
  2806. constant int64_t & ne00,
  2807. constant int64_t & ne01,
  2808. constant int64_t & ne02,
  2809. constant int64_t & ne10,
  2810. constant int64_t & ne12,
  2811. constant int64_t & ne0,
  2812. constant int64_t & ne1,
  2813. constant uint & r2,
  2814. constant uint & r3,
  2815. uint3 tgpig[[threadgroup_position_in_grid]],
  2816. uint tiisg[[thread_index_in_simdgroup]],
  2817. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2818. const int nb = ne00/QK_K;
  2819. const int64_t r0 = tgpig.x;
  2820. const int64_t r1 = tgpig.y;
  2821. const int im = tgpig.z;
  2822. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2823. const uint i12 = im%ne12;
  2824. const uint i13 = im/ne12;
  2825. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2826. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2827. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2828. float sumf[2]={0.f};
  2829. const int step = sizeof(block_q5_K) * nb;
  2830. #if QK_K == 256
  2831. #
  2832. float yl[16], yh[16];
  2833. const uint16_t kmask1 = 0x3f3f;
  2834. const uint16_t kmask2 = 0x0f0f;
  2835. const uint16_t kmask3 = 0xc0c0;
  2836. const int tid = tiisg/4;
  2837. const int ix = tiisg%4;
  2838. const int iq = tid/4;
  2839. const int ir = tid%4;
  2840. const int n = 8;
  2841. const int l0 = n*ir;
  2842. const int q_offset = 32*iq + l0;
  2843. const int y_offset = 64*iq + l0;
  2844. const uint8_t hm1 = 1u << (2*iq);
  2845. const uint8_t hm2 = hm1 << 1;
  2846. const uint8_t hm3 = hm1 << 4;
  2847. const uint8_t hm4 = hm2 << 4;
  2848. uint16_t sc16[4];
  2849. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2850. device const float * y1 = yy + ix*QK_K + y_offset;
  2851. for (int i = ix; i < nb; i += 4) {
  2852. device const uint8_t * q1 = x[i].qs + q_offset;
  2853. device const uint8_t * qh = x[i].qh + l0;
  2854. device const half * dh = &x[i].d;
  2855. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2856. device const float * y2 = y1 + 128;
  2857. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2858. for (int l = 0; l < 8; ++l) {
  2859. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2860. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2861. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2862. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2863. }
  2864. for (int row = 0; row < 2; ++row) {
  2865. device const uint8_t * q2 = q1 + 64;
  2866. sc16[0] = a[0] & kmask1;
  2867. sc16[1] = a[2] & kmask1;
  2868. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2869. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2870. float4 acc1 = {0.f};
  2871. float4 acc2 = {0.f};
  2872. for (int l = 0; l < n; ++l) {
  2873. uint8_t h = qh[l];
  2874. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2875. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2876. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2877. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2878. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2879. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2880. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2881. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2882. }
  2883. const float dall = dh[0];
  2884. const float dmin = dh[1];
  2885. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2886. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2887. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2888. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2889. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2890. q1 += step;
  2891. qh += step;
  2892. dh += step/2;
  2893. a += step/2;
  2894. }
  2895. y1 += 4 * QK_K;
  2896. }
  2897. #else
  2898. float yl[8], yh[8];
  2899. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2900. const int ix = tiisg%8;
  2901. const int iq = il/8; // 0, 0, 1, 1
  2902. const int in = il%8; // 0, 4, 0, 4
  2903. device const float * y = yy + ix*QK_K + il;
  2904. for (int i = ix; i < nb; i += 8) {
  2905. for (int l = 0; l < 4; ++l) {
  2906. yl[l+0] = y[l+ 0];
  2907. yl[l+4] = y[l+16];
  2908. yh[l+0] = y[l+32];
  2909. yh[l+4] = y[l+48];
  2910. }
  2911. device const half * dh = &x[i].d;
  2912. device const uint8_t * q = x[i].qs + il;
  2913. device const uint8_t * h = x[i].qh + in;
  2914. device const int8_t * s = x[i].scales;
  2915. for (int row = 0; row < 2; ++row) {
  2916. const float d = dh[0];
  2917. float2 acc = {0.f, 0.f};
  2918. for (int l = 0; l < 4; ++l) {
  2919. const uint8_t hl = h[l] >> iq;
  2920. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2921. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2922. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2923. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2924. }
  2925. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2926. q += step;
  2927. h += step;
  2928. s += step;
  2929. dh += step/2;
  2930. }
  2931. y += 8 * QK_K;
  2932. }
  2933. #endif
  2934. for (int row = 0; row < 2; ++row) {
  2935. const float tot = simd_sum(sumf[row]);
  2936. if (tiisg == 0) {
  2937. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2938. }
  2939. }
  2940. }
  2941. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2942. kernel void kernel_mul_mv_q5_K_f32(
  2943. device const void * src0,
  2944. device const float * src1,
  2945. device float * dst,
  2946. constant int64_t & ne00,
  2947. constant int64_t & ne01,
  2948. constant int64_t & ne02,
  2949. constant uint64_t & nb00,
  2950. constant uint64_t & nb01,
  2951. constant uint64_t & nb02,
  2952. constant int64_t & ne10,
  2953. constant int64_t & ne11,
  2954. constant int64_t & ne12,
  2955. constant uint64_t & nb10,
  2956. constant uint64_t & nb11,
  2957. constant uint64_t & nb12,
  2958. constant int64_t & ne0,
  2959. constant int64_t & ne1,
  2960. constant uint & r2,
  2961. constant uint & r3,
  2962. uint3 tgpig[[threadgroup_position_in_grid]],
  2963. uint tiisg[[thread_index_in_simdgroup]],
  2964. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2965. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2966. }
  2967. void kernel_mul_mv_q6_K_f32_impl(
  2968. device const void * src0,
  2969. device const float * src1,
  2970. device float * dst,
  2971. constant int64_t & ne00,
  2972. constant int64_t & ne01,
  2973. constant int64_t & ne02,
  2974. constant int64_t & ne10,
  2975. constant int64_t & ne12,
  2976. constant int64_t & ne0,
  2977. constant int64_t & ne1,
  2978. constant uint & r2,
  2979. constant uint & r3,
  2980. uint3 tgpig[[threadgroup_position_in_grid]],
  2981. uint tiisg[[thread_index_in_simdgroup]],
  2982. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2983. const uint8_t kmask1 = 0x03;
  2984. const uint8_t kmask2 = 0x0C;
  2985. const uint8_t kmask3 = 0x30;
  2986. const uint8_t kmask4 = 0xC0;
  2987. const int nb = ne00/QK_K;
  2988. const int64_t r0 = tgpig.x;
  2989. const int64_t r1 = tgpig.y;
  2990. const int im = tgpig.z;
  2991. const int row = 2 * r0 + sgitg;
  2992. const uint i12 = im%ne12;
  2993. const uint i13 = im/ne12;
  2994. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2995. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  2996. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2997. float sumf = 0;
  2998. #if QK_K == 256
  2999. const int tid = tiisg/2;
  3000. const int ix = tiisg%2;
  3001. const int ip = tid/8; // 0 or 1
  3002. const int il = tid%8;
  3003. const int n = 4;
  3004. const int l0 = n*il;
  3005. const int is = 8*ip + l0/16;
  3006. const int y_offset = 128*ip + l0;
  3007. const int q_offset_l = 64*ip + l0;
  3008. const int q_offset_h = 32*ip + l0;
  3009. for (int i = ix; i < nb; i += 2) {
  3010. device const uint8_t * q1 = x[i].ql + q_offset_l;
  3011. device const uint8_t * q2 = q1 + 32;
  3012. device const uint8_t * qh = x[i].qh + q_offset_h;
  3013. device const int8_t * sc = x[i].scales + is;
  3014. device const float * y = yy + i * QK_K + y_offset;
  3015. const float dall = x[i].d;
  3016. float4 sums = {0.f, 0.f, 0.f, 0.f};
  3017. for (int l = 0; l < n; ++l) {
  3018. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  3019. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  3020. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  3021. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  3022. }
  3023. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  3024. }
  3025. #else
  3026. const int ix = tiisg/4;
  3027. const int il = 4*(tiisg%4);
  3028. for (int i = ix; i < nb; i += 8) {
  3029. device const float * y = yy + i * QK_K + il;
  3030. device const uint8_t * ql = x[i].ql + il;
  3031. device const uint8_t * qh = x[i].qh + il;
  3032. device const int8_t * s = x[i].scales;
  3033. const float d = x[i].d;
  3034. float4 sums = {0.f, 0.f, 0.f, 0.f};
  3035. for (int l = 0; l < 4; ++l) {
  3036. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  3037. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  3038. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  3039. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  3040. }
  3041. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  3042. }
  3043. #endif
  3044. const float tot = simd_sum(sumf);
  3045. if (tiisg == 0) {
  3046. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  3047. }
  3048. }
  3049. [[host_name("kernel_mul_mv_q6_K_f32")]]
  3050. kernel void kernel_mul_mv_q6_K_f32(
  3051. device const void * src0,
  3052. device const float * src1,
  3053. device float * dst,
  3054. constant int64_t & ne00,
  3055. constant int64_t & ne01,
  3056. constant int64_t & ne02,
  3057. constant uint64_t & nb00,
  3058. constant uint64_t & nb01,
  3059. constant uint64_t & nb02,
  3060. constant int64_t & ne10,
  3061. constant int64_t & ne11,
  3062. constant int64_t & ne12,
  3063. constant uint64_t & nb10,
  3064. constant uint64_t & nb11,
  3065. constant uint64_t & nb12,
  3066. constant int64_t & ne0,
  3067. constant int64_t & ne1,
  3068. constant uint & r2,
  3069. constant uint & r3,
  3070. uint3 tgpig[[threadgroup_position_in_grid]],
  3071. uint tiisg[[thread_index_in_simdgroup]],
  3072. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3073. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3074. }
  3075. // ======================= "True" 2-bit
  3076. void kernel_mul_mv_iq2_xxs_f32_impl(
  3077. device const void * src0,
  3078. device const float * src1,
  3079. device float * dst,
  3080. constant int64_t & ne00,
  3081. constant int64_t & ne01,
  3082. constant int64_t & ne02,
  3083. constant int64_t & ne10,
  3084. constant int64_t & ne12,
  3085. constant int64_t & ne0,
  3086. constant int64_t & ne1,
  3087. constant uint & r2,
  3088. constant uint & r3,
  3089. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3090. uint3 tgpig[[threadgroup_position_in_grid]],
  3091. uint tiisg[[thread_index_in_simdgroup]],
  3092. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3093. const int nb = ne00/QK_K;
  3094. const int r0 = tgpig.x;
  3095. const int r1 = tgpig.y;
  3096. const int im = tgpig.z;
  3097. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3098. const int ib_row = first_row * nb;
  3099. const uint i12 = im%ne12;
  3100. const uint i13 = im/ne12;
  3101. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3102. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3103. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3104. float yl[32];
  3105. float sumf[N_DST]={0.f}, all_sum;
  3106. const int nb32 = nb * (QK_K / 32);
  3107. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3108. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3109. {
  3110. int nval = 4;
  3111. int pos = (32*sgitg + tiisg)*nval;
  3112. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3113. nval = 2;
  3114. pos = (32*sgitg + tiisg)*nval;
  3115. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3116. threadgroup_barrier(mem_flags::mem_threadgroup);
  3117. }
  3118. const int ix = tiisg;
  3119. device const float * y4 = y + 32 * ix;
  3120. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3121. for (int i = 0; i < 32; ++i) {
  3122. yl[i] = y4[i];
  3123. }
  3124. const int ibl = ib32 / (QK_K / 32);
  3125. const int ib = ib32 % (QK_K / 32);
  3126. device const block_iq2_xxs * xr = x + ibl;
  3127. device const uint16_t * q2 = xr->qs + 4 * ib;
  3128. device const half * dh = &xr->d;
  3129. for (int row = 0; row < N_DST; row++) {
  3130. const float db = dh[0];
  3131. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3132. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3133. const float d = db * (0.5f + (aux32 >> 28));
  3134. float sum = 0;
  3135. for (int l = 0; l < 4; ++l) {
  3136. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3137. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3138. for (int j = 0; j < 8; ++j) {
  3139. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3140. }
  3141. }
  3142. sumf[row] += d * sum;
  3143. dh += nb*sizeof(block_iq2_xxs)/2;
  3144. q2 += nb*sizeof(block_iq2_xxs)/2;
  3145. }
  3146. y4 += 32 * 32;
  3147. }
  3148. for (int row = 0; row < N_DST; ++row) {
  3149. all_sum = simd_sum(sumf[row]);
  3150. if (tiisg == 0) {
  3151. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3152. }
  3153. }
  3154. }
  3155. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3156. kernel void kernel_mul_mv_iq2_xxs_f32(
  3157. device const void * src0,
  3158. device const float * src1,
  3159. device float * dst,
  3160. constant int64_t & ne00,
  3161. constant int64_t & ne01,
  3162. constant int64_t & ne02,
  3163. constant uint64_t & nb00,
  3164. constant uint64_t & nb01,
  3165. constant uint64_t & nb02,
  3166. constant int64_t & ne10,
  3167. constant int64_t & ne11,
  3168. constant int64_t & ne12,
  3169. constant uint64_t & nb10,
  3170. constant uint64_t & nb11,
  3171. constant uint64_t & nb12,
  3172. constant int64_t & ne0,
  3173. constant int64_t & ne1,
  3174. constant uint & r2,
  3175. constant uint & r3,
  3176. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3177. uint3 tgpig[[threadgroup_position_in_grid]],
  3178. uint tiisg[[thread_index_in_simdgroup]],
  3179. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3180. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3181. }
  3182. void kernel_mul_mv_iq2_xs_f32_impl(
  3183. device const void * src0,
  3184. device const float * src1,
  3185. device float * dst,
  3186. constant int64_t & ne00,
  3187. constant int64_t & ne01,
  3188. constant int64_t & ne02,
  3189. constant int64_t & ne10,
  3190. constant int64_t & ne12,
  3191. constant int64_t & ne0,
  3192. constant int64_t & ne1,
  3193. constant uint & r2,
  3194. constant uint & r3,
  3195. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3196. uint3 tgpig[[threadgroup_position_in_grid]],
  3197. uint tiisg[[thread_index_in_simdgroup]],
  3198. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3199. const int nb = ne00/QK_K;
  3200. const int r0 = tgpig.x;
  3201. const int r1 = tgpig.y;
  3202. const int im = tgpig.z;
  3203. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3204. const int ib_row = first_row * nb;
  3205. const uint i12 = im%ne12;
  3206. const uint i13 = im/ne12;
  3207. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3208. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3209. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3210. float yl[32];
  3211. float sumf[N_DST]={0.f}, all_sum;
  3212. const int nb32 = nb * (QK_K / 32);
  3213. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3214. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3215. {
  3216. int nval = 8;
  3217. int pos = (32*sgitg + tiisg)*nval;
  3218. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3219. nval = 2;
  3220. pos = (32*sgitg + tiisg)*nval;
  3221. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3222. threadgroup_barrier(mem_flags::mem_threadgroup);
  3223. }
  3224. const int ix = tiisg;
  3225. device const float * y4 = y + 32 * ix;
  3226. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3227. for (int i = 0; i < 32; ++i) {
  3228. yl[i] = y4[i];
  3229. }
  3230. const int ibl = ib32 / (QK_K / 32);
  3231. const int ib = ib32 % (QK_K / 32);
  3232. device const block_iq2_xs * xr = x + ibl;
  3233. device const uint16_t * q2 = xr->qs + 4 * ib;
  3234. device const uint8_t * sc = xr->scales + ib;
  3235. device const half * dh = &xr->d;
  3236. for (int row = 0; row < N_DST; row++) {
  3237. const float db = dh[0];
  3238. const uint8_t ls1 = sc[0] & 0xf;
  3239. const uint8_t ls2 = sc[0] >> 4;
  3240. const float d1 = db * (0.5f + ls1);
  3241. const float d2 = db * (0.5f + ls2);
  3242. float sum1 = 0, sum2 = 0;
  3243. for (int l = 0; l < 2; ++l) {
  3244. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3245. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3246. for (int j = 0; j < 8; ++j) {
  3247. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3248. }
  3249. }
  3250. for (int l = 2; l < 4; ++l) {
  3251. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3252. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3253. for (int j = 0; j < 8; ++j) {
  3254. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3255. }
  3256. }
  3257. sumf[row] += d1 * sum1 + d2 * sum2;
  3258. dh += nb*sizeof(block_iq2_xs)/2;
  3259. q2 += nb*sizeof(block_iq2_xs)/2;
  3260. sc += nb*sizeof(block_iq2_xs);
  3261. }
  3262. y4 += 32 * 32;
  3263. }
  3264. for (int row = 0; row < N_DST; ++row) {
  3265. all_sum = simd_sum(sumf[row]);
  3266. if (tiisg == 0) {
  3267. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3268. }
  3269. }
  3270. }
  3271. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3272. kernel void kernel_mul_mv_iq2_xs_f32(
  3273. device const void * src0,
  3274. device const float * src1,
  3275. device float * dst,
  3276. constant int64_t & ne00,
  3277. constant int64_t & ne01,
  3278. constant int64_t & ne02,
  3279. constant uint64_t & nb00,
  3280. constant uint64_t & nb01,
  3281. constant uint64_t & nb02,
  3282. constant int64_t & ne10,
  3283. constant int64_t & ne11,
  3284. constant int64_t & ne12,
  3285. constant uint64_t & nb10,
  3286. constant uint64_t & nb11,
  3287. constant uint64_t & nb12,
  3288. constant int64_t & ne0,
  3289. constant int64_t & ne1,
  3290. constant uint & r2,
  3291. constant uint & r3,
  3292. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3293. uint3 tgpig[[threadgroup_position_in_grid]],
  3294. uint tiisg[[thread_index_in_simdgroup]],
  3295. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3296. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3297. }
  3298. void kernel_mul_mv_iq3_xxs_f32_impl(
  3299. device const void * src0,
  3300. device const float * src1,
  3301. device float * dst,
  3302. constant int64_t & ne00,
  3303. constant int64_t & ne01,
  3304. constant int64_t & ne02,
  3305. constant int64_t & ne10,
  3306. constant int64_t & ne12,
  3307. constant int64_t & ne0,
  3308. constant int64_t & ne1,
  3309. constant uint & r2,
  3310. constant uint & r3,
  3311. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3312. uint3 tgpig[[threadgroup_position_in_grid]],
  3313. uint tiisg[[thread_index_in_simdgroup]],
  3314. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3315. const int nb = ne00/QK_K;
  3316. const int r0 = tgpig.x;
  3317. const int r1 = tgpig.y;
  3318. const int im = tgpig.z;
  3319. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3320. const int ib_row = first_row * nb;
  3321. const uint i12 = im%ne12;
  3322. const uint i13 = im/ne12;
  3323. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3324. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3325. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3326. float yl[32];
  3327. float sumf[N_DST]={0.f}, all_sum;
  3328. const int nb32 = nb * (QK_K / 32);
  3329. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3330. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3331. {
  3332. int nval = 4;
  3333. int pos = (32*sgitg + tiisg)*nval;
  3334. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3335. nval = 2;
  3336. pos = (32*sgitg + tiisg)*nval;
  3337. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3338. threadgroup_barrier(mem_flags::mem_threadgroup);
  3339. }
  3340. const int ix = tiisg;
  3341. device const float * y4 = y + 32 * ix;
  3342. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3343. for (int i = 0; i < 32; ++i) {
  3344. yl[i] = y4[i];
  3345. }
  3346. const int ibl = ib32 / (QK_K / 32);
  3347. const int ib = ib32 % (QK_K / 32);
  3348. device const block_iq3_xxs * xr = x + ibl;
  3349. device const uint8_t * q3 = xr->qs + 8 * ib;
  3350. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3351. device const half * dh = &xr->d;
  3352. for (int row = 0; row < N_DST; row++) {
  3353. const float db = dh[0];
  3354. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3355. const float d = db * (0.5f + (aux32 >> 28));
  3356. float2 sum = {0};
  3357. for (int l = 0; l < 4; ++l) {
  3358. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3359. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3360. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3361. for (int j = 0; j < 4; ++j) {
  3362. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3363. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3364. }
  3365. }
  3366. sumf[row] += d * (sum[0] + sum[1]);
  3367. dh += nb*sizeof(block_iq3_xxs)/2;
  3368. q3 += nb*sizeof(block_iq3_xxs);
  3369. gas += nb*sizeof(block_iq3_xxs)/2;
  3370. }
  3371. y4 += 32 * 32;
  3372. }
  3373. for (int row = 0; row < N_DST; ++row) {
  3374. all_sum = simd_sum(sumf[row]);
  3375. if (tiisg == 0) {
  3376. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3377. }
  3378. }
  3379. }
  3380. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3381. kernel void kernel_mul_mv_iq3_xxs_f32(
  3382. device const void * src0,
  3383. device const float * src1,
  3384. device float * dst,
  3385. constant int64_t & ne00,
  3386. constant int64_t & ne01,
  3387. constant int64_t & ne02,
  3388. constant uint64_t & nb00,
  3389. constant uint64_t & nb01,
  3390. constant uint64_t & nb02,
  3391. constant int64_t & ne10,
  3392. constant int64_t & ne11,
  3393. constant int64_t & ne12,
  3394. constant uint64_t & nb10,
  3395. constant uint64_t & nb11,
  3396. constant uint64_t & nb12,
  3397. constant int64_t & ne0,
  3398. constant int64_t & ne1,
  3399. constant uint & r2,
  3400. constant uint & r3,
  3401. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3402. uint3 tgpig[[threadgroup_position_in_grid]],
  3403. uint tiisg[[thread_index_in_simdgroup]],
  3404. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3405. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3406. }
  3407. void kernel_mul_mv_iq3_s_f32_impl(
  3408. device const void * src0,
  3409. device const float * src1,
  3410. device float * dst,
  3411. constant int64_t & ne00,
  3412. constant int64_t & ne01,
  3413. constant int64_t & ne02,
  3414. constant int64_t & ne10,
  3415. constant int64_t & ne12,
  3416. constant int64_t & ne0,
  3417. constant int64_t & ne1,
  3418. constant uint & r2,
  3419. constant uint & r3,
  3420. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3421. uint3 tgpig[[threadgroup_position_in_grid]],
  3422. uint tiisg[[thread_index_in_simdgroup]],
  3423. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3424. const int nb = ne00/QK_K;
  3425. const int r0 = tgpig.x;
  3426. const int r1 = tgpig.y;
  3427. const int im = tgpig.z;
  3428. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3429. const int ib_row = first_row * nb;
  3430. const uint i12 = im%ne12;
  3431. const uint i13 = im/ne12;
  3432. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3433. device const block_iq3_s * x = (device const block_iq3_s *) src0 + ib_row + offset0;
  3434. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3435. float yl[32];
  3436. float sumf[N_DST]={0.f}, all_sum;
  3437. const int nb32 = nb * (QK_K / 32);
  3438. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3439. {
  3440. int nval = 8;
  3441. int pos = (32*sgitg + tiisg)*nval;
  3442. for (int i = 0; i < nval; ++i) values[pos + i] = iq3s_grid[pos + i];
  3443. threadgroup_barrier(mem_flags::mem_threadgroup);
  3444. }
  3445. const int ix = tiisg;
  3446. device const float * y4 = y + 32 * ix;
  3447. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3448. for (int i = 0; i < 32; ++i) {
  3449. yl[i] = y4[i];
  3450. }
  3451. const int ibl = ib32 / (QK_K / 32);
  3452. const int ib = ib32 % (QK_K / 32);
  3453. device const block_iq3_s * xr = x + ibl;
  3454. device const uint8_t * qs = xr->qs + 8 * ib;
  3455. device const uint8_t * qh = xr->qh + ib;
  3456. device const uint8_t * sc = xr->scales + (ib/2);
  3457. device const uint8_t * signs = xr->signs + 4 * ib;
  3458. device const half * dh = &xr->d;
  3459. for (int row = 0; row < N_DST; row++) {
  3460. const float db = dh[0];
  3461. const float d = db * (1 + 2*((sc[0] >> 4*(ib%2)) & 0xf));
  3462. float2 sum = {0};
  3463. for (int l = 0; l < 4; ++l) {
  3464. const threadgroup uint32_t * table1 = qh[0] & kmask_iq2xs[2*l+0] ? values + 256 : values;
  3465. const threadgroup uint32_t * table2 = qh[0] & kmask_iq2xs[2*l+1] ? values + 256 : values;
  3466. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(table1 + qs[2*l+0]);
  3467. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(table2 + qs[2*l+1]);
  3468. for (int j = 0; j < 4; ++j) {
  3469. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l] & kmask_iq2xs[j+0]);
  3470. sum[1] += yl[8*l + j + 4] * grid2[j] * select(1, -1, signs[l] & kmask_iq2xs[j+4]);
  3471. }
  3472. }
  3473. sumf[row] += d * (sum[0] + sum[1]);
  3474. dh += nb*sizeof(block_iq3_s)/2;
  3475. qs += nb*sizeof(block_iq3_s);
  3476. qh += nb*sizeof(block_iq3_s);
  3477. sc += nb*sizeof(block_iq3_s);
  3478. signs += nb*sizeof(block_iq3_s);
  3479. }
  3480. y4 += 32 * 32;
  3481. }
  3482. for (int row = 0; row < N_DST; ++row) {
  3483. all_sum = simd_sum(sumf[row]);
  3484. if (tiisg == 0) {
  3485. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3486. }
  3487. }
  3488. }
  3489. [[host_name("kernel_mul_mv_iq3_s_f32")]]
  3490. kernel void kernel_mul_mv_iq3_s_f32(
  3491. device const void * src0,
  3492. device const float * src1,
  3493. device float * dst,
  3494. constant int64_t & ne00,
  3495. constant int64_t & ne01,
  3496. constant int64_t & ne02,
  3497. constant uint64_t & nb00,
  3498. constant uint64_t & nb01,
  3499. constant uint64_t & nb02,
  3500. constant int64_t & ne10,
  3501. constant int64_t & ne11,
  3502. constant int64_t & ne12,
  3503. constant uint64_t & nb10,
  3504. constant uint64_t & nb11,
  3505. constant uint64_t & nb12,
  3506. constant int64_t & ne0,
  3507. constant int64_t & ne1,
  3508. constant uint & r2,
  3509. constant uint & r3,
  3510. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3511. uint3 tgpig[[threadgroup_position_in_grid]],
  3512. uint tiisg[[thread_index_in_simdgroup]],
  3513. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3514. kernel_mul_mv_iq3_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3515. }
  3516. void kernel_mul_mv_iq2_s_f32_impl(
  3517. device const void * src0,
  3518. device const float * src1,
  3519. device float * dst,
  3520. constant int64_t & ne00,
  3521. constant int64_t & ne01,
  3522. constant int64_t & ne02,
  3523. constant int64_t & ne10,
  3524. constant int64_t & ne12,
  3525. constant int64_t & ne0,
  3526. constant int64_t & ne1,
  3527. constant uint & r2,
  3528. constant uint & r3,
  3529. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3530. uint3 tgpig[[threadgroup_position_in_grid]],
  3531. uint tiisg[[thread_index_in_simdgroup]],
  3532. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3533. const int nb = ne00/QK_K;
  3534. const int r0 = tgpig.x;
  3535. const int r1 = tgpig.y;
  3536. const int im = tgpig.z;
  3537. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3538. const int ib_row = first_row * nb;
  3539. const uint i12 = im%ne12;
  3540. const uint i13 = im/ne12;
  3541. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3542. device const block_iq2_s * x = (device const block_iq2_s *) src0 + ib_row + offset0;
  3543. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3544. float yl[32];
  3545. float sumf[N_DST]={0.f}, all_sum;
  3546. const int nb32 = nb * (QK_K / 32);
  3547. //threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3548. //{
  3549. // int nval = 32;
  3550. // int pos = (32*sgitg + tiisg)*nval;
  3551. // for (int i = 0; i < nval; ++i) values[pos + i] = iq2s_grid[pos + i];
  3552. // threadgroup_barrier(mem_flags::mem_threadgroup);
  3553. //}
  3554. const int ix = tiisg;
  3555. device const float * y4 = y + 32 * ix;
  3556. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3557. for (int i = 0; i < 32; ++i) {
  3558. yl[i] = y4[i];
  3559. }
  3560. const int ibl = ib32 / (QK_K / 32);
  3561. const int ib = ib32 % (QK_K / 32);
  3562. device const block_iq2_s * xr = x + ibl;
  3563. device const uint8_t * qs = xr->qs + 4 * ib;
  3564. device const uint8_t * qh = xr->qh + ib;
  3565. device const uint8_t * sc = xr->scales + ib;
  3566. device const uint8_t * signs = qs + QK_K/8;
  3567. device const half * dh = &xr->d;
  3568. for (int row = 0; row < N_DST; row++) {
  3569. const float db = dh[0];
  3570. const float d1 = db * (0.5f + (sc[0] & 0xf));
  3571. const float d2 = db * (0.5f + (sc[0] >> 4));
  3572. float2 sum = {0};
  3573. for (int l = 0; l < 2; ++l) {
  3574. //const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3575. //const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3576. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[l+0] | ((qh[0] << (8-2*l)) & 0x300)));
  3577. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[l+2] | ((qh[0] << (4-2*l)) & 0x300)));
  3578. for (int j = 0; j < 8; ++j) {
  3579. sum[0] += yl[8*l + j + 0] * grid1[j] * select(1, -1, signs[l+0] & kmask_iq2xs[j]);
  3580. sum[1] += yl[8*l + j + 16] * grid2[j] * select(1, -1, signs[l+2] & kmask_iq2xs[j]);
  3581. }
  3582. }
  3583. sumf[row] += d1 * sum[0] + d2 * sum[1];
  3584. dh += nb*sizeof(block_iq2_s)/2;
  3585. qs += nb*sizeof(block_iq2_s);
  3586. qh += nb*sizeof(block_iq2_s);
  3587. sc += nb*sizeof(block_iq2_s);
  3588. signs += nb*sizeof(block_iq2_s);
  3589. }
  3590. y4 += 32 * 32;
  3591. }
  3592. for (int row = 0; row < N_DST; ++row) {
  3593. all_sum = simd_sum(sumf[row]);
  3594. if (tiisg == 0) {
  3595. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3596. }
  3597. }
  3598. }
  3599. [[host_name("kernel_mul_mv_iq2_s_f32")]]
  3600. kernel void kernel_mul_mv_iq2_s_f32(
  3601. device const void * src0,
  3602. device const float * src1,
  3603. device float * dst,
  3604. constant int64_t & ne00,
  3605. constant int64_t & ne01,
  3606. constant int64_t & ne02,
  3607. constant uint64_t & nb00,
  3608. constant uint64_t & nb01,
  3609. constant uint64_t & nb02,
  3610. constant int64_t & ne10,
  3611. constant int64_t & ne11,
  3612. constant int64_t & ne12,
  3613. constant uint64_t & nb10,
  3614. constant uint64_t & nb11,
  3615. constant uint64_t & nb12,
  3616. constant int64_t & ne0,
  3617. constant int64_t & ne1,
  3618. constant uint & r2,
  3619. constant uint & r3,
  3620. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3621. uint3 tgpig[[threadgroup_position_in_grid]],
  3622. uint tiisg[[thread_index_in_simdgroup]],
  3623. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3624. kernel_mul_mv_iq2_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3625. }
  3626. void kernel_mul_mv_iq1_s_f32_impl(
  3627. device const void * src0,
  3628. device const float * src1,
  3629. device float * dst,
  3630. constant int64_t & ne00,
  3631. constant int64_t & ne01,
  3632. constant int64_t & ne02,
  3633. constant int64_t & ne10,
  3634. constant int64_t & ne12,
  3635. constant int64_t & ne0,
  3636. constant int64_t & ne1,
  3637. constant uint & r2,
  3638. constant uint & r3,
  3639. uint3 tgpig[[threadgroup_position_in_grid]],
  3640. uint tiisg[[thread_index_in_simdgroup]],
  3641. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3642. const int nb = ne00/QK_K;
  3643. const int r0 = tgpig.x;
  3644. const int r1 = tgpig.y;
  3645. const int im = tgpig.z;
  3646. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3647. const int ib_row = first_row * nb;
  3648. const uint i12 = im%ne12;
  3649. const uint i13 = im/ne12;
  3650. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3651. device const block_iq1_s * x = (device const block_iq1_s *) src0 + ib_row + offset0;
  3652. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3653. float yl[32];
  3654. float sumf[N_DST]={0.f}, all_sum;
  3655. const int nb32 = nb * (QK_K / 32);
  3656. const int ix = tiisg;
  3657. device const float * y4 = y + 32 * ix;
  3658. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3659. float sumy = 0;
  3660. for (int i = 0; i < 32; ++i) {
  3661. yl[i] = y4[i];
  3662. sumy += yl[i];
  3663. }
  3664. const int ibl = ib32 / (QK_K / 32);
  3665. const int ib = ib32 % (QK_K / 32);
  3666. device const block_iq1_s * xr = x + ibl;
  3667. device const uint8_t * qs = xr->qs + 4 * ib;
  3668. device const uint16_t * qh = xr->qh + ib;
  3669. device const half * dh = &xr->d;
  3670. for (int row = 0; row < N_DST; row++) {
  3671. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | ((qh[0] << 8) & 0x700)));
  3672. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | ((qh[0] << 5) & 0x700)));
  3673. constant uint8_t * grid3 = (constant uint8_t *)(iq1s_grid_gpu + (qs[2] | ((qh[0] << 2) & 0x700)));
  3674. constant uint8_t * grid4 = (constant uint8_t *)(iq1s_grid_gpu + (qs[3] | ((qh[0] >> 1) & 0x700)));
  3675. float sum = 0;
  3676. for (int j = 0; j < 4; ++j) {
  3677. sum += yl[j+ 0] * (grid1[j] & 0xf) + yl[j+ 4] * (grid1[j] >> 4)
  3678. + yl[j+ 8] * (grid2[j] & 0xf) + yl[j+12] * (grid2[j] >> 4)
  3679. + yl[j+16] * (grid3[j] & 0xf) + yl[j+20] * (grid3[j] >> 4)
  3680. + yl[j+24] * (grid4[j] & 0xf) + yl[j+28] * (grid4[j] >> 4);
  3681. }
  3682. sumf[row] += (float)dh[0] * (sum - sumy) * (2*(qh[0] >> 12) + 1);
  3683. dh += nb*sizeof(block_iq1_s)/2;
  3684. qs += nb*sizeof(block_iq1_s);
  3685. qh += nb*sizeof(block_iq1_s)/2;
  3686. }
  3687. y4 += 32 * 32;
  3688. }
  3689. for (int row = 0; row < N_DST; ++row) {
  3690. all_sum = simd_sum(sumf[row]);
  3691. if (tiisg == 0) {
  3692. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3693. }
  3694. }
  3695. }
  3696. constexpr constant static float kvalues_iq4nl_f[16] = {
  3697. -127.f, -104.f, -83.f, -65.f, -49.f, -35.f, -22.f, -10.f, 1.f, 13.f, 25.f, 38.f, 53.f, 69.f, 89.f, 113.f
  3698. };
  3699. void kernel_mul_mv_iq4_nl_f32_impl(
  3700. device const void * src0,
  3701. device const float * src1,
  3702. device float * dst,
  3703. constant int64_t & ne00,
  3704. constant int64_t & ne01,
  3705. constant int64_t & ne02,
  3706. constant int64_t & ne10,
  3707. constant int64_t & ne12,
  3708. constant int64_t & ne0,
  3709. constant int64_t & ne1,
  3710. constant uint & r2,
  3711. constant uint & r3,
  3712. threadgroup float * shared_values [[threadgroup(0)]],
  3713. uint3 tgpig[[threadgroup_position_in_grid]],
  3714. uint tiisg[[thread_index_in_simdgroup]],
  3715. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3716. const int nb = ne00/QK4_NL;
  3717. const int r0 = tgpig.x;
  3718. const int r1 = tgpig.y;
  3719. const int im = tgpig.z;
  3720. const int first_row = (r0 * 2 + sgitg) * 2;
  3721. const int ib_row = first_row * nb;
  3722. const uint i12 = im%ne12;
  3723. const uint i13 = im/ne12;
  3724. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3725. device const block_iq4_nl * x = (device const block_iq4_nl *) src0 + ib_row + offset0;
  3726. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3727. const int ix = tiisg/2; // 0...15
  3728. const int it = tiisg%2; // 0 or 1
  3729. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3730. threadgroup_barrier(mem_flags::mem_threadgroup);
  3731. float4 yl[4];
  3732. float sumf[2]={0.f}, all_sum;
  3733. device const float * yb = y + ix * QK4_NL + it * 8;
  3734. uint32_t aux32[2];
  3735. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3736. float4 qf1, qf2;
  3737. for (int ib = ix; ib < nb; ib += 16) {
  3738. device const float4 * y4 = (device const float4 *)yb;
  3739. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3740. for (int row = 0; row < 2; ++row) {
  3741. device const block_iq4_nl & xb = x[row*nb + ib];
  3742. device const uint16_t * q4 = (device const uint16_t *)(xb.qs + 8*it);
  3743. float4 acc1 = {0.f}, acc2 = {0.f};
  3744. aux32[0] = q4[0] | (q4[1] << 16);
  3745. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3746. aux32[0] &= 0x0f0f0f0f;
  3747. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3748. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3749. acc1 += yl[0] * qf1;
  3750. acc2 += yl[1] * qf2;
  3751. aux32[0] = q4[2] | (q4[3] << 16);
  3752. aux32[1] = (aux32[0] >> 4) & 0x0f0f0f0f;
  3753. aux32[0] &= 0x0f0f0f0f;
  3754. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3755. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3756. acc1 += yl[2] * qf1;
  3757. acc2 += yl[3] * qf2;
  3758. acc1 += acc2;
  3759. sumf[row] += (float)xb.d * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3760. }
  3761. yb += 16 * QK4_NL;
  3762. }
  3763. for (int row = 0; row < 2; ++row) {
  3764. all_sum = simd_sum(sumf[row]);
  3765. if (tiisg == 0) {
  3766. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3767. }
  3768. }
  3769. }
  3770. #if QK_K != 64
  3771. void kernel_mul_mv_iq4_xs_f32_impl(
  3772. device const void * src0,
  3773. device const float * src1,
  3774. device float * dst,
  3775. constant int64_t & ne00,
  3776. constant int64_t & ne01,
  3777. constant int64_t & ne02,
  3778. constant int64_t & ne10,
  3779. constant int64_t & ne12,
  3780. constant int64_t & ne0,
  3781. constant int64_t & ne1,
  3782. constant uint & r2,
  3783. constant uint & r3,
  3784. threadgroup float * shared_values [[threadgroup(0)]],
  3785. uint3 tgpig[[threadgroup_position_in_grid]],
  3786. uint tiisg[[thread_index_in_simdgroup]],
  3787. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3788. const int nb = ne00/QK_K;
  3789. const int r0 = tgpig.x;
  3790. const int r1 = tgpig.y;
  3791. const int im = tgpig.z;
  3792. const int first_row = (r0 * 2 + sgitg) * 2;
  3793. const int ib_row = first_row * nb;
  3794. const uint i12 = im%ne12;
  3795. const uint i13 = im/ne12;
  3796. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3797. device const block_iq4_xs * x = (device const block_iq4_xs *) src0 + ib_row + offset0;
  3798. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3799. const int ix = tiisg/16; // 0 or 1
  3800. const int it = tiisg%16; // 0...15
  3801. const int ib = it/2;
  3802. const int il = it%2;
  3803. shared_values[tiisg] = kvalues_iq4nl_f[tiisg%16];
  3804. threadgroup_barrier(mem_flags::mem_threadgroup);
  3805. float4 yl[4];
  3806. float sumf[2]={0.f}, all_sum;
  3807. device const float * yb = y + ix * QK_K + ib * 32 + il * 8;
  3808. uint32_t aux32[2];
  3809. thread const uint8_t * q8 = (thread const uint8_t *)aux32;
  3810. float4 qf1, qf2;
  3811. for (int ibl = ix; ibl < nb; ibl += 2) {
  3812. device const float4 * y4 = (device const float4 *)yb;
  3813. yl[0] = y4[0]; yl[1] = y4[4]; yl[2] = y4[1]; yl[3] = y4[5];
  3814. for (int row = 0; row < 2; ++row) {
  3815. device const block_iq4_xs & xb = x[row*nb + ibl];
  3816. device const uint32_t * q4 = (device const uint32_t *)(xb.qs + 16*ib + 8*il);
  3817. float4 acc1 = {0.f}, acc2 = {0.f};
  3818. aux32[0] = q4[0] & 0x0f0f0f0f;
  3819. aux32[1] = (q4[0] >> 4) & 0x0f0f0f0f;
  3820. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3821. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3822. acc1 += yl[0] * qf1;
  3823. acc2 += yl[1] * qf2;
  3824. aux32[0] = q4[1] & 0x0f0f0f0f;
  3825. aux32[1] = (q4[1] >> 4) & 0x0f0f0f0f;
  3826. qf1 = {shared_values[q8[0]], shared_values[q8[1]], shared_values[q8[2]], shared_values[q8[3]]};
  3827. qf2 = {shared_values[q8[4]], shared_values[q8[5]], shared_values[q8[6]], shared_values[q8[7]]};
  3828. acc1 += yl[2] * qf1;
  3829. acc2 += yl[3] * qf2;
  3830. acc1 += acc2;
  3831. const int ls = (((xb.scales_l[ib/2] >> 4*(ib%2)) & 0xf) | (((xb.scales_h >> 2*ib) & 3) << 4)) - 32;
  3832. sumf[row] += (float)xb.d * ls * (acc1[0] + acc1[1] + acc1[2] + acc1[3]);
  3833. }
  3834. yb += 2 * QK_K;
  3835. }
  3836. for (int row = 0; row < 2; ++row) {
  3837. all_sum = simd_sum(sumf[row]);
  3838. if (tiisg == 0) {
  3839. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3840. }
  3841. }
  3842. }
  3843. #endif
  3844. [[host_name("kernel_mul_mv_iq1_s_f32")]]
  3845. kernel void kernel_mul_mv_iq1_s_f32(
  3846. device const void * src0,
  3847. device const float * src1,
  3848. device float * dst,
  3849. constant int64_t & ne00,
  3850. constant int64_t & ne01,
  3851. constant int64_t & ne02,
  3852. constant uint64_t & nb00,
  3853. constant uint64_t & nb01,
  3854. constant uint64_t & nb02,
  3855. constant int64_t & ne10,
  3856. constant int64_t & ne11,
  3857. constant int64_t & ne12,
  3858. constant uint64_t & nb10,
  3859. constant uint64_t & nb11,
  3860. constant uint64_t & nb12,
  3861. constant int64_t & ne0,
  3862. constant int64_t & ne1,
  3863. constant uint & r2,
  3864. constant uint & r3,
  3865. uint3 tgpig[[threadgroup_position_in_grid]],
  3866. uint tiisg[[thread_index_in_simdgroup]],
  3867. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3868. kernel_mul_mv_iq1_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3869. }
  3870. [[host_name("kernel_mul_mv_iq4_nl_f32")]]
  3871. kernel void kernel_mul_mv_iq4_nl_f32(
  3872. device const void * src0,
  3873. device const float * src1,
  3874. device float * dst,
  3875. constant int64_t & ne00,
  3876. constant int64_t & ne01,
  3877. constant int64_t & ne02,
  3878. constant uint64_t & nb00,
  3879. constant uint64_t & nb01,
  3880. constant uint64_t & nb02,
  3881. constant int64_t & ne10,
  3882. constant int64_t & ne11,
  3883. constant int64_t & ne12,
  3884. constant uint64_t & nb10,
  3885. constant uint64_t & nb11,
  3886. constant uint64_t & nb12,
  3887. constant int64_t & ne0,
  3888. constant int64_t & ne1,
  3889. constant uint & r2,
  3890. constant uint & r3,
  3891. threadgroup float * shared_values [[threadgroup(0)]],
  3892. uint3 tgpig[[threadgroup_position_in_grid]],
  3893. uint tiisg[[thread_index_in_simdgroup]],
  3894. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3895. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3896. }
  3897. [[host_name("kernel_mul_mv_iq4_xs_f32")]]
  3898. kernel void kernel_mul_mv_iq4_xs_f32(
  3899. device const void * src0,
  3900. device const float * src1,
  3901. device float * dst,
  3902. constant int64_t & ne00,
  3903. constant int64_t & ne01,
  3904. constant int64_t & ne02,
  3905. constant uint64_t & nb00,
  3906. constant uint64_t & nb01,
  3907. constant uint64_t & nb02,
  3908. constant int64_t & ne10,
  3909. constant int64_t & ne11,
  3910. constant int64_t & ne12,
  3911. constant uint64_t & nb10,
  3912. constant uint64_t & nb11,
  3913. constant uint64_t & nb12,
  3914. constant int64_t & ne0,
  3915. constant int64_t & ne1,
  3916. constant uint & r2,
  3917. constant uint & r3,
  3918. threadgroup float * shared_values [[threadgroup(0)]],
  3919. uint3 tgpig[[threadgroup_position_in_grid]],
  3920. uint tiisg[[thread_index_in_simdgroup]],
  3921. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3922. #if QK_K == 64
  3923. kernel_mul_mv_iq4_nl_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3924. #else
  3925. kernel_mul_mv_iq4_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3926. #endif
  3927. }
  3928. //============================= templates and their specializations =============================
  3929. // NOTE: this is not dequantizing - we are simply fitting the template
  3930. template <typename type4x4>
  3931. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  3932. float4x4 temp = *(((device float4x4 *)src));
  3933. for (int i = 0; i < 16; i++){
  3934. reg[i/4][i%4] = temp[i/4][i%4];
  3935. }
  3936. }
  3937. template <typename type4x4>
  3938. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  3939. half4x4 temp = *(((device half4x4 *)src));
  3940. for (int i = 0; i < 16; i++){
  3941. reg[i/4][i%4] = temp[i/4][i%4];
  3942. }
  3943. }
  3944. template <typename type4x4>
  3945. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  3946. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  3947. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3948. const float d2 = d1 / 256.f;
  3949. const float md = -8.h * xb->d;
  3950. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3951. const ushort mask1 = mask0 << 8;
  3952. for (int i=0;i<8;i++) {
  3953. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  3954. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  3955. }
  3956. }
  3957. template <typename type4x4>
  3958. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  3959. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  3960. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3961. const float d2 = d1 / 256.f;
  3962. const float m = xb->m;
  3963. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3964. const ushort mask1 = mask0 << 8;
  3965. for (int i=0;i<8;i++) {
  3966. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  3967. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  3968. }
  3969. }
  3970. template <typename type4x4>
  3971. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  3972. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  3973. const float d = xb->d;
  3974. const float md = -16.h * xb->d;
  3975. const ushort mask = il ? 0x00F0 : 0x000F;
  3976. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3977. const int x_mv = il ? 4 : 0;
  3978. const int gh_mv = il ? 12 : 0;
  3979. const int gh_bk = il ? 0 : 4;
  3980. for (int i = 0; i < 8; i++) {
  3981. // extract the 5-th bits for x0 and x1
  3982. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3983. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3984. // combine the 4-bits from qs with the 5th bit
  3985. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3986. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3987. reg[i/2][2*(i%2)+0] = d * x0 + md;
  3988. reg[i/2][2*(i%2)+1] = d * x1 + md;
  3989. }
  3990. }
  3991. template <typename type4x4>
  3992. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  3993. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  3994. const float d = xb->d;
  3995. const float m = xb->m;
  3996. const ushort mask = il ? 0x00F0 : 0x000F;
  3997. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3998. const int x_mv = il ? 4 : 0;
  3999. const int gh_mv = il ? 12 : 0;
  4000. const int gh_bk = il ? 0 : 4;
  4001. for (int i = 0; i < 8; i++) {
  4002. // extract the 5-th bits for x0 and x1
  4003. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  4004. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  4005. // combine the 4-bits from qs with the 5th bit
  4006. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  4007. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  4008. reg[i/2][2*(i%2)+0] = d * x0 + m;
  4009. reg[i/2][2*(i%2)+1] = d * x1 + m;
  4010. }
  4011. }
  4012. template <typename type4x4>
  4013. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  4014. device const int8_t * qs = ((device const int8_t *)xb->qs);
  4015. const half d = xb->d;
  4016. for (int i = 0; i < 16; i++) {
  4017. reg[i/4][i%4] = (qs[i + 16*il] * d);
  4018. }
  4019. }
  4020. template <typename type4x4>
  4021. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  4022. const float d = xb->d;
  4023. const float min = xb->dmin;
  4024. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4025. float dl, ml;
  4026. uint8_t sc = xb->scales[il];
  4027. #if QK_K == 256
  4028. q = q + 32*(il/8) + 16*(il&1);
  4029. il = (il/2)%4;
  4030. #endif
  4031. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4032. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4033. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  4034. for (int i = 0; i < 16; ++i) {
  4035. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4036. }
  4037. }
  4038. template <typename type4x4>
  4039. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  4040. const half d_all = xb->d;
  4041. device const uint8_t * q = (device const uint8_t *)xb->qs;
  4042. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  4043. device const int8_t * scales = (device const int8_t *)xb->scales;
  4044. #if QK_K == 256
  4045. q = q + 32 * (il/8) + 16 * (il&1);
  4046. h = h + 16 * (il&1);
  4047. uint8_t m = 1 << (il/2);
  4048. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  4049. ((il/4)>0 ? 12 : 3);
  4050. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  4051. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  4052. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  4053. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  4054. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  4055. const float ml = 4.f * dl;
  4056. il = (il/2) & 3;
  4057. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4058. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4059. dl *= coef;
  4060. for (int i = 0; i < 16; ++i) {
  4061. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  4062. }
  4063. #else
  4064. float kcoef = il&1 ? 1.f/16.f : 1.f;
  4065. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  4066. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  4067. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  4068. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4069. uint8_t m = 1<<(il*2);
  4070. for (int i = 0; i < 16; ++i) {
  4071. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  4072. }
  4073. #endif
  4074. }
  4075. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  4076. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  4077. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  4078. }
  4079. template <typename type4x4>
  4080. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  4081. device const uchar * q = xb->qs;
  4082. #if QK_K == 256
  4083. short is = (il/4) * 2;
  4084. q = q + (il/4) * 32 + 16 * (il&1);
  4085. il = il & 3;
  4086. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4087. const float d = il < 2 ? xb->d : xb->d / 16.h;
  4088. const float min = xb->dmin;
  4089. const float dl = d * sc[0];
  4090. const float ml = min * sc[1];
  4091. #else
  4092. (void) get_scale_min_k4_just2;
  4093. q = q + 16 * (il&1);
  4094. device const uint8_t * s = xb->scales;
  4095. device const half2 * dh = (device const half2 *)xb->d;
  4096. const float2 d = (float2)dh[0];
  4097. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  4098. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  4099. #endif
  4100. const ushort mask = il<2 ? 0x0F : 0xF0;
  4101. for (int i = 0; i < 16; ++i) {
  4102. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  4103. }
  4104. }
  4105. template <typename type4x4>
  4106. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  4107. device const uint8_t * q = xb->qs;
  4108. device const uint8_t * qh = xb->qh;
  4109. #if QK_K == 256
  4110. short is = (il/4) * 2;
  4111. q = q + 32 * (il/4) + 16 * (il&1);
  4112. qh = qh + 16 * (il&1);
  4113. uint8_t ul = 1 << (il/2);
  4114. il = il & 3;
  4115. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4116. const float d = il < 2 ? xb->d : xb->d / 16.f;
  4117. const float min = xb->dmin;
  4118. const float dl = d * sc[0];
  4119. const float ml = min * sc[1];
  4120. const ushort mask = il<2 ? 0x0F : 0xF0;
  4121. const float qh_val = il<2 ? 16.f : 256.f;
  4122. for (int i = 0; i < 16; ++i) {
  4123. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  4124. }
  4125. #else
  4126. q = q + 16 * (il&1);
  4127. device const int8_t * s = xb->scales;
  4128. const float dl = xb->d * s[il];
  4129. uint8_t m = 1<<(il*2);
  4130. const float coef = il<2 ? 1.f : 1.f/16.f;
  4131. const ushort mask = il<2 ? 0x0F : 0xF0;
  4132. for (int i = 0; i < 16; ++i) {
  4133. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  4134. }
  4135. #endif
  4136. }
  4137. template <typename type4x4>
  4138. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  4139. const half d_all = xb->d;
  4140. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  4141. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  4142. device const int8_t * scales = (device const int8_t *)xb->scales;
  4143. #if QK_K == 256
  4144. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  4145. qh = qh + 32*(il/8) + 16*(il&1);
  4146. float sc = scales[(il%2) + 2 * ((il/2))];
  4147. il = (il/2) & 3;
  4148. #else
  4149. ql = ql + 16 * (il&1);
  4150. float sc = scales[il];
  4151. #endif
  4152. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4153. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  4154. const float coef = il>1 ? 1.f/16.f : 1.f;
  4155. const float ml = d_all * sc * 32.f;
  4156. const float dl = d_all * sc * coef;
  4157. for (int i = 0; i < 16; ++i) {
  4158. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  4159. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  4160. reg[i/4][i%4] = dl * q - ml;
  4161. }
  4162. }
  4163. template <typename type4x4>
  4164. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  4165. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4166. const float d = xb->d;
  4167. const int ib32 = il/2;
  4168. il = il%2;
  4169. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4170. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  4171. device const uint16_t * q2 = xb->qs + 4*ib32;
  4172. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  4173. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  4174. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  4175. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  4176. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  4177. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  4178. for (int i = 0; i < 8; ++i) {
  4179. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4180. }
  4181. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  4182. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  4183. for (int i = 0; i < 8; ++i) {
  4184. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4185. }
  4186. }
  4187. template <typename type4x4>
  4188. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  4189. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4190. const float d = xb->d;
  4191. const int ib32 = il/2;
  4192. il = il%2;
  4193. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4194. device const uint16_t * q2 = xb->qs + 4*ib32;
  4195. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4196. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  4197. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  4198. for (int i = 0; i < 8; ++i) {
  4199. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4200. }
  4201. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  4202. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  4203. for (int i = 0; i < 8; ++i) {
  4204. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4205. }
  4206. }
  4207. template <typename type4x4>
  4208. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  4209. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4210. const float d = xb->d;
  4211. const int ib32 = il/2;
  4212. il = il%2;
  4213. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4214. device const uint8_t * q3 = xb->qs + 8*ib32;
  4215. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  4216. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  4217. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  4218. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  4219. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  4220. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  4221. for (int i = 0; i < 4; ++i) {
  4222. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4223. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4224. }
  4225. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  4226. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  4227. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  4228. for (int i = 0; i < 4; ++i) {
  4229. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4230. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4231. }
  4232. }
  4233. template <typename type4x4>
  4234. void dequantize_iq3_s(device const block_iq3_s * xb, short il, thread type4x4 & reg) {
  4235. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4236. const float d = xb->d;
  4237. const int ib32 = il/2;
  4238. il = il%2;
  4239. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4240. device const uint8_t * qs = xb->qs + 8*ib32;
  4241. device const uint8_t * signs = xb->signs + 4*ib32 + 2*il;
  4242. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4243. const float dl = d * (1 + 2*((xb->scales[ib32/2] >> 4*(ib32%2)) & 0xf));
  4244. constant uint8_t * grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+0] | ((qh << 8) & 256)));
  4245. constant uint8_t * grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+1] | ((qh << 7) & 256)));
  4246. for (int i = 0; i < 4; ++i) {
  4247. reg[0][i] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i+0]);
  4248. reg[1][i] = dl * grid2[i] * select(1, -1, signs[0] & kmask_iq2xs[i+4]);
  4249. }
  4250. grid1 = (constant uint8_t *)(iq3s_grid + (qs[4*il+2] | ((qh << 6) & 256)));
  4251. grid2 = (constant uint8_t *)(iq3s_grid + (qs[4*il+3] | ((qh << 5) & 256)));
  4252. for (int i = 0; i < 4; ++i) {
  4253. reg[2][i] = dl * grid1[i] * select(1, -1, signs[1] & kmask_iq2xs[i+0]);
  4254. reg[3][i] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i+4]);
  4255. }
  4256. }
  4257. template <typename type4x4>
  4258. void dequantize_iq2_s(device const block_iq2_s * xb, short il, thread type4x4 & reg) {
  4259. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4260. const float d = xb->d;
  4261. const int ib32 = il/2;
  4262. il = il%2;
  4263. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4264. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4265. device const uint8_t * signs = qs + QK_K/8;
  4266. const uint8_t qh = xb->qh[ib32] >> 4*il;
  4267. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4268. constant uint8_t * grid1 = (constant uint8_t *)(iq2s_grid + (qs[0] | ((qh << 8) & 0x300)));
  4269. constant uint8_t * grid2 = (constant uint8_t *)(iq2s_grid + (qs[1] | ((qh << 6) & 0x300)));
  4270. for (int i = 0; i < 8; ++i) {
  4271. reg[i/4+0][i%4] = dl * grid1[i] * select(1, -1, signs[0] & kmask_iq2xs[i]);
  4272. reg[i/4+2][i%4] = dl * grid2[i] * select(1, -1, signs[1] & kmask_iq2xs[i]);
  4273. }
  4274. }
  4275. template <typename type4x4>
  4276. void dequantize_iq1_s(device const block_iq1_s * xb, short il, thread type4x4 & reg) {
  4277. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4278. const int ib32 = il/2;
  4279. il = il%2;
  4280. const float d = xb->d;
  4281. device const uint8_t * qs = xb->qs + 4*ib32 + 2*il;
  4282. device const uint16_t * qh = xb->qh;
  4283. const float dl = d * (2*(qh[ib32] >> 12) + 1);
  4284. constant uint8_t * grid1 = (constant uint8_t *)(iq1s_grid_gpu + (qs[0] | (((qh[ib32] >> (6*il+0)) & 7) << 8)));
  4285. constant uint8_t * grid2 = (constant uint8_t *)(iq1s_grid_gpu + (qs[1] | (((qh[ib32] >> (6*il+3)) & 7) << 8)));
  4286. for (int i = 0; i < 4; ++i) {
  4287. reg[0][i] = dl * (grid1[i] & 0xf) - dl;
  4288. reg[1][i] = dl * (grid1[i] >> 4) - dl;
  4289. reg[2][i] = dl * (grid2[i] & 0xf) - dl;
  4290. reg[3][i] = dl * (grid2[i] >> 4) - dl;
  4291. }
  4292. }
  4293. template <typename type4x4>
  4294. void dequantize_iq4_nl(device const block_iq4_nl * xb, short il, thread type4x4 & reg) {
  4295. device const uint16_t * q4 = (device const uint16_t *)xb->qs;
  4296. const float d = xb->d;
  4297. uint32_t aux32;
  4298. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4299. for (int i = 0; i < 4; ++i) {
  4300. aux32 = ((q4[2*i] | (q4[2*i+1] << 16)) >> 4*il) & 0x0f0f0f0f;
  4301. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4302. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4303. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4304. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4305. }
  4306. }
  4307. template <typename type4x4>
  4308. void dequantize_iq4_xs(device const block_iq4_xs * xb, short il, thread type4x4 & reg) {
  4309. #if QK_K == 64
  4310. dequantize_iq4_nl(xb, il, reg);
  4311. #else
  4312. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4313. const int ib32 = il/2;
  4314. il = il%2;
  4315. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4316. device const uint32_t * q4 = (device const uint32_t *)xb->qs + 4*ib32;
  4317. const int ls = ((xb->scales_l[ib32/2] >> 4*(ib32%2)) & 0xf) | (((xb->scales_h >> 2*ib32) & 3) << 4);
  4318. const float d = (float)xb->d * (ls - 32);
  4319. uint32_t aux32;
  4320. thread const uint8_t * q8 = (thread const uint8_t *)&aux32;
  4321. for (int i = 0; i < 4; ++i) {
  4322. aux32 = (q4[i] >> 4*il) & 0x0f0f0f0f;
  4323. reg[i][0] = d * kvalues_iq4nl_f[q8[0]];
  4324. reg[i][1] = d * kvalues_iq4nl_f[q8[1]];
  4325. reg[i][2] = d * kvalues_iq4nl_f[q8[2]];
  4326. reg[i][3] = d * kvalues_iq4nl_f[q8[3]];
  4327. }
  4328. #endif
  4329. }
  4330. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  4331. kernel void kernel_get_rows(
  4332. device const void * src0,
  4333. device const char * src1,
  4334. device float * dst,
  4335. constant int64_t & ne00,
  4336. constant uint64_t & nb01,
  4337. constant uint64_t & nb02,
  4338. constant int64_t & ne10,
  4339. constant uint64_t & nb10,
  4340. constant uint64_t & nb11,
  4341. constant uint64_t & nb1,
  4342. constant uint64_t & nb2,
  4343. uint3 tgpig[[threadgroup_position_in_grid]],
  4344. uint tiitg[[thread_index_in_threadgroup]],
  4345. uint3 tptg [[threads_per_threadgroup]]) {
  4346. //const int64_t i = tgpig;
  4347. //const int64_t r = ((device int32_t *) src1)[i];
  4348. const int64_t i10 = tgpig.x;
  4349. const int64_t i11 = tgpig.y;
  4350. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4351. const int64_t i02 = i11;
  4352. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  4353. float4x4 temp;
  4354. dequantize_func(
  4355. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  4356. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  4357. }
  4358. }
  4359. kernel void kernel_get_rows_f32(
  4360. device const void * src0,
  4361. device const char * src1,
  4362. device float * dst,
  4363. constant int64_t & ne00,
  4364. constant uint64_t & nb01,
  4365. constant uint64_t & nb02,
  4366. constant int64_t & ne10,
  4367. constant uint64_t & nb10,
  4368. constant uint64_t & nb11,
  4369. constant uint64_t & nb1,
  4370. constant uint64_t & nb2,
  4371. uint3 tgpig[[threadgroup_position_in_grid]],
  4372. uint tiitg[[thread_index_in_threadgroup]],
  4373. uint3 tptg [[threads_per_threadgroup]]) {
  4374. const int64_t i10 = tgpig.x;
  4375. const int64_t i11 = tgpig.y;
  4376. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4377. const int64_t i02 = i11;
  4378. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4379. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4380. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4381. }
  4382. }
  4383. kernel void kernel_get_rows_f16(
  4384. device const void * src0,
  4385. device const char * src1,
  4386. device float * dst,
  4387. constant int64_t & ne00,
  4388. constant uint64_t & nb01,
  4389. constant uint64_t & nb02,
  4390. constant int64_t & ne10,
  4391. constant uint64_t & nb10,
  4392. constant uint64_t & nb11,
  4393. constant uint64_t & nb1,
  4394. constant uint64_t & nb2,
  4395. uint3 tgpig[[threadgroup_position_in_grid]],
  4396. uint tiitg[[thread_index_in_threadgroup]],
  4397. uint3 tptg [[threads_per_threadgroup]]) {
  4398. const int64_t i10 = tgpig.x;
  4399. const int64_t i11 = tgpig.y;
  4400. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4401. const int64_t i02 = i11;
  4402. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4403. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4404. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4405. }
  4406. }
  4407. kernel void kernel_get_rows_i32(
  4408. device const void * src0,
  4409. device const char * src1,
  4410. device int32_t * dst,
  4411. constant int64_t & ne00,
  4412. constant uint64_t & nb01,
  4413. constant uint64_t & nb02,
  4414. constant int64_t & ne10,
  4415. constant uint64_t & nb10,
  4416. constant uint64_t & nb11,
  4417. constant uint64_t & nb1,
  4418. constant uint64_t & nb2,
  4419. uint3 tgpig[[threadgroup_position_in_grid]],
  4420. uint tiitg[[thread_index_in_threadgroup]],
  4421. uint3 tptg [[threads_per_threadgroup]]) {
  4422. const int64_t i10 = tgpig.x;
  4423. const int64_t i11 = tgpig.y;
  4424. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4425. const int64_t i02 = i11;
  4426. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4427. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4428. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4429. }
  4430. }
  4431. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  4432. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  4433. #define BLOCK_SIZE_K 32
  4434. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  4435. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  4436. #define THREAD_PER_BLOCK 128
  4437. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  4438. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  4439. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  4440. #define SG_MAT_ROW 8
  4441. // each block_q contains 16*nl weights
  4442. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4443. void kernel_mul_mm_impl(device const uchar * src0,
  4444. device const uchar * src1,
  4445. device float * dst,
  4446. constant int64_t & ne00,
  4447. constant int64_t & ne02,
  4448. constant uint64_t & nb01,
  4449. constant uint64_t & nb02,
  4450. constant int64_t & ne12,
  4451. constant uint64_t & nb10,
  4452. constant uint64_t & nb11,
  4453. constant uint64_t & nb12,
  4454. constant int64_t & ne0,
  4455. constant int64_t & ne1,
  4456. constant uint & r2,
  4457. constant uint & r3,
  4458. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4459. uint3 tgpig[[threadgroup_position_in_grid]],
  4460. uint tiitg[[thread_index_in_threadgroup]],
  4461. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4462. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4463. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4464. const uint r0 = tgpig.y;
  4465. const uint r1 = tgpig.x;
  4466. const uint im = tgpig.z;
  4467. // if this block is of 64x32 shape or smaller
  4468. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4469. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4470. // a thread shouldn't load data outside of the matrix
  4471. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4472. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4473. simdgroup_half8x8 ma[4];
  4474. simdgroup_float8x8 mb[2];
  4475. simdgroup_float8x8 c_res[8];
  4476. for (int i = 0; i < 8; i++){
  4477. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4478. }
  4479. short il = (tiitg % THREAD_PER_ROW);
  4480. const uint i12 = im%ne12;
  4481. const uint i13 = im/ne12;
  4482. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4483. ushort offset1 = il/nl;
  4484. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4485. device const float * y = (device const float *)(src1
  4486. + nb12 * im
  4487. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4488. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4489. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4490. // load data and store to threadgroup memory
  4491. half4x4 temp_a;
  4492. dequantize_func(x, il, temp_a);
  4493. threadgroup_barrier(mem_flags::mem_threadgroup);
  4494. #pragma unroll(16)
  4495. for (int i = 0; i < 16; i++) {
  4496. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4497. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4498. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4499. }
  4500. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4501. il = (il + 2 < nl) ? il + 2 : il % 2;
  4502. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4503. y += BLOCK_SIZE_K;
  4504. threadgroup_barrier(mem_flags::mem_threadgroup);
  4505. // load matrices from threadgroup memory and conduct outer products
  4506. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4507. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4508. #pragma unroll(4)
  4509. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4510. #pragma unroll(4)
  4511. for (int i = 0; i < 4; i++) {
  4512. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4513. }
  4514. simdgroup_barrier(mem_flags::mem_none);
  4515. #pragma unroll(2)
  4516. for (int i = 0; i < 2; i++) {
  4517. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4518. }
  4519. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4520. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4521. #pragma unroll(8)
  4522. for (int i = 0; i < 8; i++){
  4523. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4524. }
  4525. }
  4526. }
  4527. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4528. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4529. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4530. for (int i = 0; i < 8; i++) {
  4531. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4532. }
  4533. } else {
  4534. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4535. threadgroup_barrier(mem_flags::mem_threadgroup);
  4536. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4537. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4538. for (int i = 0; i < 8; i++) {
  4539. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4540. }
  4541. threadgroup_barrier(mem_flags::mem_threadgroup);
  4542. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4543. if (sgitg == 0) {
  4544. for (int i = 0; i < n_rows; i++) {
  4545. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4546. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4547. }
  4548. }
  4549. }
  4550. }
  4551. }
  4552. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4553. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4554. void kernel_mul_mm_id_impl(
  4555. device const uchar * src0,
  4556. device const uchar * src1,
  4557. threadgroup short * src1ids,
  4558. device float * dst,
  4559. constant int64_t & ne00,
  4560. constant int64_t & ne02,
  4561. constant uint64_t & nb01,
  4562. constant uint64_t & nb02,
  4563. constant int64_t & ne12,
  4564. constant uint64_t & nb10,
  4565. constant uint64_t & nb11,
  4566. constant uint64_t & nb12,
  4567. constant int64_t & ne0,
  4568. int64_t ne1,
  4569. constant uint & r2,
  4570. constant uint & r3,
  4571. threadgroup uchar * shared_memory,
  4572. uint3 tgpig[[threadgroup_position_in_grid]],
  4573. uint tiitg[[thread_index_in_threadgroup]],
  4574. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4575. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4576. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4577. const uint r0 = tgpig.y;
  4578. const uint r1 = tgpig.x;
  4579. const uint im = tgpig.z;
  4580. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4581. // if this block is of 64x32 shape or smaller
  4582. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4583. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4584. // a thread shouldn't load data outside of the matrix
  4585. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4586. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4587. simdgroup_half8x8 ma[4];
  4588. simdgroup_float8x8 mb[2];
  4589. simdgroup_float8x8 c_res[8];
  4590. for (int i = 0; i < 8; i++){
  4591. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4592. }
  4593. short il = (tiitg % THREAD_PER_ROW);
  4594. const uint i12 = im%ne12;
  4595. const uint i13 = im/ne12;
  4596. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4597. ushort offset1 = il/nl;
  4598. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4599. device const float * y = (device const float *)(src1
  4600. + nb12 * im
  4601. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4602. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4603. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4604. // load data and store to threadgroup memory
  4605. half4x4 temp_a;
  4606. dequantize_func(x, il, temp_a);
  4607. threadgroup_barrier(mem_flags::mem_threadgroup);
  4608. for (int i = 0; i < 16; i++) {
  4609. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4610. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4611. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4612. }
  4613. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4614. il = (il + 2 < nl) ? il + 2 : il % 2;
  4615. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4616. y += BLOCK_SIZE_K;
  4617. threadgroup_barrier(mem_flags::mem_threadgroup);
  4618. // load matrices from threadgroup memory and conduct outer products
  4619. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4620. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4621. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4622. for (int i = 0; i < 4; i++) {
  4623. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4624. }
  4625. simdgroup_barrier(mem_flags::mem_none);
  4626. for (int i = 0; i < 2; i++) {
  4627. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4628. }
  4629. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4630. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4631. for (int i = 0; i < 8; i++){
  4632. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4633. }
  4634. }
  4635. }
  4636. {
  4637. threadgroup_barrier(mem_flags::mem_threadgroup);
  4638. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4639. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4640. for (int i = 0; i < 8; i++) {
  4641. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4642. }
  4643. threadgroup_barrier(mem_flags::mem_threadgroup);
  4644. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4645. if (sgitg == 0) {
  4646. for (int i = 0; i < n_rows; i++) {
  4647. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4648. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4649. }
  4650. }
  4651. }
  4652. }
  4653. }
  4654. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4655. kernel void kernel_mul_mm(device const uchar * src0,
  4656. device const uchar * src1,
  4657. device float * dst,
  4658. constant int64_t & ne00,
  4659. constant int64_t & ne02,
  4660. constant uint64_t & nb01,
  4661. constant uint64_t & nb02,
  4662. constant int64_t & ne12,
  4663. constant uint64_t & nb10,
  4664. constant uint64_t & nb11,
  4665. constant uint64_t & nb12,
  4666. constant int64_t & ne0,
  4667. constant int64_t & ne1,
  4668. constant uint & r2,
  4669. constant uint & r3,
  4670. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4671. uint3 tgpig[[threadgroup_position_in_grid]],
  4672. uint tiitg[[thread_index_in_threadgroup]],
  4673. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4674. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4675. src0,
  4676. src1,
  4677. dst,
  4678. ne00,
  4679. ne02,
  4680. nb01,
  4681. nb02,
  4682. ne12,
  4683. nb10,
  4684. nb11,
  4685. nb12,
  4686. ne0,
  4687. ne1,
  4688. r2,
  4689. r3,
  4690. shared_memory,
  4691. tgpig,
  4692. tiitg,
  4693. sgitg);
  4694. }
  4695. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4696. kernel void kernel_mul_mm_id(
  4697. device const uchar * ids,
  4698. device const uchar * src1,
  4699. device float * dst,
  4700. constant uint64_t & nbi1,
  4701. constant int64_t & ne00,
  4702. constant int64_t & ne02,
  4703. constant uint64_t & nb01,
  4704. constant uint64_t & nb02,
  4705. constant int64_t & ne12,
  4706. constant int64_t & ne13,
  4707. constant uint64_t & nb10,
  4708. constant uint64_t & nb11,
  4709. constant uint64_t & nb12,
  4710. constant int64_t & ne0,
  4711. constant int64_t & ne1,
  4712. constant uint64_t & nb1,
  4713. constant uint & r2,
  4714. constant uint & r3,
  4715. constant int & idx,
  4716. device const uchar * src00,
  4717. device const uchar * src01,
  4718. device const uchar * src02,
  4719. device const uchar * src03,
  4720. device const uchar * src04,
  4721. device const uchar * src05,
  4722. device const uchar * src06,
  4723. device const uchar * src07,
  4724. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4725. uint3 tgpig[[threadgroup_position_in_grid]],
  4726. uint tiitg[[thread_index_in_threadgroup]],
  4727. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4728. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4729. // expert id
  4730. const int32_t id = tgpig.z/(ne12*ne13);
  4731. tgpig.z = tgpig.z%(ne12*ne13);
  4732. // row indices of src1 for expert id
  4733. threadgroup short * src1ids = (threadgroup short *)(shared_memory + 8192);
  4734. int64_t _ne1 = 0;
  4735. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4736. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4737. src1ids[_ne1++] = i1;
  4738. }
  4739. }
  4740. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4741. src0s[id],
  4742. src1,
  4743. src1ids,
  4744. dst,
  4745. ne00,
  4746. ne02,
  4747. nb01,
  4748. nb02,
  4749. ne12,
  4750. nb10,
  4751. nb11,
  4752. nb12,
  4753. ne0,
  4754. _ne1,
  4755. r2,
  4756. r3,
  4757. shared_memory,
  4758. tgpig,
  4759. tiitg,
  4760. sgitg);
  4761. }
  4762. #if QK_K == 256
  4763. #define QK_NL 16
  4764. #else
  4765. #define QK_NL 4
  4766. #endif
  4767. //
  4768. // get rows
  4769. //
  4770. typedef void (get_rows_t)(
  4771. device const void * src0,
  4772. device const char * src1,
  4773. device float * dst,
  4774. constant int64_t & ne00,
  4775. constant uint64_t & nb01,
  4776. constant uint64_t & nb02,
  4777. constant int64_t & ne10,
  4778. constant uint64_t & nb10,
  4779. constant uint64_t & nb11,
  4780. constant uint64_t & nb1,
  4781. constant uint64_t & nb2,
  4782. uint3, uint, uint3);
  4783. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4784. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4785. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4786. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4787. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4788. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4789. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4790. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4791. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4792. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4793. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4794. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4795. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4796. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4797. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4798. template [[host_name("kernel_get_rows_iq3_s")]] kernel get_rows_t kernel_get_rows<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4799. template [[host_name("kernel_get_rows_iq2_s")]] kernel get_rows_t kernel_get_rows<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4800. template [[host_name("kernel_get_rows_iq1_s")]] kernel get_rows_t kernel_get_rows<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4801. template [[host_name("kernel_get_rows_iq4_nl")]] kernel get_rows_t kernel_get_rows<block_iq4_nl, 2, dequantize_iq4_nl>;
  4802. #if QK_K == 64
  4803. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, 2, dequantize_iq4_xs>;
  4804. #else
  4805. template [[host_name("kernel_get_rows_iq4_xs")]] kernel get_rows_t kernel_get_rows<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4806. #endif
  4807. //
  4808. // matrix-matrix multiplication
  4809. //
  4810. typedef void (mat_mm_t)(
  4811. device const uchar * src0,
  4812. device const uchar * src1,
  4813. device float * dst,
  4814. constant int64_t & ne00,
  4815. constant int64_t & ne02,
  4816. constant uint64_t & nb01,
  4817. constant uint64_t & nb02,
  4818. constant int64_t & ne12,
  4819. constant uint64_t & nb10,
  4820. constant uint64_t & nb11,
  4821. constant uint64_t & nb12,
  4822. constant int64_t & ne0,
  4823. constant int64_t & ne1,
  4824. constant uint & r2,
  4825. constant uint & r3,
  4826. threadgroup uchar *,
  4827. uint3, uint, uint);
  4828. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  4829. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  4830. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  4831. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  4832. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  4833. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  4834. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  4835. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  4836. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  4837. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  4838. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  4839. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  4840. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4841. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4842. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4843. template [[host_name("kernel_mul_mm_iq3_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4844. template [[host_name("kernel_mul_mm_iq2_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4845. template [[host_name("kernel_mul_mm_iq1_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4846. template [[host_name("kernel_mul_mm_iq4_nl_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_nl>;
  4847. #if QK_K == 64
  4848. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_nl, 2, dequantize_iq4_xs>;
  4849. #else
  4850. template [[host_name("kernel_mul_mm_iq4_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4851. #endif
  4852. //
  4853. // indirect matrix-matrix multiplication
  4854. //
  4855. typedef void (mat_mm_id_t)(
  4856. device const uchar * ids,
  4857. device const uchar * src1,
  4858. device float * dst,
  4859. constant uint64_t & nbi1,
  4860. constant int64_t & ne00,
  4861. constant int64_t & ne02,
  4862. constant uint64_t & nb01,
  4863. constant uint64_t & nb02,
  4864. constant int64_t & ne12,
  4865. constant int64_t & ne13,
  4866. constant uint64_t & nb10,
  4867. constant uint64_t & nb11,
  4868. constant uint64_t & nb12,
  4869. constant int64_t & ne0,
  4870. constant int64_t & ne1,
  4871. constant uint64_t & nb1,
  4872. constant uint & r2,
  4873. constant uint & r3,
  4874. constant int & idx,
  4875. device const uchar * src00,
  4876. device const uchar * src01,
  4877. device const uchar * src02,
  4878. device const uchar * src03,
  4879. device const uchar * src04,
  4880. device const uchar * src05,
  4881. device const uchar * src06,
  4882. device const uchar * src07,
  4883. threadgroup uchar *,
  4884. uint3, uint, uint);
  4885. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  4886. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  4887. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  4888. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  4889. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  4890. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  4891. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  4892. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  4893. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  4894. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  4895. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  4896. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  4897. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4898. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4899. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4900. template [[host_name("kernel_mul_mm_id_iq3_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_s, QK_NL, dequantize_iq3_s>;
  4901. template [[host_name("kernel_mul_mm_id_iq2_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_s, QK_NL, dequantize_iq2_s>;
  4902. template [[host_name("kernel_mul_mm_id_iq1_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4903. template [[host_name("kernel_mul_mm_id_iq4_nl_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_nl, 2, dequantize_iq4_nl>;
  4904. #if QK_K == 64
  4905. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, 2, dequantize_iq4_xs>;
  4906. #else
  4907. template [[host_name("kernel_mul_mm_id_iq4_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq4_xs, QK_NL, dequantize_iq4_xs>;
  4908. #endif
  4909. //
  4910. // matrix-vector multiplication
  4911. //
  4912. [[host_name("kernel_mul_mv_id_f32_f32")]]
  4913. kernel void kernel_mul_mv_id_f32_f32(
  4914. device const char * ids,
  4915. device const char * src1,
  4916. device float * dst,
  4917. constant uint64_t & nbi1,
  4918. constant int64_t & ne00,
  4919. constant int64_t & ne01,
  4920. constant int64_t & ne02,
  4921. constant uint64_t & nb00,
  4922. constant uint64_t & nb01,
  4923. constant uint64_t & nb02,
  4924. constant int64_t & ne10,
  4925. constant int64_t & ne11,
  4926. constant int64_t & ne12,
  4927. constant int64_t & ne13,
  4928. constant uint64_t & nb10,
  4929. constant uint64_t & nb11,
  4930. constant uint64_t & nb12,
  4931. constant int64_t & ne0,
  4932. constant int64_t & ne1,
  4933. constant uint64_t & nb1,
  4934. constant uint & r2,
  4935. constant uint & r3,
  4936. constant int & idx,
  4937. device const char * src00,
  4938. device const char * src01,
  4939. device const char * src02,
  4940. device const char * src03,
  4941. device const char * src04,
  4942. device const char * src05,
  4943. device const char * src06,
  4944. device const char * src07,
  4945. uint3 tgpig[[threadgroup_position_in_grid]],
  4946. uint tiitg[[thread_index_in_threadgroup]],
  4947. uint tiisg[[thread_index_in_simdgroup]],
  4948. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4949. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4950. const int64_t bid = tgpig.z/(ne12*ne13);
  4951. tgpig.z = tgpig.z%(ne12*ne13);
  4952. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4953. kernel_mul_mv_f32_f32_impl(
  4954. src0[id],
  4955. src1 + bid*nb11,
  4956. dst + bid*ne0,
  4957. ne00,
  4958. ne01,
  4959. ne02,
  4960. nb00,
  4961. nb01,
  4962. nb02,
  4963. ne10,
  4964. ne11,
  4965. ne12,
  4966. nb10,
  4967. nb11,
  4968. nb12,
  4969. ne0,
  4970. ne1,
  4971. r2,
  4972. r3,
  4973. tgpig,
  4974. tiisg);
  4975. }
  4976. [[host_name("kernel_mul_mv_id_f16_f32")]]
  4977. kernel void kernel_mul_mv_id_f16_f32(
  4978. device const char * ids,
  4979. device const char * src1,
  4980. device float * dst,
  4981. constant uint64_t & nbi1,
  4982. constant int64_t & ne00,
  4983. constant int64_t & ne01,
  4984. constant int64_t & ne02,
  4985. constant uint64_t & nb00,
  4986. constant uint64_t & nb01,
  4987. constant uint64_t & nb02,
  4988. constant int64_t & ne10,
  4989. constant int64_t & ne11,
  4990. constant int64_t & ne12,
  4991. constant int64_t & ne13,
  4992. constant uint64_t & nb10,
  4993. constant uint64_t & nb11,
  4994. constant uint64_t & nb12,
  4995. constant int64_t & ne0,
  4996. constant int64_t & ne1,
  4997. constant uint64_t & nb1,
  4998. constant uint & r2,
  4999. constant uint & r3,
  5000. constant int & idx,
  5001. device const char * src00,
  5002. device const char * src01,
  5003. device const char * src02,
  5004. device const char * src03,
  5005. device const char * src04,
  5006. device const char * src05,
  5007. device const char * src06,
  5008. device const char * src07,
  5009. uint3 tgpig[[threadgroup_position_in_grid]],
  5010. uint tiitg[[thread_index_in_threadgroup]],
  5011. uint tiisg[[thread_index_in_simdgroup]],
  5012. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5013. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5014. const int64_t bid = tgpig.z/(ne12*ne13);
  5015. tgpig.z = tgpig.z%(ne12*ne13);
  5016. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5017. kernel_mul_mv_f16_f32_impl(
  5018. src0[id],
  5019. src1 + bid*nb11,
  5020. dst + bid*ne0,
  5021. ne00,
  5022. ne01,
  5023. ne02,
  5024. nb00,
  5025. nb01,
  5026. nb02,
  5027. ne10,
  5028. ne11,
  5029. ne12,
  5030. nb10,
  5031. nb11,
  5032. nb12,
  5033. ne0,
  5034. ne1,
  5035. r2,
  5036. r3,
  5037. tgpig,
  5038. tiisg);
  5039. }
  5040. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  5041. kernel void kernel_mul_mv_id_q8_0_f32(
  5042. device const char * ids,
  5043. device const char * src1,
  5044. device float * dst,
  5045. constant uint64_t & nbi1,
  5046. constant int64_t & ne00,
  5047. constant int64_t & ne01,
  5048. constant int64_t & ne02,
  5049. constant uint64_t & nb00,
  5050. constant uint64_t & nb01,
  5051. constant uint64_t & nb02,
  5052. constant int64_t & ne10,
  5053. constant int64_t & ne11,
  5054. constant int64_t & ne12,
  5055. constant int64_t & ne13,
  5056. constant uint64_t & nb10,
  5057. constant uint64_t & nb11,
  5058. constant uint64_t & nb12,
  5059. constant int64_t & ne0,
  5060. constant int64_t & ne1,
  5061. constant uint64_t & nb1,
  5062. constant uint & r2,
  5063. constant uint & r3,
  5064. constant int & idx,
  5065. device const char * src00,
  5066. device const char * src01,
  5067. device const char * src02,
  5068. device const char * src03,
  5069. device const char * src04,
  5070. device const char * src05,
  5071. device const char * src06,
  5072. device const char * src07,
  5073. uint3 tgpig[[threadgroup_position_in_grid]],
  5074. uint tiitg[[thread_index_in_threadgroup]],
  5075. uint tiisg[[thread_index_in_simdgroup]],
  5076. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5077. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5078. const int64_t bid = tgpig.z/(ne12*ne13);
  5079. tgpig.z = tgpig.z%(ne12*ne13);
  5080. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5081. kernel_mul_mv_q8_0_f32_impl(
  5082. src0[id],
  5083. (device const float *) (src1 + bid*nb11),
  5084. dst + bid*ne0,
  5085. ne00,
  5086. ne01,
  5087. ne02,
  5088. ne10,
  5089. ne12,
  5090. ne0,
  5091. ne1,
  5092. r2,
  5093. r3,
  5094. tgpig,
  5095. tiisg,
  5096. sgitg);
  5097. }
  5098. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  5099. kernel void kernel_mul_mv_id_q4_0_f32(
  5100. device const char * ids,
  5101. device const char * src1,
  5102. device float * dst,
  5103. constant uint64_t & nbi1,
  5104. constant int64_t & ne00,
  5105. constant int64_t & ne01,
  5106. constant int64_t & ne02,
  5107. constant uint64_t & nb00,
  5108. constant uint64_t & nb01,
  5109. constant uint64_t & nb02,
  5110. constant int64_t & ne10,
  5111. constant int64_t & ne11,
  5112. constant int64_t & ne12,
  5113. constant int64_t & ne13,
  5114. constant uint64_t & nb10,
  5115. constant uint64_t & nb11,
  5116. constant uint64_t & nb12,
  5117. constant int64_t & ne0,
  5118. constant int64_t & ne1,
  5119. constant uint64_t & nb1,
  5120. constant uint & r2,
  5121. constant uint & r3,
  5122. constant int & idx,
  5123. device const char * src00,
  5124. device const char * src01,
  5125. device const char * src02,
  5126. device const char * src03,
  5127. device const char * src04,
  5128. device const char * src05,
  5129. device const char * src06,
  5130. device const char * src07,
  5131. uint3 tgpig[[threadgroup_position_in_grid]],
  5132. uint tiitg[[thread_index_in_threadgroup]],
  5133. uint tiisg[[thread_index_in_simdgroup]],
  5134. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5135. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5136. const int64_t bid = tgpig.z/(ne12*ne13);
  5137. tgpig.z = tgpig.z%(ne12*ne13);
  5138. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5139. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5140. src0[id],
  5141. (device const float *) (src1 + bid*nb11),
  5142. dst + bid*ne0,
  5143. ne00,
  5144. ne01,
  5145. ne02,
  5146. ne10,
  5147. ne12,
  5148. ne0,
  5149. ne1,
  5150. r2,
  5151. r3,
  5152. tgpig,
  5153. tiisg,
  5154. sgitg);
  5155. }
  5156. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  5157. kernel void kernel_mul_mv_id_q4_1_f32(
  5158. device const char * ids,
  5159. device const char * src1,
  5160. device float * dst,
  5161. constant uint64_t & nbi1,
  5162. constant int64_t & ne00,
  5163. constant int64_t & ne01,
  5164. constant int64_t & ne02,
  5165. constant uint64_t & nb00,
  5166. constant uint64_t & nb01,
  5167. constant uint64_t & nb02,
  5168. constant int64_t & ne10,
  5169. constant int64_t & ne11,
  5170. constant int64_t & ne12,
  5171. constant int64_t & ne13,
  5172. constant uint64_t & nb10,
  5173. constant uint64_t & nb11,
  5174. constant uint64_t & nb12,
  5175. constant int64_t & ne0,
  5176. constant int64_t & ne1,
  5177. constant uint64_t & nb1,
  5178. constant uint & r2,
  5179. constant uint & r3,
  5180. constant int & idx,
  5181. device const char * src00,
  5182. device const char * src01,
  5183. device const char * src02,
  5184. device const char * src03,
  5185. device const char * src04,
  5186. device const char * src05,
  5187. device const char * src06,
  5188. device const char * src07,
  5189. uint3 tgpig[[threadgroup_position_in_grid]],
  5190. uint tiitg[[thread_index_in_threadgroup]],
  5191. uint tiisg[[thread_index_in_simdgroup]],
  5192. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5193. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5194. const int64_t bid = tgpig.z/(ne12*ne13);
  5195. tgpig.z = tgpig.z%(ne12*ne13);
  5196. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5197. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5198. src0[id],
  5199. (device const float *) (src1 + bid*nb11),
  5200. dst + bid*ne0,
  5201. ne00,
  5202. ne01,
  5203. ne02,
  5204. ne10,
  5205. ne12,
  5206. ne0,
  5207. ne1,
  5208. r2,
  5209. r3,
  5210. tgpig,
  5211. tiisg,
  5212. sgitg);
  5213. }
  5214. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  5215. kernel void kernel_mul_mv_id_q5_0_f32(
  5216. device const char * ids,
  5217. device const char * src1,
  5218. device float * dst,
  5219. constant uint64_t & nbi1,
  5220. constant int64_t & ne00,
  5221. constant int64_t & ne01,
  5222. constant int64_t & ne02,
  5223. constant uint64_t & nb00,
  5224. constant uint64_t & nb01,
  5225. constant uint64_t & nb02,
  5226. constant int64_t & ne10,
  5227. constant int64_t & ne11,
  5228. constant int64_t & ne12,
  5229. constant int64_t & ne13,
  5230. constant uint64_t & nb10,
  5231. constant uint64_t & nb11,
  5232. constant uint64_t & nb12,
  5233. constant int64_t & ne0,
  5234. constant int64_t & ne1,
  5235. constant uint64_t & nb1,
  5236. constant uint & r2,
  5237. constant uint & r3,
  5238. constant int & idx,
  5239. device const char * src00,
  5240. device const char * src01,
  5241. device const char * src02,
  5242. device const char * src03,
  5243. device const char * src04,
  5244. device const char * src05,
  5245. device const char * src06,
  5246. device const char * src07,
  5247. uint3 tgpig[[threadgroup_position_in_grid]],
  5248. uint tiitg[[thread_index_in_threadgroup]],
  5249. uint tiisg[[thread_index_in_simdgroup]],
  5250. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5251. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5252. const int64_t bid = tgpig.z/(ne12*ne13);
  5253. tgpig.z = tgpig.z%(ne12*ne13);
  5254. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5255. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5256. src0[id],
  5257. (device const float *) (src1 + bid*nb11),
  5258. dst + bid*ne0,
  5259. ne00,
  5260. ne01,
  5261. ne02,
  5262. ne10,
  5263. ne12,
  5264. ne0,
  5265. ne1,
  5266. r2,
  5267. r3,
  5268. tgpig,
  5269. tiisg,
  5270. sgitg);
  5271. }
  5272. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  5273. kernel void kernel_mul_mv_id_q5_1_f32(
  5274. device const char * ids,
  5275. device const char * src1,
  5276. device float * dst,
  5277. constant uint64_t & nbi1,
  5278. constant int64_t & ne00,
  5279. constant int64_t & ne01,
  5280. constant int64_t & ne02,
  5281. constant uint64_t & nb00,
  5282. constant uint64_t & nb01,
  5283. constant uint64_t & nb02,
  5284. constant int64_t & ne10,
  5285. constant int64_t & ne11,
  5286. constant int64_t & ne12,
  5287. constant int64_t & ne13,
  5288. constant uint64_t & nb10,
  5289. constant uint64_t & nb11,
  5290. constant uint64_t & nb12,
  5291. constant int64_t & ne0,
  5292. constant int64_t & ne1,
  5293. constant uint64_t & nb1,
  5294. constant uint & r2,
  5295. constant uint & r3,
  5296. constant int & idx,
  5297. device const char * src00,
  5298. device const char * src01,
  5299. device const char * src02,
  5300. device const char * src03,
  5301. device const char * src04,
  5302. device const char * src05,
  5303. device const char * src06,
  5304. device const char * src07,
  5305. uint3 tgpig[[threadgroup_position_in_grid]],
  5306. uint tiitg[[thread_index_in_threadgroup]],
  5307. uint tiisg[[thread_index_in_simdgroup]],
  5308. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5309. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5310. const int64_t bid = tgpig.z/(ne12*ne13);
  5311. tgpig.z = tgpig.z%(ne12*ne13);
  5312. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5313. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5314. src0[id],
  5315. (device const float *) (src1 + bid*nb11),
  5316. dst + bid*ne0,
  5317. ne00,
  5318. ne01,
  5319. ne02,
  5320. ne10,
  5321. ne12,
  5322. ne0,
  5323. ne1,
  5324. r2,
  5325. r3,
  5326. tgpig,
  5327. tiisg,
  5328. sgitg);
  5329. }
  5330. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  5331. kernel void kernel_mul_mv_id_q2_K_f32(
  5332. device const char * ids,
  5333. device const char * src1,
  5334. device float * dst,
  5335. constant uint64_t & nbi1,
  5336. constant int64_t & ne00,
  5337. constant int64_t & ne01,
  5338. constant int64_t & ne02,
  5339. constant uint64_t & nb00,
  5340. constant uint64_t & nb01,
  5341. constant uint64_t & nb02,
  5342. constant int64_t & ne10,
  5343. constant int64_t & ne11,
  5344. constant int64_t & ne12,
  5345. constant int64_t & ne13,
  5346. constant uint64_t & nb10,
  5347. constant uint64_t & nb11,
  5348. constant uint64_t & nb12,
  5349. constant int64_t & ne0,
  5350. constant int64_t & ne1,
  5351. constant uint64_t & nb1,
  5352. constant uint & r2,
  5353. constant uint & r3,
  5354. constant int & idx,
  5355. device const char * src00,
  5356. device const char * src01,
  5357. device const char * src02,
  5358. device const char * src03,
  5359. device const char * src04,
  5360. device const char * src05,
  5361. device const char * src06,
  5362. device const char * src07,
  5363. uint3 tgpig[[threadgroup_position_in_grid]],
  5364. uint tiitg[[thread_index_in_threadgroup]],
  5365. uint tiisg[[thread_index_in_simdgroup]],
  5366. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5367. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5368. const int64_t bid = tgpig.z/(ne12*ne13);
  5369. tgpig.z = tgpig.z%(ne12*ne13);
  5370. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5371. kernel_mul_mv_q2_K_f32_impl(
  5372. src0[id],
  5373. (device const float *) (src1 + bid*nb11),
  5374. dst + bid*ne0,
  5375. ne00,
  5376. ne01,
  5377. ne02,
  5378. ne10,
  5379. ne12,
  5380. ne0,
  5381. ne1,
  5382. r2,
  5383. r3,
  5384. tgpig,
  5385. tiisg,
  5386. sgitg);
  5387. }
  5388. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  5389. kernel void kernel_mul_mv_id_q3_K_f32(
  5390. device const char * ids,
  5391. device const char * src1,
  5392. device float * dst,
  5393. constant uint64_t & nbi1,
  5394. constant int64_t & ne00,
  5395. constant int64_t & ne01,
  5396. constant int64_t & ne02,
  5397. constant uint64_t & nb00,
  5398. constant uint64_t & nb01,
  5399. constant uint64_t & nb02,
  5400. constant int64_t & ne10,
  5401. constant int64_t & ne11,
  5402. constant int64_t & ne12,
  5403. constant int64_t & ne13,
  5404. constant uint64_t & nb10,
  5405. constant uint64_t & nb11,
  5406. constant uint64_t & nb12,
  5407. constant int64_t & ne0,
  5408. constant int64_t & ne1,
  5409. constant uint64_t & nb1,
  5410. constant uint & r2,
  5411. constant uint & r3,
  5412. constant int & idx,
  5413. device const char * src00,
  5414. device const char * src01,
  5415. device const char * src02,
  5416. device const char * src03,
  5417. device const char * src04,
  5418. device const char * src05,
  5419. device const char * src06,
  5420. device const char * src07,
  5421. uint3 tgpig[[threadgroup_position_in_grid]],
  5422. uint tiitg[[thread_index_in_threadgroup]],
  5423. uint tiisg[[thread_index_in_simdgroup]],
  5424. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5425. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5426. const int64_t bid = tgpig.z/(ne12*ne13);
  5427. tgpig.z = tgpig.z%(ne12*ne13);
  5428. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5429. kernel_mul_mv_q3_K_f32_impl(
  5430. src0[id],
  5431. (device const float *) (src1 + bid*nb11),
  5432. dst + bid*ne0,
  5433. ne00,
  5434. ne01,
  5435. ne02,
  5436. ne10,
  5437. ne12,
  5438. ne0,
  5439. ne1,
  5440. r2,
  5441. r3,
  5442. tgpig,
  5443. tiisg,
  5444. sgitg);
  5445. }
  5446. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  5447. kernel void kernel_mul_mv_id_q4_K_f32(
  5448. device const char * ids,
  5449. device const char * src1,
  5450. device float * dst,
  5451. constant uint64_t & nbi1,
  5452. constant int64_t & ne00,
  5453. constant int64_t & ne01,
  5454. constant int64_t & ne02,
  5455. constant uint64_t & nb00,
  5456. constant uint64_t & nb01,
  5457. constant uint64_t & nb02,
  5458. constant int64_t & ne10,
  5459. constant int64_t & ne11,
  5460. constant int64_t & ne12,
  5461. constant int64_t & ne13,
  5462. constant uint64_t & nb10,
  5463. constant uint64_t & nb11,
  5464. constant uint64_t & nb12,
  5465. constant int64_t & ne0,
  5466. constant int64_t & ne1,
  5467. constant uint64_t & nb1,
  5468. constant uint & r2,
  5469. constant uint & r3,
  5470. constant int & idx,
  5471. device const char * src00,
  5472. device const char * src01,
  5473. device const char * src02,
  5474. device const char * src03,
  5475. device const char * src04,
  5476. device const char * src05,
  5477. device const char * src06,
  5478. device const char * src07,
  5479. uint3 tgpig[[threadgroup_position_in_grid]],
  5480. uint tiitg[[thread_index_in_threadgroup]],
  5481. uint tiisg[[thread_index_in_simdgroup]],
  5482. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5483. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5484. const int64_t bid = tgpig.z/(ne12*ne13);
  5485. tgpig.z = tgpig.z%(ne12*ne13);
  5486. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5487. kernel_mul_mv_q4_K_f32_impl(
  5488. src0[id],
  5489. (device const float *) (src1 + bid*nb11),
  5490. dst + bid*ne0,
  5491. ne00,
  5492. ne01,
  5493. ne02,
  5494. ne10,
  5495. ne12,
  5496. ne0,
  5497. ne1,
  5498. r2,
  5499. r3,
  5500. tgpig,
  5501. tiisg,
  5502. sgitg);
  5503. }
  5504. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5505. kernel void kernel_mul_mv_id_q5_K_f32(
  5506. device const char * ids,
  5507. device const char * src1,
  5508. device float * dst,
  5509. constant uint64_t & nbi1,
  5510. constant int64_t & ne00,
  5511. constant int64_t & ne01,
  5512. constant int64_t & ne02,
  5513. constant uint64_t & nb00,
  5514. constant uint64_t & nb01,
  5515. constant uint64_t & nb02,
  5516. constant int64_t & ne10,
  5517. constant int64_t & ne11,
  5518. constant int64_t & ne12,
  5519. constant int64_t & ne13,
  5520. constant uint64_t & nb10,
  5521. constant uint64_t & nb11,
  5522. constant uint64_t & nb12,
  5523. constant int64_t & ne0,
  5524. constant int64_t & ne1,
  5525. constant uint64_t & nb1,
  5526. constant uint & r2,
  5527. constant uint & r3,
  5528. constant int & idx,
  5529. device const char * src00,
  5530. device const char * src01,
  5531. device const char * src02,
  5532. device const char * src03,
  5533. device const char * src04,
  5534. device const char * src05,
  5535. device const char * src06,
  5536. device const char * src07,
  5537. uint3 tgpig[[threadgroup_position_in_grid]],
  5538. uint tiitg[[thread_index_in_threadgroup]],
  5539. uint tiisg[[thread_index_in_simdgroup]],
  5540. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5541. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5542. const int64_t bid = tgpig.z/(ne12*ne13);
  5543. tgpig.z = tgpig.z%(ne12*ne13);
  5544. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5545. kernel_mul_mv_q5_K_f32_impl(
  5546. src0[id],
  5547. (device const float *) (src1 + bid*nb11),
  5548. dst + bid*ne0,
  5549. ne00,
  5550. ne01,
  5551. ne02,
  5552. ne10,
  5553. ne12,
  5554. ne0,
  5555. ne1,
  5556. r2,
  5557. r3,
  5558. tgpig,
  5559. tiisg,
  5560. sgitg);
  5561. }
  5562. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5563. kernel void kernel_mul_mv_id_q6_K_f32(
  5564. device const char * ids,
  5565. device const char * src1,
  5566. device float * dst,
  5567. constant uint64_t & nbi1,
  5568. constant int64_t & ne00,
  5569. constant int64_t & ne01,
  5570. constant int64_t & ne02,
  5571. constant uint64_t & nb00,
  5572. constant uint64_t & nb01,
  5573. constant uint64_t & nb02,
  5574. constant int64_t & ne10,
  5575. constant int64_t & ne11,
  5576. constant int64_t & ne12,
  5577. constant int64_t & ne13,
  5578. constant uint64_t & nb10,
  5579. constant uint64_t & nb11,
  5580. constant uint64_t & nb12,
  5581. constant int64_t & ne0,
  5582. constant int64_t & ne1,
  5583. constant uint64_t & nb1,
  5584. constant uint & r2,
  5585. constant uint & r3,
  5586. constant int & idx,
  5587. device const char * src00,
  5588. device const char * src01,
  5589. device const char * src02,
  5590. device const char * src03,
  5591. device const char * src04,
  5592. device const char * src05,
  5593. device const char * src06,
  5594. device const char * src07,
  5595. uint3 tgpig[[threadgroup_position_in_grid]],
  5596. uint tiitg[[thread_index_in_threadgroup]],
  5597. uint tiisg[[thread_index_in_simdgroup]],
  5598. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5599. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5600. const int64_t bid = tgpig.z/(ne12*ne13);
  5601. tgpig.z = tgpig.z%(ne12*ne13);
  5602. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5603. kernel_mul_mv_q6_K_f32_impl(
  5604. src0[id],
  5605. (device const float *) (src1 + bid*nb11),
  5606. dst + bid*ne0,
  5607. ne00,
  5608. ne01,
  5609. ne02,
  5610. ne10,
  5611. ne12,
  5612. ne0,
  5613. ne1,
  5614. r2,
  5615. r3,
  5616. tgpig,
  5617. tiisg,
  5618. sgitg);
  5619. }
  5620. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5621. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5622. device const char * ids,
  5623. device const char * src1,
  5624. device float * dst,
  5625. constant uint64_t & nbi1,
  5626. constant int64_t & ne00,
  5627. constant int64_t & ne01,
  5628. constant int64_t & ne02,
  5629. constant uint64_t & nb00,
  5630. constant uint64_t & nb01,
  5631. constant uint64_t & nb02,
  5632. constant int64_t & ne10,
  5633. constant int64_t & ne11,
  5634. constant int64_t & ne12,
  5635. constant int64_t & ne13,
  5636. constant uint64_t & nb10,
  5637. constant uint64_t & nb11,
  5638. constant uint64_t & nb12,
  5639. constant int64_t & ne0,
  5640. constant int64_t & ne1,
  5641. constant uint64_t & nb1,
  5642. constant uint & r2,
  5643. constant uint & r3,
  5644. constant int & idx,
  5645. device const char * src00,
  5646. device const char * src01,
  5647. device const char * src02,
  5648. device const char * src03,
  5649. device const char * src04,
  5650. device const char * src05,
  5651. device const char * src06,
  5652. device const char * src07,
  5653. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5654. uint3 tgpig[[threadgroup_position_in_grid]],
  5655. uint tiitg[[thread_index_in_threadgroup]],
  5656. uint tiisg[[thread_index_in_simdgroup]],
  5657. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5658. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5659. const int64_t bid = tgpig.z/(ne12*ne13);
  5660. tgpig.z = tgpig.z%(ne12*ne13);
  5661. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5662. kernel_mul_mv_iq2_xxs_f32_impl(
  5663. src0[id],
  5664. (device const float *) (src1 + bid*nb11),
  5665. dst + bid*ne0,
  5666. ne00,
  5667. ne01,
  5668. ne02,
  5669. ne10,
  5670. ne12,
  5671. ne0,
  5672. ne1,
  5673. r2,
  5674. r3,
  5675. shared_values,
  5676. tgpig,
  5677. tiisg,
  5678. sgitg);
  5679. }
  5680. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5681. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5682. device const char * ids,
  5683. device const char * src1,
  5684. device float * dst,
  5685. constant uint64_t & nbi1,
  5686. constant int64_t & ne00,
  5687. constant int64_t & ne01,
  5688. constant int64_t & ne02,
  5689. constant uint64_t & nb00,
  5690. constant uint64_t & nb01,
  5691. constant uint64_t & nb02,
  5692. constant int64_t & ne10,
  5693. constant int64_t & ne11,
  5694. constant int64_t & ne12,
  5695. constant int64_t & ne13,
  5696. constant uint64_t & nb10,
  5697. constant uint64_t & nb11,
  5698. constant uint64_t & nb12,
  5699. constant int64_t & ne0,
  5700. constant int64_t & ne1,
  5701. constant uint64_t & nb1,
  5702. constant uint & r2,
  5703. constant uint & r3,
  5704. constant int & idx,
  5705. device const char * src00,
  5706. device const char * src01,
  5707. device const char * src02,
  5708. device const char * src03,
  5709. device const char * src04,
  5710. device const char * src05,
  5711. device const char * src06,
  5712. device const char * src07,
  5713. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5714. uint3 tgpig[[threadgroup_position_in_grid]],
  5715. uint tiitg[[thread_index_in_threadgroup]],
  5716. uint tiisg[[thread_index_in_simdgroup]],
  5717. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5718. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5719. const int64_t bid = tgpig.z/(ne12*ne13);
  5720. tgpig.z = tgpig.z%(ne12*ne13);
  5721. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5722. kernel_mul_mv_iq2_xs_f32_impl(
  5723. src0[id],
  5724. (device const float *) (src1 + bid*nb11),
  5725. dst + bid*ne0,
  5726. ne00,
  5727. ne01,
  5728. ne02,
  5729. ne10,
  5730. ne12,
  5731. ne0,
  5732. ne1,
  5733. r2,
  5734. r3,
  5735. shared_values,
  5736. tgpig,
  5737. tiisg,
  5738. sgitg);
  5739. }
  5740. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5741. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5742. device const char * ids,
  5743. device const char * src1,
  5744. device float * dst,
  5745. constant uint64_t & nbi1,
  5746. constant int64_t & ne00,
  5747. constant int64_t & ne01,
  5748. constant int64_t & ne02,
  5749. constant uint64_t & nb00,
  5750. constant uint64_t & nb01,
  5751. constant uint64_t & nb02,
  5752. constant int64_t & ne10,
  5753. constant int64_t & ne11,
  5754. constant int64_t & ne12,
  5755. constant int64_t & ne13,
  5756. constant uint64_t & nb10,
  5757. constant uint64_t & nb11,
  5758. constant uint64_t & nb12,
  5759. constant int64_t & ne0,
  5760. constant int64_t & ne1,
  5761. constant uint64_t & nb1,
  5762. constant uint & r2,
  5763. constant uint & r3,
  5764. constant int & idx,
  5765. device const char * src00,
  5766. device const char * src01,
  5767. device const char * src02,
  5768. device const char * src03,
  5769. device const char * src04,
  5770. device const char * src05,
  5771. device const char * src06,
  5772. device const char * src07,
  5773. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5774. uint3 tgpig[[threadgroup_position_in_grid]],
  5775. uint tiitg[[thread_index_in_threadgroup]],
  5776. uint tiisg[[thread_index_in_simdgroup]],
  5777. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5778. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5779. const int64_t bid = tgpig.z/(ne12*ne13);
  5780. tgpig.z = tgpig.z%(ne12*ne13);
  5781. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5782. kernel_mul_mv_iq3_xxs_f32_impl(
  5783. src0[id],
  5784. (device const float *) (src1 + bid*nb11),
  5785. dst + bid*ne0,
  5786. ne00,
  5787. ne01,
  5788. ne02,
  5789. ne10,
  5790. ne12,
  5791. ne0,
  5792. ne1,
  5793. r2,
  5794. r3,
  5795. shared_values,
  5796. tgpig,
  5797. tiisg,
  5798. sgitg);
  5799. }
  5800. [[host_name("kernel_mul_mv_id_iq3_s_f32")]]
  5801. kernel void kernel_mul_mv_id_iq3_s_f32(
  5802. device const char * ids,
  5803. device const char * src1,
  5804. device float * dst,
  5805. constant uint64_t & nbi1,
  5806. constant int64_t & ne00,
  5807. constant int64_t & ne01,
  5808. constant int64_t & ne02,
  5809. constant uint64_t & nb00,
  5810. constant uint64_t & nb01,
  5811. constant uint64_t & nb02,
  5812. constant int64_t & ne10,
  5813. constant int64_t & ne11,
  5814. constant int64_t & ne12,
  5815. constant int64_t & ne13,
  5816. constant uint64_t & nb10,
  5817. constant uint64_t & nb11,
  5818. constant uint64_t & nb12,
  5819. constant int64_t & ne0,
  5820. constant int64_t & ne1,
  5821. constant uint64_t & nb1,
  5822. constant uint & r2,
  5823. constant uint & r3,
  5824. constant int & idx,
  5825. device const char * src00,
  5826. device const char * src01,
  5827. device const char * src02,
  5828. device const char * src03,
  5829. device const char * src04,
  5830. device const char * src05,
  5831. device const char * src06,
  5832. device const char * src07,
  5833. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5834. uint3 tgpig[[threadgroup_position_in_grid]],
  5835. uint tiitg[[thread_index_in_threadgroup]],
  5836. uint tiisg[[thread_index_in_simdgroup]],
  5837. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5838. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5839. const int64_t bid = tgpig.z/(ne12*ne13);
  5840. tgpig.z = tgpig.z%(ne12*ne13);
  5841. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5842. kernel_mul_mv_iq3_s_f32_impl(
  5843. src0[id],
  5844. (device const float *) (src1 + bid*nb11),
  5845. dst + bid*ne0,
  5846. ne00,
  5847. ne01,
  5848. ne02,
  5849. ne10,
  5850. ne12,
  5851. ne0,
  5852. ne1,
  5853. r2,
  5854. r3,
  5855. shared_values,
  5856. tgpig,
  5857. tiisg,
  5858. sgitg);
  5859. }
  5860. [[host_name("kernel_mul_mv_id_iq2_s_f32")]]
  5861. kernel void kernel_mul_mv_id_iq2_s_f32(
  5862. device const char * ids,
  5863. device const char * src1,
  5864. device float * dst,
  5865. constant uint64_t & nbi1,
  5866. constant int64_t & ne00,
  5867. constant int64_t & ne01,
  5868. constant int64_t & ne02,
  5869. constant uint64_t & nb00,
  5870. constant uint64_t & nb01,
  5871. constant uint64_t & nb02,
  5872. constant int64_t & ne10,
  5873. constant int64_t & ne11,
  5874. constant int64_t & ne12,
  5875. constant int64_t & ne13,
  5876. constant uint64_t & nb10,
  5877. constant uint64_t & nb11,
  5878. constant uint64_t & nb12,
  5879. constant int64_t & ne0,
  5880. constant int64_t & ne1,
  5881. constant uint64_t & nb1,
  5882. constant uint & r2,
  5883. constant uint & r3,
  5884. constant int & idx,
  5885. device const char * src00,
  5886. device const char * src01,
  5887. device const char * src02,
  5888. device const char * src03,
  5889. device const char * src04,
  5890. device const char * src05,
  5891. device const char * src06,
  5892. device const char * src07,
  5893. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5894. uint3 tgpig[[threadgroup_position_in_grid]],
  5895. uint tiitg[[thread_index_in_threadgroup]],
  5896. uint tiisg[[thread_index_in_simdgroup]],
  5897. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5898. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5899. const int64_t bid = tgpig.z/(ne12*ne13);
  5900. tgpig.z = tgpig.z%(ne12*ne13);
  5901. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5902. kernel_mul_mv_iq2_s_f32_impl(
  5903. src0[id],
  5904. (device const float *) (src1 + bid*nb11),
  5905. dst + bid*ne0,
  5906. ne00,
  5907. ne01,
  5908. ne02,
  5909. ne10,
  5910. ne12,
  5911. ne0,
  5912. ne1,
  5913. r2,
  5914. r3,
  5915. shared_values,
  5916. tgpig,
  5917. tiisg,
  5918. sgitg);
  5919. }
  5920. [[host_name("kernel_mul_mv_id_iq1_s_f32")]]
  5921. kernel void kernel_mul_mv_id_iq1_s_f32(
  5922. device const char * ids,
  5923. device const char * src1,
  5924. device float * dst,
  5925. constant uint64_t & nbi1,
  5926. constant int64_t & ne00,
  5927. constant int64_t & ne01,
  5928. constant int64_t & ne02,
  5929. constant uint64_t & nb00,
  5930. constant uint64_t & nb01,
  5931. constant uint64_t & nb02,
  5932. constant int64_t & ne10,
  5933. constant int64_t & ne11,
  5934. constant int64_t & ne12,
  5935. constant int64_t & ne13,
  5936. constant uint64_t & nb10,
  5937. constant uint64_t & nb11,
  5938. constant uint64_t & nb12,
  5939. constant int64_t & ne0,
  5940. constant int64_t & ne1,
  5941. constant uint64_t & nb1,
  5942. constant uint & r2,
  5943. constant uint & r3,
  5944. constant int & idx,
  5945. device const char * src00,
  5946. device const char * src01,
  5947. device const char * src02,
  5948. device const char * src03,
  5949. device const char * src04,
  5950. device const char * src05,
  5951. device const char * src06,
  5952. device const char * src07,
  5953. uint3 tgpig[[threadgroup_position_in_grid]],
  5954. uint tiitg[[thread_index_in_threadgroup]],
  5955. uint tiisg[[thread_index_in_simdgroup]],
  5956. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5957. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5958. const int64_t bid = tgpig.z/(ne12*ne13);
  5959. tgpig.z = tgpig.z%(ne12*ne13);
  5960. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5961. kernel_mul_mv_iq1_s_f32_impl(
  5962. src0[id],
  5963. (device const float *) (src1 + bid*nb11),
  5964. dst + bid*ne0,
  5965. ne00,
  5966. ne01,
  5967. ne02,
  5968. ne10,
  5969. ne12,
  5970. ne0,
  5971. ne1,
  5972. r2,
  5973. r3,
  5974. tgpig,
  5975. tiisg,
  5976. sgitg);
  5977. }
  5978. [[host_name("kernel_mul_mv_id_iq4_nl_f32")]]
  5979. kernel void kernel_mul_mv_id_iq4_nl_f32(
  5980. device const char * ids,
  5981. device const char * src1,
  5982. device float * dst,
  5983. constant uint64_t & nbi1,
  5984. constant int64_t & ne00,
  5985. constant int64_t & ne01,
  5986. constant int64_t & ne02,
  5987. constant uint64_t & nb00,
  5988. constant uint64_t & nb01,
  5989. constant uint64_t & nb02,
  5990. constant int64_t & ne10,
  5991. constant int64_t & ne11,
  5992. constant int64_t & ne12,
  5993. constant int64_t & ne13,
  5994. constant uint64_t & nb10,
  5995. constant uint64_t & nb11,
  5996. constant uint64_t & nb12,
  5997. constant int64_t & ne0,
  5998. constant int64_t & ne1,
  5999. constant uint64_t & nb1,
  6000. constant uint & r2,
  6001. constant uint & r3,
  6002. constant int & idx,
  6003. device const char * src00,
  6004. device const char * src01,
  6005. device const char * src02,
  6006. device const char * src03,
  6007. device const char * src04,
  6008. device const char * src05,
  6009. device const char * src06,
  6010. device const char * src07,
  6011. threadgroup float * shared_values [[threadgroup(0)]],
  6012. uint3 tgpig[[threadgroup_position_in_grid]],
  6013. uint tiitg[[thread_index_in_threadgroup]],
  6014. uint tiisg[[thread_index_in_simdgroup]],
  6015. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6016. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6017. const int64_t bid = tgpig.z/(ne12*ne13);
  6018. tgpig.z = tgpig.z%(ne12*ne13);
  6019. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6020. kernel_mul_mv_iq4_nl_f32_impl(
  6021. src0[id],
  6022. (device const float *) (src1 + bid*nb11),
  6023. dst + bid*ne0,
  6024. ne00,
  6025. ne01,
  6026. ne02,
  6027. ne10,
  6028. ne12,
  6029. ne0,
  6030. ne1,
  6031. r2,
  6032. r3,
  6033. shared_values,
  6034. tgpig,
  6035. tiisg,
  6036. sgitg);
  6037. }
  6038. [[host_name("kernel_mul_mv_id_iq4_xs_f32")]]
  6039. kernel void kernel_mul_mv_id_iq4_xs_f32(
  6040. device const char * ids,
  6041. device const char * src1,
  6042. device float * dst,
  6043. constant uint64_t & nbi1,
  6044. constant int64_t & ne00,
  6045. constant int64_t & ne01,
  6046. constant int64_t & ne02,
  6047. constant uint64_t & nb00,
  6048. constant uint64_t & nb01,
  6049. constant uint64_t & nb02,
  6050. constant int64_t & ne10,
  6051. constant int64_t & ne11,
  6052. constant int64_t & ne12,
  6053. constant int64_t & ne13,
  6054. constant uint64_t & nb10,
  6055. constant uint64_t & nb11,
  6056. constant uint64_t & nb12,
  6057. constant int64_t & ne0,
  6058. constant int64_t & ne1,
  6059. constant uint64_t & nb1,
  6060. constant uint & r2,
  6061. constant uint & r3,
  6062. constant int & idx,
  6063. device const char * src00,
  6064. device const char * src01,
  6065. device const char * src02,
  6066. device const char * src03,
  6067. device const char * src04,
  6068. device const char * src05,
  6069. device const char * src06,
  6070. device const char * src07,
  6071. threadgroup float * shared_values [[threadgroup(0)]],
  6072. uint3 tgpig[[threadgroup_position_in_grid]],
  6073. uint tiitg[[thread_index_in_threadgroup]],
  6074. uint tiisg[[thread_index_in_simdgroup]],
  6075. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  6076. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  6077. const int64_t bid = tgpig.z/(ne12*ne13);
  6078. tgpig.z = tgpig.z%(ne12*ne13);
  6079. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  6080. #if QK_K == 64
  6081. kernel_mul_mv_iq4_nl_f32_impl(
  6082. #else
  6083. kernel_mul_mv_iq4_xs_f32_impl(
  6084. #endif
  6085. src0[id],
  6086. (device const float *) (src1 + bid*nb11),
  6087. dst + bid*ne0,
  6088. ne00,
  6089. ne01,
  6090. ne02,
  6091. ne10,
  6092. ne12,
  6093. ne0,
  6094. ne1,
  6095. r2,
  6096. r3,
  6097. shared_values,
  6098. tgpig,
  6099. tiisg,
  6100. sgitg);
  6101. }