1
0

ggml-metal.metal 221 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119
  1. #include <metal_stdlib>
  2. using namespace metal;
  3. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  4. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  5. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  6. #define QK4_0 32
  7. #define QR4_0 2
  8. typedef struct {
  9. half d; // delta
  10. uint8_t qs[QK4_0 / 2]; // nibbles / quants
  11. } block_q4_0;
  12. #define QK4_1 32
  13. typedef struct {
  14. half d; // delta
  15. half m; // min
  16. uint8_t qs[QK4_1 / 2]; // nibbles / quants
  17. } block_q4_1;
  18. #define QK5_0 32
  19. typedef struct {
  20. half d; // delta
  21. uint8_t qh[4]; // 5-th bit of quants
  22. uint8_t qs[QK5_0 / 2]; // nibbles / quants
  23. } block_q5_0;
  24. #define QK5_1 32
  25. typedef struct {
  26. half d; // delta
  27. half m; // min
  28. uint8_t qh[4]; // 5-th bit of quants
  29. uint8_t qs[QK5_1 / 2]; // nibbles / quants
  30. } block_q5_1;
  31. #define QK8_0 32
  32. typedef struct {
  33. half d; // delta
  34. int8_t qs[QK8_0]; // quants
  35. } block_q8_0;
  36. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  37. enum ggml_sort_order {
  38. GGML_SORT_ASC,
  39. GGML_SORT_DESC,
  40. };
  41. // general-purpose kernel for addition, multiplication and division of two tensors
  42. // pros: works for non-contiguous tensors, supports broadcast across all dims
  43. // cons: not very efficient
  44. kernel void kernel_add(
  45. device const char * src0,
  46. device const char * src1,
  47. device char * dst,
  48. constant int64_t & ne00,
  49. constant int64_t & ne01,
  50. constant int64_t & ne02,
  51. constant int64_t & ne03,
  52. constant uint64_t & nb00,
  53. constant uint64_t & nb01,
  54. constant uint64_t & nb02,
  55. constant uint64_t & nb03,
  56. constant int64_t & ne10,
  57. constant int64_t & ne11,
  58. constant int64_t & ne12,
  59. constant int64_t & ne13,
  60. constant uint64_t & nb10,
  61. constant uint64_t & nb11,
  62. constant uint64_t & nb12,
  63. constant uint64_t & nb13,
  64. constant int64_t & ne0,
  65. constant int64_t & ne1,
  66. constant int64_t & ne2,
  67. constant int64_t & ne3,
  68. constant uint64_t & nb0,
  69. constant uint64_t & nb1,
  70. constant uint64_t & nb2,
  71. constant uint64_t & nb3,
  72. constant int64_t & offs,
  73. uint3 tgpig[[threadgroup_position_in_grid]],
  74. uint3 tpitg[[thread_position_in_threadgroup]],
  75. uint3 ntg[[threads_per_threadgroup]]) {
  76. const int64_t i03 = tgpig.z;
  77. const int64_t i02 = tgpig.y;
  78. const int64_t i01 = tgpig.x;
  79. const int64_t i13 = i03 % ne13;
  80. const int64_t i12 = i02 % ne12;
  81. const int64_t i11 = i01 % ne11;
  82. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  83. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  84. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  85. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  86. const int i10 = i0 % ne10;
  87. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  88. }
  89. }
  90. kernel void kernel_mul(
  91. device const char * src0,
  92. device const char * src1,
  93. device char * dst,
  94. constant int64_t & ne00,
  95. constant int64_t & ne01,
  96. constant int64_t & ne02,
  97. constant int64_t & ne03,
  98. constant uint64_t & nb00,
  99. constant uint64_t & nb01,
  100. constant uint64_t & nb02,
  101. constant uint64_t & nb03,
  102. constant int64_t & ne10,
  103. constant int64_t & ne11,
  104. constant int64_t & ne12,
  105. constant int64_t & ne13,
  106. constant uint64_t & nb10,
  107. constant uint64_t & nb11,
  108. constant uint64_t & nb12,
  109. constant uint64_t & nb13,
  110. constant int64_t & ne0,
  111. constant int64_t & ne1,
  112. constant int64_t & ne2,
  113. constant int64_t & ne3,
  114. constant uint64_t & nb0,
  115. constant uint64_t & nb1,
  116. constant uint64_t & nb2,
  117. constant uint64_t & nb3,
  118. uint3 tgpig[[threadgroup_position_in_grid]],
  119. uint3 tpitg[[thread_position_in_threadgroup]],
  120. uint3 ntg[[threads_per_threadgroup]]) {
  121. const int64_t i03 = tgpig.z;
  122. const int64_t i02 = tgpig.y;
  123. const int64_t i01 = tgpig.x;
  124. const int64_t i13 = i03 % ne13;
  125. const int64_t i12 = i02 % ne12;
  126. const int64_t i11 = i01 % ne11;
  127. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  128. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  129. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  130. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  131. const int i10 = i0 % ne10;
  132. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  133. }
  134. }
  135. kernel void kernel_div(
  136. device const char * src0,
  137. device const char * src1,
  138. device char * dst,
  139. constant int64_t & ne00,
  140. constant int64_t & ne01,
  141. constant int64_t & ne02,
  142. constant int64_t & ne03,
  143. constant uint64_t & nb00,
  144. constant uint64_t & nb01,
  145. constant uint64_t & nb02,
  146. constant uint64_t & nb03,
  147. constant int64_t & ne10,
  148. constant int64_t & ne11,
  149. constant int64_t & ne12,
  150. constant int64_t & ne13,
  151. constant uint64_t & nb10,
  152. constant uint64_t & nb11,
  153. constant uint64_t & nb12,
  154. constant uint64_t & nb13,
  155. constant int64_t & ne0,
  156. constant int64_t & ne1,
  157. constant int64_t & ne2,
  158. constant int64_t & ne3,
  159. constant uint64_t & nb0,
  160. constant uint64_t & nb1,
  161. constant uint64_t & nb2,
  162. constant uint64_t & nb3,
  163. uint3 tgpig[[threadgroup_position_in_grid]],
  164. uint3 tpitg[[thread_position_in_threadgroup]],
  165. uint3 ntg[[threads_per_threadgroup]]) {
  166. const int64_t i03 = tgpig.z;
  167. const int64_t i02 = tgpig.y;
  168. const int64_t i01 = tgpig.x;
  169. const int64_t i13 = i03 % ne13;
  170. const int64_t i12 = i02 % ne12;
  171. const int64_t i11 = i01 % ne11;
  172. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  173. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  174. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  175. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  176. const int i10 = i0 % ne10;
  177. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  178. }
  179. }
  180. // assumption: src1 is a row
  181. // broadcast src1 into src0
  182. kernel void kernel_add_row(
  183. device const float4 * src0,
  184. device const float4 * src1,
  185. device float4 * dst,
  186. constant uint64_t & nb [[buffer(28)]],
  187. uint tpig[[thread_position_in_grid]]) {
  188. dst[tpig] = src0[tpig] + src1[tpig % nb];
  189. }
  190. kernel void kernel_mul_row(
  191. device const float4 * src0,
  192. device const float4 * src1,
  193. device float4 * dst,
  194. constant uint64_t & nb [[buffer(28)]],
  195. uint tpig[[thread_position_in_grid]]) {
  196. dst[tpig] = src0[tpig] * src1[tpig % nb];
  197. }
  198. kernel void kernel_div_row(
  199. device const float4 * src0,
  200. device const float4 * src1,
  201. device float4 * dst,
  202. constant uint64_t & nb [[buffer(28)]],
  203. uint tpig[[thread_position_in_grid]]) {
  204. dst[tpig] = src0[tpig] / src1[tpig % nb];
  205. }
  206. kernel void kernel_scale(
  207. device const float * src0,
  208. device float * dst,
  209. constant float & scale,
  210. uint tpig[[thread_position_in_grid]]) {
  211. dst[tpig] = src0[tpig] * scale;
  212. }
  213. kernel void kernel_scale_4(
  214. device const float4 * src0,
  215. device float4 * dst,
  216. constant float & scale,
  217. uint tpig[[thread_position_in_grid]]) {
  218. dst[tpig] = src0[tpig] * scale;
  219. }
  220. kernel void kernel_relu(
  221. device const float * src0,
  222. device float * dst,
  223. uint tpig[[thread_position_in_grid]]) {
  224. dst[tpig] = max(0.0f, src0[tpig]);
  225. }
  226. kernel void kernel_tanh(
  227. device const float * src0,
  228. device float * dst,
  229. uint tpig[[thread_position_in_grid]]) {
  230. device const float & x = src0[tpig];
  231. dst[tpig] = precise::tanh(x);
  232. }
  233. constant float GELU_COEF_A = 0.044715f;
  234. constant float GELU_QUICK_COEF = -1.702f;
  235. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  236. kernel void kernel_gelu(
  237. device const float4 * src0,
  238. device float4 * dst,
  239. uint tpig[[thread_position_in_grid]]) {
  240. device const float4 & x = src0[tpig];
  241. // BEWARE !!!
  242. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  243. // This was observed with Falcon 7B and 40B models
  244. //
  245. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  246. }
  247. kernel void kernel_gelu_quick(
  248. device const float4 * src0,
  249. device float4 * dst,
  250. uint tpig[[thread_position_in_grid]]) {
  251. device const float4 & x = src0[tpig];
  252. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  253. }
  254. kernel void kernel_silu(
  255. device const float4 * src0,
  256. device float4 * dst,
  257. uint tpig[[thread_position_in_grid]]) {
  258. device const float4 & x = src0[tpig];
  259. dst[tpig] = x / (1.0f + exp(-x));
  260. }
  261. kernel void kernel_sqr(
  262. device const float * src0,
  263. device float * dst,
  264. uint tpig[[thread_position_in_grid]]) {
  265. dst[tpig] = src0[tpig] * src0[tpig];
  266. }
  267. kernel void kernel_sum_rows(
  268. device const float * src0,
  269. device float * dst,
  270. constant int64_t & ne00,
  271. constant int64_t & ne01,
  272. constant int64_t & ne02,
  273. constant int64_t & ne03,
  274. constant uint64_t & nb00,
  275. constant uint64_t & nb01,
  276. constant uint64_t & nb02,
  277. constant uint64_t & nb03,
  278. constant int64_t & ne10,
  279. constant int64_t & ne11,
  280. constant int64_t & ne12,
  281. constant int64_t & ne13,
  282. constant uint64_t & nb10,
  283. constant uint64_t & nb11,
  284. constant uint64_t & nb12,
  285. constant uint64_t & nb13,
  286. constant int64_t & ne0,
  287. constant int64_t & ne1,
  288. constant int64_t & ne2,
  289. constant int64_t & ne3,
  290. constant uint64_t & nb0,
  291. constant uint64_t & nb1,
  292. constant uint64_t & nb2,
  293. constant uint64_t & nb3,
  294. uint3 tpig[[thread_position_in_grid]]) {
  295. int64_t i3 = tpig.z;
  296. int64_t i2 = tpig.y;
  297. int64_t i1 = tpig.x;
  298. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  299. return;
  300. }
  301. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  302. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  303. float row_sum = 0;
  304. for (int64_t i0 = 0; i0 < ne00; i0++) {
  305. row_sum += src_row[i0];
  306. }
  307. dst_row[0] = row_sum;
  308. }
  309. kernel void kernel_soft_max(
  310. device const float * src0,
  311. device const float * src1,
  312. device float * dst,
  313. constant int64_t & ne00,
  314. constant int64_t & ne01,
  315. constant int64_t & ne02,
  316. constant float & scale,
  317. threadgroup float * buf [[threadgroup(0)]],
  318. uint tgpig[[threadgroup_position_in_grid]],
  319. uint tpitg[[thread_position_in_threadgroup]],
  320. uint sgitg[[simdgroup_index_in_threadgroup]],
  321. uint tiisg[[thread_index_in_simdgroup]],
  322. uint ntg[[threads_per_threadgroup]]) {
  323. const int64_t i03 = (tgpig) / (ne02*ne01);
  324. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  325. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  326. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  327. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  328. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  329. // parallel max
  330. float lmax = -INFINITY;
  331. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  332. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f));
  333. }
  334. // find the max value in the block
  335. float max_val = simd_max(lmax);
  336. if (ntg > N_SIMDWIDTH) {
  337. if (sgitg == 0) {
  338. buf[tiisg] = -INFINITY;
  339. }
  340. threadgroup_barrier(mem_flags::mem_threadgroup);
  341. if (tiisg == 0) {
  342. buf[sgitg] = max_val;
  343. }
  344. threadgroup_barrier(mem_flags::mem_threadgroup);
  345. max_val = buf[tiisg];
  346. max_val = simd_max(max_val);
  347. }
  348. // parallel sum
  349. float lsum = 0.0f;
  350. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  351. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f)) - max_val);
  352. lsum += exp_psrc0;
  353. pdst[i00] = exp_psrc0;
  354. }
  355. // This barrier fixes a failing test
  356. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  357. threadgroup_barrier(mem_flags::mem_none);
  358. float sum = simd_sum(lsum);
  359. if (ntg > N_SIMDWIDTH) {
  360. if (sgitg == 0) {
  361. buf[tiisg] = 0.0f;
  362. }
  363. threadgroup_barrier(mem_flags::mem_threadgroup);
  364. if (tiisg == 0) {
  365. buf[sgitg] = sum;
  366. }
  367. threadgroup_barrier(mem_flags::mem_threadgroup);
  368. sum = buf[tiisg];
  369. sum = simd_sum(sum);
  370. }
  371. const float inv_sum = 1.0f/sum;
  372. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  373. pdst[i00] *= inv_sum;
  374. }
  375. }
  376. kernel void kernel_soft_max_4(
  377. device const float * src0,
  378. device const float * src1,
  379. device float * dst,
  380. constant int64_t & ne00,
  381. constant int64_t & ne01,
  382. constant int64_t & ne02,
  383. constant float & scale,
  384. threadgroup float * buf [[threadgroup(0)]],
  385. uint tgpig[[threadgroup_position_in_grid]],
  386. uint tpitg[[thread_position_in_threadgroup]],
  387. uint sgitg[[simdgroup_index_in_threadgroup]],
  388. uint tiisg[[thread_index_in_simdgroup]],
  389. uint ntg[[threads_per_threadgroup]]) {
  390. const int64_t i03 = (tgpig) / (ne02*ne01);
  391. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  392. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  393. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  394. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  395. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  396. // parallel max
  397. float4 lmax4 = -INFINITY;
  398. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  399. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f));
  400. }
  401. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  402. float max_val = simd_max(lmax);
  403. if (ntg > N_SIMDWIDTH) {
  404. if (sgitg == 0) {
  405. buf[tiisg] = -INFINITY;
  406. }
  407. threadgroup_barrier(mem_flags::mem_threadgroup);
  408. if (tiisg == 0) {
  409. buf[sgitg] = max_val;
  410. }
  411. threadgroup_barrier(mem_flags::mem_threadgroup);
  412. max_val = buf[tiisg];
  413. max_val = simd_max(max_val);
  414. }
  415. // parallel sum
  416. float4 lsum4 = 0.0f;
  417. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  418. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f)) - max_val);
  419. lsum4 += exp_psrc4;
  420. pdst4[i00] = exp_psrc4;
  421. }
  422. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  423. // This barrier fixes a failing test
  424. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  425. threadgroup_barrier(mem_flags::mem_none);
  426. float sum = simd_sum(lsum);
  427. if (ntg > N_SIMDWIDTH) {
  428. if (sgitg == 0) {
  429. buf[tiisg] = 0.0f;
  430. }
  431. threadgroup_barrier(mem_flags::mem_threadgroup);
  432. if (tiisg == 0) {
  433. buf[sgitg] = sum;
  434. }
  435. threadgroup_barrier(mem_flags::mem_threadgroup);
  436. sum = buf[tiisg];
  437. sum = simd_sum(sum);
  438. }
  439. const float inv_sum = 1.0f/sum;
  440. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  441. pdst4[i00] *= inv_sum;
  442. }
  443. }
  444. kernel void kernel_diag_mask_inf(
  445. device const float * src0,
  446. device float * dst,
  447. constant int64_t & ne00,
  448. constant int64_t & ne01,
  449. constant int & n_past,
  450. uint3 tpig[[thread_position_in_grid]]) {
  451. const int64_t i02 = tpig[2];
  452. const int64_t i01 = tpig[1];
  453. const int64_t i00 = tpig[0];
  454. if (i00 > n_past + i01) {
  455. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  456. } else {
  457. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  458. }
  459. }
  460. kernel void kernel_diag_mask_inf_8(
  461. device const float4 * src0,
  462. device float4 * dst,
  463. constant int64_t & ne00,
  464. constant int64_t & ne01,
  465. constant int & n_past,
  466. uint3 tpig[[thread_position_in_grid]]) {
  467. const int64_t i = 2*tpig[0];
  468. dst[i+0] = src0[i+0];
  469. dst[i+1] = src0[i+1];
  470. int64_t i4 = 4*i;
  471. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  472. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  473. const int64_t i00 = i4;
  474. for (int k = 3; k >= 0; --k) {
  475. if (i00 + 4 + k <= n_past + i01) {
  476. break;
  477. }
  478. dst[i+1][k] = -INFINITY;
  479. if (i00 + k > n_past + i01) {
  480. dst[i][k] = -INFINITY;
  481. }
  482. }
  483. }
  484. kernel void kernel_norm(
  485. device const void * src0,
  486. device float * dst,
  487. constant int64_t & ne00,
  488. constant uint64_t & nb01,
  489. constant float & eps,
  490. threadgroup float * sum [[threadgroup(0)]],
  491. uint tgpig[[threadgroup_position_in_grid]],
  492. uint tpitg[[thread_position_in_threadgroup]],
  493. uint ntg[[threads_per_threadgroup]]) {
  494. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  495. // MEAN
  496. // parallel sum
  497. sum[tpitg] = 0.0f;
  498. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  499. sum[tpitg] += x[i00];
  500. }
  501. // reduce
  502. threadgroup_barrier(mem_flags::mem_threadgroup);
  503. for (uint i = ntg/2; i > 0; i /= 2) {
  504. if (tpitg < i) {
  505. sum[tpitg] += sum[tpitg + i];
  506. }
  507. threadgroup_barrier(mem_flags::mem_threadgroup);
  508. }
  509. const float mean = sum[0] / ne00;
  510. // recenter and VARIANCE
  511. threadgroup_barrier(mem_flags::mem_threadgroup);
  512. device float * y = dst + tgpig*ne00;
  513. sum[tpitg] = 0.0f;
  514. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  515. y[i00] = x[i00] - mean;
  516. sum[tpitg] += y[i00] * y[i00];
  517. }
  518. // reduce
  519. threadgroup_barrier(mem_flags::mem_threadgroup);
  520. for (uint i = ntg/2; i > 0; i /= 2) {
  521. if (tpitg < i) {
  522. sum[tpitg] += sum[tpitg + i];
  523. }
  524. threadgroup_barrier(mem_flags::mem_threadgroup);
  525. }
  526. const float variance = sum[0] / ne00;
  527. const float scale = 1.0f/sqrt(variance + eps);
  528. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  529. y[i00] = y[i00] * scale;
  530. }
  531. }
  532. kernel void kernel_rms_norm(
  533. device const void * src0,
  534. device float * dst,
  535. constant int64_t & ne00,
  536. constant uint64_t & nb01,
  537. constant float & eps,
  538. threadgroup float * buf [[threadgroup(0)]],
  539. uint tgpig[[threadgroup_position_in_grid]],
  540. uint tpitg[[thread_position_in_threadgroup]],
  541. uint sgitg[[simdgroup_index_in_threadgroup]],
  542. uint tiisg[[thread_index_in_simdgroup]],
  543. uint ntg[[threads_per_threadgroup]]) {
  544. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  545. float4 sumf = 0;
  546. float all_sum = 0;
  547. // parallel sum
  548. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  549. sumf += x[i00] * x[i00];
  550. }
  551. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  552. all_sum = simd_sum(all_sum);
  553. if (ntg > N_SIMDWIDTH) {
  554. if (sgitg == 0) {
  555. buf[tiisg] = 0.0f;
  556. }
  557. threadgroup_barrier(mem_flags::mem_threadgroup);
  558. if (tiisg == 0) {
  559. buf[sgitg] = all_sum;
  560. }
  561. threadgroup_barrier(mem_flags::mem_threadgroup);
  562. all_sum = buf[tiisg];
  563. all_sum = simd_sum(all_sum);
  564. }
  565. const float mean = all_sum/ne00;
  566. const float scale = 1.0f/sqrt(mean + eps);
  567. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  568. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  569. y[i00] = x[i00] * scale;
  570. }
  571. }
  572. kernel void kernel_group_norm(
  573. device const float * src0,
  574. device float * dst,
  575. constant int64_t & ne00,
  576. constant int64_t & ne01,
  577. constant int64_t & ne02,
  578. constant uint64_t & nb00,
  579. constant uint64_t & nb01,
  580. constant uint64_t & nb02,
  581. constant int32_t & n_groups,
  582. constant float & eps,
  583. threadgroup float * buf [[threadgroup(0)]],
  584. uint tgpig[[threadgroup_position_in_grid]],
  585. uint tpitg[[thread_position_in_threadgroup]],
  586. uint sgitg[[simdgroup_index_in_threadgroup]],
  587. uint tiisg[[thread_index_in_simdgroup]],
  588. uint ntg[[threads_per_threadgroup]]) {
  589. const int64_t ne = ne00*ne01*ne02;
  590. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  591. int start = tgpig * gs;
  592. int end = start + gs;
  593. start += tpitg;
  594. if (end >= ne) {
  595. end = ne;
  596. }
  597. float tmp = 0.0f; // partial sum for thread in warp
  598. for (int j = start; j < end; j += ntg) {
  599. tmp += src0[j];
  600. }
  601. threadgroup_barrier(mem_flags::mem_threadgroup);
  602. tmp = simd_sum(tmp);
  603. if (ntg > N_SIMDWIDTH) {
  604. if (sgitg == 0) {
  605. buf[tiisg] = 0.0f;
  606. }
  607. threadgroup_barrier(mem_flags::mem_threadgroup);
  608. if (tiisg == 0) {
  609. buf[sgitg] = tmp;
  610. }
  611. threadgroup_barrier(mem_flags::mem_threadgroup);
  612. tmp = buf[tiisg];
  613. tmp = simd_sum(tmp);
  614. }
  615. const float mean = tmp / gs;
  616. tmp = 0.0f;
  617. for (int j = start; j < end; j += ntg) {
  618. float xi = src0[j] - mean;
  619. dst[j] = xi;
  620. tmp += xi * xi;
  621. }
  622. tmp = simd_sum(tmp);
  623. if (ntg > N_SIMDWIDTH) {
  624. if (sgitg == 0) {
  625. buf[tiisg] = 0.0f;
  626. }
  627. threadgroup_barrier(mem_flags::mem_threadgroup);
  628. if (tiisg == 0) {
  629. buf[sgitg] = tmp;
  630. }
  631. threadgroup_barrier(mem_flags::mem_threadgroup);
  632. tmp = buf[tiisg];
  633. tmp = simd_sum(tmp);
  634. }
  635. const float variance = tmp / gs;
  636. const float scale = 1.0f/sqrt(variance + eps);
  637. for (int j = start; j < end; j += ntg) {
  638. dst[j] *= scale;
  639. }
  640. }
  641. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  642. // il indicates where the q4 quants begin (0 or QK4_0/4)
  643. // we assume that the yl's have been multiplied with the appropriate scale factor
  644. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  645. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  646. float d = qb_curr->d;
  647. float2 acc = 0.f;
  648. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  649. for (int i = 0; i < 8; i+=2) {
  650. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  651. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  652. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  653. + yl[i + 9] * (qs[i / 2] & 0xF000);
  654. }
  655. return d * (sumy * -8.f + acc[0] + acc[1]);
  656. }
  657. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  658. // il indicates where the q4 quants begin (0 or QK4_0/4)
  659. // we assume that the yl's have been multiplied with the appropriate scale factor
  660. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  661. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  662. float d = qb_curr->d;
  663. float m = qb_curr->m;
  664. float2 acc = 0.f;
  665. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  666. for (int i = 0; i < 8; i+=2) {
  667. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  668. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  669. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  670. + yl[i + 9] * (qs[i / 2] & 0xF000);
  671. }
  672. return d * (acc[0] + acc[1]) + sumy * m;
  673. }
  674. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  675. // il indicates where the q5 quants begin (0 or QK5_0/4)
  676. // we assume that the yl's have been multiplied with the appropriate scale factor
  677. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  678. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  679. float d = qb_curr->d;
  680. float2 acc = 0.f;
  681. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  682. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  683. for (int i = 0; i < 8; i+=2) {
  684. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  685. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  686. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  687. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  688. }
  689. return d * (sumy * -16.f + acc[0] + acc[1]);
  690. }
  691. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  692. // il indicates where the q5 quants begin (0 or QK5_1/4)
  693. // we assume that the yl's have been multiplied with the appropriate scale factor
  694. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  695. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  696. float d = qb_curr->d;
  697. float m = qb_curr->m;
  698. float2 acc = 0.f;
  699. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  700. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  701. for (int i = 0; i < 8; i+=2) {
  702. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  703. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  704. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  705. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  706. }
  707. return d * (acc[0] + acc[1]) + sumy * m;
  708. }
  709. // putting them in the kernel cause a significant performance penalty
  710. #define N_DST 4 // each SIMD group works on 4 rows
  711. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  712. //Note: This is a template, but strictly speaking it only applies to
  713. // quantizations where the block size is 32. It also does not
  714. // guard against the number of rows not being divisible by
  715. // N_DST, so this is another explicit assumption of the implementation.
  716. template<typename block_q_type, int nr, int nsg, int nw>
  717. void mul_vec_q_n_f32_impl(
  718. device const void * src0,
  719. device const float * src1,
  720. device float * dst,
  721. int64_t ne00,
  722. int64_t ne01,
  723. int64_t ne02,
  724. int64_t ne10,
  725. int64_t ne12,
  726. int64_t ne0,
  727. int64_t ne1,
  728. uint r2,
  729. uint r3,
  730. uint3 tgpig, uint tiisg, uint sgitg) {
  731. const int nb = ne00/QK4_0;
  732. const int r0 = tgpig.x;
  733. const int r1 = tgpig.y;
  734. const int im = tgpig.z;
  735. const int first_row = (r0 * nsg + sgitg) * nr;
  736. const uint i12 = im%ne12;
  737. const uint i13 = im/ne12;
  738. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  739. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  740. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  741. float yl[16]; // src1 vector cache
  742. float sumf[nr] = {0.f};
  743. const int ix = (tiisg/2);
  744. const int il = (tiisg%2)*8;
  745. device const float * yb = y + ix * QK4_0 + il;
  746. // each thread in a SIMD group deals with half a block.
  747. for (int ib = ix; ib < nb; ib += nw/2) {
  748. float sumy = 0;
  749. for (int i = 0; i < 8; i += 2) {
  750. sumy += yb[i] + yb[i+1];
  751. yl[i+0] = yb[i+ 0];
  752. yl[i+1] = yb[i+ 1]/256.f;
  753. sumy += yb[i+16] + yb[i+17];
  754. yl[i+8] = yb[i+16]/16.f;
  755. yl[i+9] = yb[i+17]/4096.f;
  756. }
  757. for (int row = 0; row < nr; row++) {
  758. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  759. }
  760. yb += QK4_0 * 16;
  761. }
  762. for (int row = 0; row < nr; ++row) {
  763. const float tot = simd_sum(sumf[row]);
  764. if (tiisg == 0 && first_row + row < ne01) {
  765. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  766. }
  767. }
  768. }
  769. kernel void kernel_mul_mv_q4_0_f32(
  770. device const void * src0,
  771. device const float * src1,
  772. device float * dst,
  773. constant int64_t & ne00,
  774. constant int64_t & ne01,
  775. constant int64_t & ne02,
  776. constant uint64_t & nb00,
  777. constant uint64_t & nb01,
  778. constant uint64_t & nb02,
  779. constant int64_t & ne10,
  780. constant int64_t & ne11,
  781. constant int64_t & ne12,
  782. constant uint64_t & nb10,
  783. constant uint64_t & nb11,
  784. constant uint64_t & nb12,
  785. constant int64_t & ne0,
  786. constant int64_t & ne1,
  787. constant uint & r2,
  788. constant uint & r3,
  789. uint3 tgpig[[threadgroup_position_in_grid]],
  790. uint tiisg[[thread_index_in_simdgroup]],
  791. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  792. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  793. }
  794. kernel void kernel_mul_mv_q4_1_f32(
  795. device const void * src0,
  796. device const float * src1,
  797. device float * dst,
  798. constant int64_t & ne00,
  799. constant int64_t & ne01,
  800. constant int64_t & ne02,
  801. constant uint64_t & nb00,
  802. constant uint64_t & nb01,
  803. constant uint64_t & nb02,
  804. constant int64_t & ne10,
  805. constant int64_t & ne11,
  806. constant int64_t & ne12,
  807. constant uint64_t & nb10,
  808. constant uint64_t & nb11,
  809. constant uint64_t & nb12,
  810. constant int64_t & ne0,
  811. constant int64_t & ne1,
  812. constant uint & r2,
  813. constant uint & r3,
  814. uint3 tgpig[[threadgroup_position_in_grid]],
  815. uint tiisg[[thread_index_in_simdgroup]],
  816. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  817. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  818. }
  819. kernel void kernel_mul_mv_q5_0_f32(
  820. device const void * src0,
  821. device const float * src1,
  822. device float * dst,
  823. constant int64_t & ne00,
  824. constant int64_t & ne01,
  825. constant int64_t & ne02,
  826. constant uint64_t & nb00,
  827. constant uint64_t & nb01,
  828. constant uint64_t & nb02,
  829. constant int64_t & ne10,
  830. constant int64_t & ne11,
  831. constant int64_t & ne12,
  832. constant uint64_t & nb10,
  833. constant uint64_t & nb11,
  834. constant uint64_t & nb12,
  835. constant int64_t & ne0,
  836. constant int64_t & ne1,
  837. constant uint & r2,
  838. constant uint & r3,
  839. uint3 tgpig[[threadgroup_position_in_grid]],
  840. uint tiisg[[thread_index_in_simdgroup]],
  841. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  842. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  843. }
  844. kernel void kernel_mul_mv_q5_1_f32(
  845. device const void * src0,
  846. device const float * src1,
  847. device float * dst,
  848. constant int64_t & ne00,
  849. constant int64_t & ne01,
  850. constant int64_t & ne02,
  851. constant uint64_t & nb00,
  852. constant uint64_t & nb01,
  853. constant uint64_t & nb02,
  854. constant int64_t & ne10,
  855. constant int64_t & ne11,
  856. constant int64_t & ne12,
  857. constant uint64_t & nb10,
  858. constant uint64_t & nb11,
  859. constant uint64_t & nb12,
  860. constant int64_t & ne0,
  861. constant int64_t & ne1,
  862. constant uint & r2,
  863. constant uint & r3,
  864. uint3 tgpig[[threadgroup_position_in_grid]],
  865. uint tiisg[[thread_index_in_simdgroup]],
  866. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  867. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  868. }
  869. #define NB_Q8_0 8
  870. void kernel_mul_mv_q8_0_f32_impl(
  871. device const void * src0,
  872. device const float * src1,
  873. device float * dst,
  874. constant int64_t & ne00,
  875. constant int64_t & ne01,
  876. constant int64_t & ne02,
  877. constant int64_t & ne10,
  878. constant int64_t & ne12,
  879. constant int64_t & ne0,
  880. constant int64_t & ne1,
  881. constant uint & r2,
  882. constant uint & r3,
  883. uint3 tgpig[[threadgroup_position_in_grid]],
  884. uint tiisg[[thread_index_in_simdgroup]],
  885. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  886. const int nr = N_DST;
  887. const int nsg = N_SIMDGROUP;
  888. const int nw = N_SIMDWIDTH;
  889. const int nb = ne00/QK8_0;
  890. const int r0 = tgpig.x;
  891. const int r1 = tgpig.y;
  892. const int im = tgpig.z;
  893. const int first_row = (r0 * nsg + sgitg) * nr;
  894. const uint i12 = im%ne12;
  895. const uint i13 = im/ne12;
  896. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  897. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  898. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  899. float yl[NB_Q8_0];
  900. float sumf[nr]={0.f};
  901. const int ix = tiisg/4;
  902. const int il = tiisg%4;
  903. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  904. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  905. for (int ib = ix; ib < nb; ib += nw/4) {
  906. for (int i = 0; i < NB_Q8_0; ++i) {
  907. yl[i] = yb[i];
  908. }
  909. for (int row = 0; row < nr; row++) {
  910. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  911. float sumq = 0.f;
  912. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  913. sumq += qs[iq] * yl[iq];
  914. }
  915. sumf[row] += sumq*x[ib+row*nb].d;
  916. }
  917. yb += NB_Q8_0 * nw;
  918. }
  919. for (int row = 0; row < nr; ++row) {
  920. const float tot = simd_sum(sumf[row]);
  921. if (tiisg == 0 && first_row + row < ne01) {
  922. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  923. }
  924. }
  925. }
  926. [[host_name("kernel_mul_mv_q8_0_f32")]]
  927. kernel void kernel_mul_mv_q8_0_f32(
  928. device const void * src0,
  929. device const float * src1,
  930. device float * dst,
  931. constant int64_t & ne00,
  932. constant int64_t & ne01,
  933. constant int64_t & ne02,
  934. constant uint64_t & nb00,
  935. constant uint64_t & nb01,
  936. constant uint64_t & nb02,
  937. constant int64_t & ne10,
  938. constant int64_t & ne11,
  939. constant int64_t & ne12,
  940. constant uint64_t & nb10,
  941. constant uint64_t & nb11,
  942. constant uint64_t & nb12,
  943. constant int64_t & ne0,
  944. constant int64_t & ne1,
  945. constant uint & r2,
  946. constant uint & r3,
  947. uint3 tgpig[[threadgroup_position_in_grid]],
  948. uint tiisg[[thread_index_in_simdgroup]],
  949. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  950. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  951. }
  952. #define N_F32_F32 4
  953. void kernel_mul_mv_f32_f32_impl(
  954. device const char * src0,
  955. device const char * src1,
  956. device float * dst,
  957. constant int64_t & ne00,
  958. constant int64_t & ne01,
  959. constant int64_t & ne02,
  960. constant uint64_t & nb00,
  961. constant uint64_t & nb01,
  962. constant uint64_t & nb02,
  963. constant int64_t & ne10,
  964. constant int64_t & ne11,
  965. constant int64_t & ne12,
  966. constant uint64_t & nb10,
  967. constant uint64_t & nb11,
  968. constant uint64_t & nb12,
  969. constant int64_t & ne0,
  970. constant int64_t & ne1,
  971. constant uint & r2,
  972. constant uint & r3,
  973. uint3 tgpig[[threadgroup_position_in_grid]],
  974. uint tiisg[[thread_index_in_simdgroup]]) {
  975. const int64_t r0 = tgpig.x;
  976. const int64_t rb = tgpig.y*N_F32_F32;
  977. const int64_t im = tgpig.z;
  978. const uint i12 = im%ne12;
  979. const uint i13 = im/ne12;
  980. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  981. device const float * x = (device const float *) (src0 + offset0);
  982. if (ne00 < 128) {
  983. for (int row = 0; row < N_F32_F32; ++row) {
  984. int r1 = rb + row;
  985. if (r1 >= ne11) {
  986. break;
  987. }
  988. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  989. float sumf = 0;
  990. for (int i = tiisg; i < ne00; i += 32) {
  991. sumf += (float) x[i] * (float) y[i];
  992. }
  993. float all_sum = simd_sum(sumf);
  994. if (tiisg == 0) {
  995. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  996. }
  997. }
  998. } else {
  999. device const float4 * x4 = (device const float4 *)x;
  1000. for (int row = 0; row < N_F32_F32; ++row) {
  1001. int r1 = rb + row;
  1002. if (r1 >= ne11) {
  1003. break;
  1004. }
  1005. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1006. device const float4 * y4 = (device const float4 *) y;
  1007. float sumf = 0;
  1008. for (int i = tiisg; i < ne00/4; i += 32) {
  1009. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1010. }
  1011. float all_sum = simd_sum(sumf);
  1012. if (tiisg == 0) {
  1013. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1014. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1015. }
  1016. }
  1017. }
  1018. }
  1019. [[host_name("kernel_mul_mv_f32_f32")]]
  1020. kernel void kernel_mul_mv_f32_f32(
  1021. device const char * src0,
  1022. device const char * src1,
  1023. device float * dst,
  1024. constant int64_t & ne00,
  1025. constant int64_t & ne01,
  1026. constant int64_t & ne02,
  1027. constant uint64_t & nb00,
  1028. constant uint64_t & nb01,
  1029. constant uint64_t & nb02,
  1030. constant int64_t & ne10,
  1031. constant int64_t & ne11,
  1032. constant int64_t & ne12,
  1033. constant uint64_t & nb10,
  1034. constant uint64_t & nb11,
  1035. constant uint64_t & nb12,
  1036. constant int64_t & ne0,
  1037. constant int64_t & ne1,
  1038. constant uint & r2,
  1039. constant uint & r3,
  1040. uint3 tgpig[[threadgroup_position_in_grid]],
  1041. uint tiisg[[thread_index_in_simdgroup]]) {
  1042. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1043. }
  1044. #define N_F16_F16 4
  1045. kernel void kernel_mul_mv_f16_f16(
  1046. device const char * src0,
  1047. device const char * src1,
  1048. device float * dst,
  1049. constant int64_t & ne00,
  1050. constant int64_t & ne01,
  1051. constant int64_t & ne02,
  1052. constant uint64_t & nb00,
  1053. constant uint64_t & nb01,
  1054. constant uint64_t & nb02,
  1055. constant int64_t & ne10,
  1056. constant int64_t & ne11,
  1057. constant int64_t & ne12,
  1058. constant uint64_t & nb10,
  1059. constant uint64_t & nb11,
  1060. constant uint64_t & nb12,
  1061. constant int64_t & ne0,
  1062. constant int64_t & ne1,
  1063. constant uint & r2,
  1064. constant uint & r3,
  1065. uint3 tgpig[[threadgroup_position_in_grid]],
  1066. uint tiisg[[thread_index_in_simdgroup]]) {
  1067. const int64_t r0 = tgpig.x;
  1068. const int64_t rb = tgpig.y*N_F16_F16;
  1069. const int64_t im = tgpig.z;
  1070. const uint i12 = im%ne12;
  1071. const uint i13 = im/ne12;
  1072. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1073. device const half * x = (device const half *) (src0 + offset0);
  1074. if (ne00 < 128) {
  1075. for (int row = 0; row < N_F16_F16; ++row) {
  1076. int r1 = rb + row;
  1077. if (r1 >= ne11) {
  1078. break;
  1079. }
  1080. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1081. float sumf = 0;
  1082. for (int i = tiisg; i < ne00; i += 32) {
  1083. sumf += (half) x[i] * (half) y[i];
  1084. }
  1085. float all_sum = simd_sum(sumf);
  1086. if (tiisg == 0) {
  1087. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1088. }
  1089. }
  1090. } else {
  1091. device const half4 * x4 = (device const half4 *)x;
  1092. for (int row = 0; row < N_F16_F16; ++row) {
  1093. int r1 = rb + row;
  1094. if (r1 >= ne11) {
  1095. break;
  1096. }
  1097. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1098. device const half4 * y4 = (device const half4 *) y;
  1099. float sumf = 0;
  1100. for (int i = tiisg; i < ne00/4; i += 32) {
  1101. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1102. }
  1103. float all_sum = simd_sum(sumf);
  1104. if (tiisg == 0) {
  1105. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1106. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1107. }
  1108. }
  1109. }
  1110. }
  1111. void kernel_mul_mv_f16_f32_1row_impl(
  1112. device const char * src0,
  1113. device const char * src1,
  1114. device float * dst,
  1115. constant int64_t & ne00,
  1116. constant int64_t & ne01,
  1117. constant int64_t & ne02,
  1118. constant uint64_t & nb00,
  1119. constant uint64_t & nb01,
  1120. constant uint64_t & nb02,
  1121. constant int64_t & ne10,
  1122. constant int64_t & ne11,
  1123. constant int64_t & ne12,
  1124. constant uint64_t & nb10,
  1125. constant uint64_t & nb11,
  1126. constant uint64_t & nb12,
  1127. constant int64_t & ne0,
  1128. constant int64_t & ne1,
  1129. constant uint & r2,
  1130. constant uint & r3,
  1131. uint3 tgpig[[threadgroup_position_in_grid]],
  1132. uint tiisg[[thread_index_in_simdgroup]]) {
  1133. const int64_t r0 = tgpig.x;
  1134. const int64_t r1 = tgpig.y;
  1135. const int64_t im = tgpig.z;
  1136. const uint i12 = im%ne12;
  1137. const uint i13 = im/ne12;
  1138. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1139. device const half * x = (device const half *) (src0 + offset0);
  1140. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1141. float sumf = 0;
  1142. if (ne00 < 128) {
  1143. for (int i = tiisg; i < ne00; i += 32) {
  1144. sumf += (float) x[i] * (float) y[i];
  1145. }
  1146. float all_sum = simd_sum(sumf);
  1147. if (tiisg == 0) {
  1148. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1149. }
  1150. } else {
  1151. device const half4 * x4 = (device const half4 *) x;
  1152. device const float4 * y4 = (device const float4 *) y;
  1153. for (int i = tiisg; i < ne00/4; i += 32) {
  1154. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1155. }
  1156. float all_sum = simd_sum(sumf);
  1157. if (tiisg == 0) {
  1158. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1159. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1160. }
  1161. }
  1162. }
  1163. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1164. kernel void kernel_mul_mv_f16_f32_1row(
  1165. device const char * src0,
  1166. device const char * src1,
  1167. device float * dst,
  1168. constant int64_t & ne00,
  1169. constant int64_t & ne01,
  1170. constant int64_t & ne02,
  1171. constant uint64_t & nb00,
  1172. constant uint64_t & nb01,
  1173. constant uint64_t & nb02,
  1174. constant int64_t & ne10,
  1175. constant int64_t & ne11,
  1176. constant int64_t & ne12,
  1177. constant uint64_t & nb10,
  1178. constant uint64_t & nb11,
  1179. constant uint64_t & nb12,
  1180. constant int64_t & ne0,
  1181. constant int64_t & ne1,
  1182. constant uint & r2,
  1183. constant uint & r3,
  1184. uint3 tgpig[[threadgroup_position_in_grid]],
  1185. uint tiisg[[thread_index_in_simdgroup]]) {
  1186. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1187. }
  1188. #define N_F16_F32 4
  1189. void kernel_mul_mv_f16_f32_impl(
  1190. device const char * src0,
  1191. device const char * src1,
  1192. device float * dst,
  1193. constant int64_t & ne00,
  1194. constant int64_t & ne01,
  1195. constant int64_t & ne02,
  1196. constant uint64_t & nb00,
  1197. constant uint64_t & nb01,
  1198. constant uint64_t & nb02,
  1199. constant int64_t & ne10,
  1200. constant int64_t & ne11,
  1201. constant int64_t & ne12,
  1202. constant uint64_t & nb10,
  1203. constant uint64_t & nb11,
  1204. constant uint64_t & nb12,
  1205. constant int64_t & ne0,
  1206. constant int64_t & ne1,
  1207. constant uint & r2,
  1208. constant uint & r3,
  1209. uint3 tgpig[[threadgroup_position_in_grid]],
  1210. uint tiisg[[thread_index_in_simdgroup]]) {
  1211. const int64_t r0 = tgpig.x;
  1212. const int64_t rb = tgpig.y*N_F16_F32;
  1213. const int64_t im = tgpig.z;
  1214. const uint i12 = im%ne12;
  1215. const uint i13 = im/ne12;
  1216. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1217. device const half * x = (device const half *) (src0 + offset0);
  1218. if (ne00 < 128) {
  1219. for (int row = 0; row < N_F16_F32; ++row) {
  1220. int r1 = rb + row;
  1221. if (r1 >= ne11) {
  1222. break;
  1223. }
  1224. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1225. float sumf = 0;
  1226. for (int i = tiisg; i < ne00; i += 32) {
  1227. sumf += (float) x[i] * (float) y[i];
  1228. }
  1229. float all_sum = simd_sum(sumf);
  1230. if (tiisg == 0) {
  1231. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1232. }
  1233. }
  1234. } else {
  1235. device const half4 * x4 = (device const half4 *)x;
  1236. for (int row = 0; row < N_F16_F32; ++row) {
  1237. int r1 = rb + row;
  1238. if (r1 >= ne11) {
  1239. break;
  1240. }
  1241. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1242. device const float4 * y4 = (device const float4 *) y;
  1243. float sumf = 0;
  1244. for (int i = tiisg; i < ne00/4; i += 32) {
  1245. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1246. }
  1247. float all_sum = simd_sum(sumf);
  1248. if (tiisg == 0) {
  1249. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1250. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1251. }
  1252. }
  1253. }
  1254. }
  1255. [[host_name("kernel_mul_mv_f16_f32")]]
  1256. kernel void kernel_mul_mv_f16_f32(
  1257. device const char * src0,
  1258. device const char * src1,
  1259. device float * dst,
  1260. constant int64_t & ne00,
  1261. constant int64_t & ne01,
  1262. constant int64_t & ne02,
  1263. constant uint64_t & nb00,
  1264. constant uint64_t & nb01,
  1265. constant uint64_t & nb02,
  1266. constant int64_t & ne10,
  1267. constant int64_t & ne11,
  1268. constant int64_t & ne12,
  1269. constant uint64_t & nb10,
  1270. constant uint64_t & nb11,
  1271. constant uint64_t & nb12,
  1272. constant int64_t & ne0,
  1273. constant int64_t & ne1,
  1274. constant uint & r2,
  1275. constant uint & r3,
  1276. uint3 tgpig[[threadgroup_position_in_grid]],
  1277. uint tiisg[[thread_index_in_simdgroup]]) {
  1278. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1279. }
  1280. // Assumes row size (ne00) is a multiple of 4
  1281. kernel void kernel_mul_mv_f16_f32_l4(
  1282. device const char * src0,
  1283. device const char * src1,
  1284. device float * dst,
  1285. constant int64_t & ne00,
  1286. constant int64_t & ne01,
  1287. constant int64_t & ne02,
  1288. constant uint64_t & nb00,
  1289. constant uint64_t & nb01,
  1290. constant uint64_t & nb02,
  1291. constant int64_t & ne10,
  1292. constant int64_t & ne11,
  1293. constant int64_t & ne12,
  1294. constant uint64_t & nb10,
  1295. constant uint64_t & nb11,
  1296. constant uint64_t & nb12,
  1297. constant int64_t & ne0,
  1298. constant int64_t & ne1,
  1299. constant uint & r2,
  1300. constant uint & r3,
  1301. uint3 tgpig[[threadgroup_position_in_grid]],
  1302. uint tiisg[[thread_index_in_simdgroup]]) {
  1303. const int nrows = ne11;
  1304. const int64_t r0 = tgpig.x;
  1305. const int64_t im = tgpig.z;
  1306. const uint i12 = im%ne12;
  1307. const uint i13 = im/ne12;
  1308. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1309. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1310. for (int r1 = 0; r1 < nrows; ++r1) {
  1311. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1312. float sumf = 0;
  1313. for (int i = tiisg; i < ne00/4; i += 32) {
  1314. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1315. }
  1316. float all_sum = simd_sum(sumf);
  1317. if (tiisg == 0) {
  1318. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1319. }
  1320. }
  1321. }
  1322. kernel void kernel_alibi_f32(
  1323. device const float * src0,
  1324. device float * dst,
  1325. constant int64_t & ne00,
  1326. constant int64_t & ne01,
  1327. constant int64_t & ne02,
  1328. constant int64_t & ne03,
  1329. constant uint64_t & nb00,
  1330. constant uint64_t & nb01,
  1331. constant uint64_t & nb02,
  1332. constant uint64_t & nb03,
  1333. constant int64_t & ne0,
  1334. constant int64_t & ne1,
  1335. constant int64_t & ne2,
  1336. constant int64_t & ne3,
  1337. constant uint64_t & nb0,
  1338. constant uint64_t & nb1,
  1339. constant uint64_t & nb2,
  1340. constant uint64_t & nb3,
  1341. constant float & m0,
  1342. constant float & m1,
  1343. constant int & n_heads_log2_floor,
  1344. uint3 tgpig[[threadgroup_position_in_grid]],
  1345. uint3 tpitg[[thread_position_in_threadgroup]],
  1346. uint3 ntg[[threads_per_threadgroup]]) {
  1347. const int64_t i03 = tgpig[2];
  1348. const int64_t i02 = tgpig[1];
  1349. const int64_t i01 = tgpig[0];
  1350. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1351. const int64_t i3 = n / (ne2*ne1*ne0);
  1352. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1353. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1354. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1355. const int64_t k = i3*ne3 + i2;
  1356. float m_k;
  1357. if (k < n_heads_log2_floor) {
  1358. m_k = pow(m0, k + 1);
  1359. } else {
  1360. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1361. }
  1362. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1363. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1364. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1365. const float src_v = *(device float *)(src_row + i00*nb00);
  1366. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1367. *dst_v = i00 * m_k + src_v;
  1368. }
  1369. }
  1370. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1371. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1372. return 1.0f - min(1.0f, max(0.0f, y));
  1373. }
  1374. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1375. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1376. static void rope_yarn(
  1377. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1378. thread float * cos_theta, thread float * sin_theta
  1379. ) {
  1380. // Get n-d rotational scaling corrected for extrapolation
  1381. float theta_interp = freq_scale * theta_extrap;
  1382. float theta = theta_interp;
  1383. if (ext_factor != 0.0f) {
  1384. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1385. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1386. // Get n-d magnitude scaling corrected for interpolation
  1387. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1388. }
  1389. *cos_theta = cos(theta) * mscale;
  1390. *sin_theta = sin(theta) * mscale;
  1391. }
  1392. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1393. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1394. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1395. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1396. }
  1397. static void rope_yarn_corr_dims(
  1398. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1399. ) {
  1400. // start and end correction dims
  1401. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1402. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1403. }
  1404. typedef void (rope_t)(
  1405. device const void * src0,
  1406. device const int32_t * src1,
  1407. device float * dst,
  1408. constant int64_t & ne00,
  1409. constant int64_t & ne01,
  1410. constant int64_t & ne02,
  1411. constant int64_t & ne03,
  1412. constant uint64_t & nb00,
  1413. constant uint64_t & nb01,
  1414. constant uint64_t & nb02,
  1415. constant uint64_t & nb03,
  1416. constant int64_t & ne0,
  1417. constant int64_t & ne1,
  1418. constant int64_t & ne2,
  1419. constant int64_t & ne3,
  1420. constant uint64_t & nb0,
  1421. constant uint64_t & nb1,
  1422. constant uint64_t & nb2,
  1423. constant uint64_t & nb3,
  1424. constant int & n_past,
  1425. constant int & n_dims,
  1426. constant int & mode,
  1427. constant int & n_orig_ctx,
  1428. constant float & freq_base,
  1429. constant float & freq_scale,
  1430. constant float & ext_factor,
  1431. constant float & attn_factor,
  1432. constant float & beta_fast,
  1433. constant float & beta_slow,
  1434. uint tiitg[[thread_index_in_threadgroup]],
  1435. uint3 tptg[[threads_per_threadgroup]],
  1436. uint3 tgpig[[threadgroup_position_in_grid]]);
  1437. template<typename T>
  1438. kernel void kernel_rope(
  1439. device const void * src0,
  1440. device const int32_t * src1,
  1441. device float * dst,
  1442. constant int64_t & ne00,
  1443. constant int64_t & ne01,
  1444. constant int64_t & ne02,
  1445. constant int64_t & ne03,
  1446. constant uint64_t & nb00,
  1447. constant uint64_t & nb01,
  1448. constant uint64_t & nb02,
  1449. constant uint64_t & nb03,
  1450. constant int64_t & ne0,
  1451. constant int64_t & ne1,
  1452. constant int64_t & ne2,
  1453. constant int64_t & ne3,
  1454. constant uint64_t & nb0,
  1455. constant uint64_t & nb1,
  1456. constant uint64_t & nb2,
  1457. constant uint64_t & nb3,
  1458. constant int & n_past,
  1459. constant int & n_dims,
  1460. constant int & mode,
  1461. constant int & n_orig_ctx,
  1462. constant float & freq_base,
  1463. constant float & freq_scale,
  1464. constant float & ext_factor,
  1465. constant float & attn_factor,
  1466. constant float & beta_fast,
  1467. constant float & beta_slow,
  1468. uint tiitg[[thread_index_in_threadgroup]],
  1469. uint3 tptg[[threads_per_threadgroup]],
  1470. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1471. const int64_t i3 = tgpig[2];
  1472. const int64_t i2 = tgpig[1];
  1473. const int64_t i1 = tgpig[0];
  1474. const bool is_neox = mode & 2;
  1475. float corr_dims[2];
  1476. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1477. device const int32_t * pos = src1;
  1478. const int64_t p = pos[i2];
  1479. const float theta_0 = (float)p;
  1480. const float inv_ndims = -1.f/n_dims;
  1481. if (!is_neox) {
  1482. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1483. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1484. float cos_theta, sin_theta;
  1485. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1486. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1487. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1488. const T x0 = src[0];
  1489. const T x1 = src[1];
  1490. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1491. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1492. }
  1493. } else {
  1494. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1495. if (ic < n_dims) {
  1496. const int64_t ib = 0;
  1497. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1498. const float cur_rot = inv_ndims*ic - ib;
  1499. const float theta = theta_0 * pow(freq_base, cur_rot);
  1500. float cos_theta, sin_theta;
  1501. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1502. const int64_t i0 = ib*n_dims + ic/2;
  1503. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1504. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1505. const float x0 = src[0];
  1506. const float x1 = src[n_dims/2];
  1507. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1508. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1509. } else {
  1510. const int64_t i0 = ic;
  1511. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1512. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1513. dst_data[0] = src[0];
  1514. dst_data[1] = src[1];
  1515. }
  1516. }
  1517. }
  1518. }
  1519. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1520. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1521. typedef void (im2col_t)(
  1522. device const float * x,
  1523. device char * dst,
  1524. constant int32_t & ofs0,
  1525. constant int32_t & ofs1,
  1526. constant int32_t & IW,
  1527. constant int32_t & IH,
  1528. constant int32_t & CHW,
  1529. constant int32_t & s0,
  1530. constant int32_t & s1,
  1531. constant int32_t & p0,
  1532. constant int32_t & p1,
  1533. constant int32_t & d0,
  1534. constant int32_t & d1,
  1535. uint3 tgpig[[threadgroup_position_in_grid]],
  1536. uint3 tgpg[[threadgroups_per_grid]],
  1537. uint3 tpitg[[thread_position_in_threadgroup]],
  1538. uint3 ntg[[threads_per_threadgroup]]);
  1539. template <typename T>
  1540. kernel void kernel_im2col(
  1541. device const float * x,
  1542. device char * dst,
  1543. constant int32_t & ofs0,
  1544. constant int32_t & ofs1,
  1545. constant int32_t & IW,
  1546. constant int32_t & IH,
  1547. constant int32_t & CHW,
  1548. constant int32_t & s0,
  1549. constant int32_t & s1,
  1550. constant int32_t & p0,
  1551. constant int32_t & p1,
  1552. constant int32_t & d0,
  1553. constant int32_t & d1,
  1554. uint3 tgpig[[threadgroup_position_in_grid]],
  1555. uint3 tgpg[[threadgroups_per_grid]],
  1556. uint3 tpitg[[thread_position_in_threadgroup]],
  1557. uint3 ntg[[threads_per_threadgroup]]) {
  1558. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1559. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1560. const int32_t offset_dst =
  1561. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1562. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1563. device T * pdst = (device T *) (dst);
  1564. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1565. pdst[offset_dst] = 0.0f;
  1566. } else {
  1567. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1568. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1569. }
  1570. }
  1571. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1572. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1573. kernel void kernel_upscale_f32(
  1574. device const char * src0,
  1575. device char * dst,
  1576. constant int64_t & ne00,
  1577. constant int64_t & ne01,
  1578. constant int64_t & ne02,
  1579. constant int64_t & ne03,
  1580. constant uint64_t & nb00,
  1581. constant uint64_t & nb01,
  1582. constant uint64_t & nb02,
  1583. constant uint64_t & nb03,
  1584. constant int64_t & ne0,
  1585. constant int64_t & ne1,
  1586. constant int64_t & ne2,
  1587. constant int64_t & ne3,
  1588. constant uint64_t & nb0,
  1589. constant uint64_t & nb1,
  1590. constant uint64_t & nb2,
  1591. constant uint64_t & nb3,
  1592. constant int32_t & sf,
  1593. uint3 tgpig[[threadgroup_position_in_grid]],
  1594. uint3 tpitg[[thread_position_in_threadgroup]],
  1595. uint3 ntg[[threads_per_threadgroup]]) {
  1596. const int64_t i3 = tgpig.z;
  1597. const int64_t i2 = tgpig.y;
  1598. const int64_t i1 = tgpig.x;
  1599. const int64_t i03 = i3;
  1600. const int64_t i02 = i2;
  1601. const int64_t i01 = i1/sf;
  1602. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1603. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1604. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1605. dst_ptr[i0] = src0_ptr[i0/sf];
  1606. }
  1607. }
  1608. kernel void kernel_pad_f32(
  1609. device const char * src0,
  1610. device char * dst,
  1611. constant int64_t & ne00,
  1612. constant int64_t & ne01,
  1613. constant int64_t & ne02,
  1614. constant int64_t & ne03,
  1615. constant uint64_t & nb00,
  1616. constant uint64_t & nb01,
  1617. constant uint64_t & nb02,
  1618. constant uint64_t & nb03,
  1619. constant int64_t & ne0,
  1620. constant int64_t & ne1,
  1621. constant int64_t & ne2,
  1622. constant int64_t & ne3,
  1623. constant uint64_t & nb0,
  1624. constant uint64_t & nb1,
  1625. constant uint64_t & nb2,
  1626. constant uint64_t & nb3,
  1627. uint3 tgpig[[threadgroup_position_in_grid]],
  1628. uint3 tpitg[[thread_position_in_threadgroup]],
  1629. uint3 ntg[[threads_per_threadgroup]]) {
  1630. const int64_t i3 = tgpig.z;
  1631. const int64_t i2 = tgpig.y;
  1632. const int64_t i1 = tgpig.x;
  1633. const int64_t i03 = i3;
  1634. const int64_t i02 = i2;
  1635. const int64_t i01 = i1;
  1636. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1637. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1638. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1639. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1640. if (i0 < ne00) {
  1641. dst_ptr[i0] = src0_ptr[i0];
  1642. } else {
  1643. dst_ptr[i0] = 0.0f;
  1644. }
  1645. }
  1646. return;
  1647. }
  1648. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1649. dst_ptr[i0] = 0.0f;
  1650. }
  1651. }
  1652. // bitonic sort implementation following the CUDA kernels as reference
  1653. typedef void (argsort_t)(
  1654. device const float * x,
  1655. device int32_t * dst,
  1656. constant int64_t & ncols,
  1657. uint3 tgpig[[threadgroup_position_in_grid]],
  1658. uint3 tpitg[[thread_position_in_threadgroup]]);
  1659. template<ggml_sort_order order>
  1660. kernel void kernel_argsort_f32_i32(
  1661. device const float * x,
  1662. device int32_t * dst,
  1663. constant int64_t & ncols,
  1664. uint3 tgpig[[threadgroup_position_in_grid]],
  1665. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1666. // bitonic sort
  1667. int col = tpitg[0];
  1668. int row = tgpig[1];
  1669. if (col >= ncols) return;
  1670. device const float * x_row = x + row * ncols;
  1671. device int32_t * dst_row = dst + row * ncols;
  1672. // initialize indices
  1673. if (col < ncols) {
  1674. dst_row[col] = col;
  1675. }
  1676. threadgroup_barrier(mem_flags::mem_threadgroup);
  1677. for (int k = 2; k <= ncols; k *= 2) {
  1678. for (int j = k / 2; j > 0; j /= 2) {
  1679. int ixj = col ^ j;
  1680. if (ixj > col) {
  1681. if ((col & k) == 0) {
  1682. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1683. SWAP(dst_row[col], dst_row[ixj]);
  1684. }
  1685. } else {
  1686. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1687. SWAP(dst_row[col], dst_row[ixj]);
  1688. }
  1689. }
  1690. }
  1691. threadgroup_barrier(mem_flags::mem_threadgroup);
  1692. }
  1693. }
  1694. }
  1695. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1696. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1697. kernel void kernel_leaky_relu_f32(
  1698. device const float * src0,
  1699. device float * dst,
  1700. constant float & slope,
  1701. uint tpig[[thread_position_in_grid]]) {
  1702. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1703. }
  1704. kernel void kernel_cpy_f16_f16(
  1705. device const half * src0,
  1706. device half * dst,
  1707. constant int64_t & ne00,
  1708. constant int64_t & ne01,
  1709. constant int64_t & ne02,
  1710. constant int64_t & ne03,
  1711. constant uint64_t & nb00,
  1712. constant uint64_t & nb01,
  1713. constant uint64_t & nb02,
  1714. constant uint64_t & nb03,
  1715. constant int64_t & ne0,
  1716. constant int64_t & ne1,
  1717. constant int64_t & ne2,
  1718. constant int64_t & ne3,
  1719. constant uint64_t & nb0,
  1720. constant uint64_t & nb1,
  1721. constant uint64_t & nb2,
  1722. constant uint64_t & nb3,
  1723. uint3 tgpig[[threadgroup_position_in_grid]],
  1724. uint3 tpitg[[thread_position_in_threadgroup]],
  1725. uint3 ntg[[threads_per_threadgroup]]) {
  1726. const int64_t i03 = tgpig[2];
  1727. const int64_t i02 = tgpig[1];
  1728. const int64_t i01 = tgpig[0];
  1729. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1730. const int64_t i3 = n / (ne2*ne1*ne0);
  1731. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1732. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1733. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1734. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1735. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1736. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1737. dst_data[i00] = src[0];
  1738. }
  1739. }
  1740. kernel void kernel_cpy_f16_f32(
  1741. device const half * src0,
  1742. device float * dst,
  1743. constant int64_t & ne00,
  1744. constant int64_t & ne01,
  1745. constant int64_t & ne02,
  1746. constant int64_t & ne03,
  1747. constant uint64_t & nb00,
  1748. constant uint64_t & nb01,
  1749. constant uint64_t & nb02,
  1750. constant uint64_t & nb03,
  1751. constant int64_t & ne0,
  1752. constant int64_t & ne1,
  1753. constant int64_t & ne2,
  1754. constant int64_t & ne3,
  1755. constant uint64_t & nb0,
  1756. constant uint64_t & nb1,
  1757. constant uint64_t & nb2,
  1758. constant uint64_t & nb3,
  1759. uint3 tgpig[[threadgroup_position_in_grid]],
  1760. uint3 tpitg[[thread_position_in_threadgroup]],
  1761. uint3 ntg[[threads_per_threadgroup]]) {
  1762. const int64_t i03 = tgpig[2];
  1763. const int64_t i02 = tgpig[1];
  1764. const int64_t i01 = tgpig[0];
  1765. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1766. const int64_t i3 = n / (ne2*ne1*ne0);
  1767. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1768. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1769. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1770. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1771. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1772. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1773. dst_data[i00] = src[0];
  1774. }
  1775. }
  1776. kernel void kernel_cpy_f32_f16(
  1777. device const float * src0,
  1778. device half * dst,
  1779. constant int64_t & ne00,
  1780. constant int64_t & ne01,
  1781. constant int64_t & ne02,
  1782. constant int64_t & ne03,
  1783. constant uint64_t & nb00,
  1784. constant uint64_t & nb01,
  1785. constant uint64_t & nb02,
  1786. constant uint64_t & nb03,
  1787. constant int64_t & ne0,
  1788. constant int64_t & ne1,
  1789. constant int64_t & ne2,
  1790. constant int64_t & ne3,
  1791. constant uint64_t & nb0,
  1792. constant uint64_t & nb1,
  1793. constant uint64_t & nb2,
  1794. constant uint64_t & nb3,
  1795. uint3 tgpig[[threadgroup_position_in_grid]],
  1796. uint3 tpitg[[thread_position_in_threadgroup]],
  1797. uint3 ntg[[threads_per_threadgroup]]) {
  1798. const int64_t i03 = tgpig[2];
  1799. const int64_t i02 = tgpig[1];
  1800. const int64_t i01 = tgpig[0];
  1801. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1802. const int64_t i3 = n / (ne2*ne1*ne0);
  1803. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1804. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1805. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1806. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1807. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1808. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1809. dst_data[i00] = src[0];
  1810. }
  1811. }
  1812. kernel void kernel_cpy_f32_f32(
  1813. device const float * src0,
  1814. device float * dst,
  1815. constant int64_t & ne00,
  1816. constant int64_t & ne01,
  1817. constant int64_t & ne02,
  1818. constant int64_t & ne03,
  1819. constant uint64_t & nb00,
  1820. constant uint64_t & nb01,
  1821. constant uint64_t & nb02,
  1822. constant uint64_t & nb03,
  1823. constant int64_t & ne0,
  1824. constant int64_t & ne1,
  1825. constant int64_t & ne2,
  1826. constant int64_t & ne3,
  1827. constant uint64_t & nb0,
  1828. constant uint64_t & nb1,
  1829. constant uint64_t & nb2,
  1830. constant uint64_t & nb3,
  1831. uint3 tgpig[[threadgroup_position_in_grid]],
  1832. uint3 tpitg[[thread_position_in_threadgroup]],
  1833. uint3 ntg[[threads_per_threadgroup]]) {
  1834. const int64_t i03 = tgpig[2];
  1835. const int64_t i02 = tgpig[1];
  1836. const int64_t i01 = tgpig[0];
  1837. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1838. const int64_t i3 = n / (ne2*ne1*ne0);
  1839. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1840. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1841. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1842. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1843. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1844. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1845. dst_data[i00] = src[0];
  1846. }
  1847. }
  1848. kernel void kernel_cpy_f32_q8_0(
  1849. device const float * src0,
  1850. device void * dst,
  1851. constant int64_t & ne00,
  1852. constant int64_t & ne01,
  1853. constant int64_t & ne02,
  1854. constant int64_t & ne03,
  1855. constant uint64_t & nb00,
  1856. constant uint64_t & nb01,
  1857. constant uint64_t & nb02,
  1858. constant uint64_t & nb03,
  1859. constant int64_t & ne0,
  1860. constant int64_t & ne1,
  1861. constant int64_t & ne2,
  1862. constant int64_t & ne3,
  1863. constant uint64_t & nb0,
  1864. constant uint64_t & nb1,
  1865. constant uint64_t & nb2,
  1866. constant uint64_t & nb3,
  1867. uint3 tgpig[[threadgroup_position_in_grid]],
  1868. uint3 tpitg[[thread_position_in_threadgroup]],
  1869. uint3 ntg[[threads_per_threadgroup]]) {
  1870. const int64_t i03 = tgpig[2];
  1871. const int64_t i02 = tgpig[1];
  1872. const int64_t i01 = tgpig[0];
  1873. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1874. const int64_t i3 = n / (ne2*ne1*ne0);
  1875. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1876. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1877. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1878. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1879. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1880. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1881. float amax = 0.0f; // absolute max
  1882. for (int j = 0; j < QK8_0; j++) {
  1883. const float v = src[j];
  1884. amax = MAX(amax, fabs(v));
  1885. }
  1886. const float d = amax / ((1 << 7) - 1);
  1887. const float id = d ? 1.0f/d : 0.0f;
  1888. dst_data[i00/QK8_0].d = d;
  1889. for (int j = 0; j < QK8_0; ++j) {
  1890. const float x0 = src[j]*id;
  1891. dst_data[i00/QK8_0].qs[j] = round(x0);
  1892. }
  1893. }
  1894. }
  1895. kernel void kernel_cpy_f32_q4_0(
  1896. device const float * src0,
  1897. device void * dst,
  1898. constant int64_t & ne00,
  1899. constant int64_t & ne01,
  1900. constant int64_t & ne02,
  1901. constant int64_t & ne03,
  1902. constant uint64_t & nb00,
  1903. constant uint64_t & nb01,
  1904. constant uint64_t & nb02,
  1905. constant uint64_t & nb03,
  1906. constant int64_t & ne0,
  1907. constant int64_t & ne1,
  1908. constant int64_t & ne2,
  1909. constant int64_t & ne3,
  1910. constant uint64_t & nb0,
  1911. constant uint64_t & nb1,
  1912. constant uint64_t & nb2,
  1913. constant uint64_t & nb3,
  1914. uint3 tgpig[[threadgroup_position_in_grid]],
  1915. uint3 tpitg[[thread_position_in_threadgroup]],
  1916. uint3 ntg[[threads_per_threadgroup]]) {
  1917. const int64_t i03 = tgpig[2];
  1918. const int64_t i02 = tgpig[1];
  1919. const int64_t i01 = tgpig[0];
  1920. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1921. const int64_t i3 = n / (ne2*ne1*ne0);
  1922. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1923. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1924. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1925. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1926. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1927. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1928. float amax = 0.0f; // absolute max
  1929. float max = 0.0f;
  1930. for (int j = 0; j < QK4_0; j++) {
  1931. const float v = src[j];
  1932. if (amax < fabs(v)) {
  1933. amax = fabs(v);
  1934. max = v;
  1935. }
  1936. }
  1937. const float d = max / -8;
  1938. const float id = d ? 1.0f/d : 0.0f;
  1939. dst_data[i00/QK4_0].d = d;
  1940. for (int j = 0; j < QK4_0/2; ++j) {
  1941. const float x0 = src[0 + j]*id;
  1942. const float x1 = src[QK4_0/2 + j]*id;
  1943. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1944. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1945. dst_data[i00/QK4_0].qs[j] = xi0;
  1946. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1947. }
  1948. }
  1949. }
  1950. kernel void kernel_cpy_f32_q4_1(
  1951. device const float * src0,
  1952. device void * dst,
  1953. constant int64_t & ne00,
  1954. constant int64_t & ne01,
  1955. constant int64_t & ne02,
  1956. constant int64_t & ne03,
  1957. constant uint64_t & nb00,
  1958. constant uint64_t & nb01,
  1959. constant uint64_t & nb02,
  1960. constant uint64_t & nb03,
  1961. constant int64_t & ne0,
  1962. constant int64_t & ne1,
  1963. constant int64_t & ne2,
  1964. constant int64_t & ne3,
  1965. constant uint64_t & nb0,
  1966. constant uint64_t & nb1,
  1967. constant uint64_t & nb2,
  1968. constant uint64_t & nb3,
  1969. uint3 tgpig[[threadgroup_position_in_grid]],
  1970. uint3 tpitg[[thread_position_in_threadgroup]],
  1971. uint3 ntg[[threads_per_threadgroup]]) {
  1972. const int64_t i03 = tgpig[2];
  1973. const int64_t i02 = tgpig[1];
  1974. const int64_t i01 = tgpig[0];
  1975. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1976. const int64_t i3 = n / (ne2*ne1*ne0);
  1977. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1978. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1979. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  1980. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1981. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  1982. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1983. float min = FLT_MAX;
  1984. float max = -FLT_MAX;
  1985. for (int j = 0; j < QK4_1; j++) {
  1986. const float v = src[j];
  1987. if (min > v) min = v;
  1988. if (max < v) max = v;
  1989. }
  1990. const float d = (max - min) / ((1 << 4) - 1);
  1991. const float id = d ? 1.0f/d : 0.0f;
  1992. dst_data[i00/QK4_1].d = d;
  1993. dst_data[i00/QK4_1].m = min;
  1994. for (int j = 0; j < QK4_1/2; ++j) {
  1995. const float x0 = (src[0 + j] - min)*id;
  1996. const float x1 = (src[QK4_1/2 + j] - min)*id;
  1997. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  1998. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  1999. dst_data[i00/QK4_1].qs[j] = xi0;
  2000. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2001. }
  2002. }
  2003. }
  2004. kernel void kernel_concat(
  2005. device const char * src0,
  2006. device const char * src1,
  2007. device char * dst,
  2008. constant int64_t & ne00,
  2009. constant int64_t & ne01,
  2010. constant int64_t & ne02,
  2011. constant int64_t & ne03,
  2012. constant uint64_t & nb00,
  2013. constant uint64_t & nb01,
  2014. constant uint64_t & nb02,
  2015. constant uint64_t & nb03,
  2016. constant int64_t & ne10,
  2017. constant int64_t & ne11,
  2018. constant int64_t & ne12,
  2019. constant int64_t & ne13,
  2020. constant uint64_t & nb10,
  2021. constant uint64_t & nb11,
  2022. constant uint64_t & nb12,
  2023. constant uint64_t & nb13,
  2024. constant int64_t & ne0,
  2025. constant int64_t & ne1,
  2026. constant int64_t & ne2,
  2027. constant int64_t & ne3,
  2028. constant uint64_t & nb0,
  2029. constant uint64_t & nb1,
  2030. constant uint64_t & nb2,
  2031. constant uint64_t & nb3,
  2032. uint3 tgpig[[threadgroup_position_in_grid]],
  2033. uint3 tpitg[[thread_position_in_threadgroup]],
  2034. uint3 ntg[[threads_per_threadgroup]]) {
  2035. const int64_t i03 = tgpig.z;
  2036. const int64_t i02 = tgpig.y;
  2037. const int64_t i01 = tgpig.x;
  2038. const int64_t i13 = i03 % ne13;
  2039. const int64_t i12 = i02 % ne12;
  2040. const int64_t i11 = i01 % ne11;
  2041. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2042. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2043. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2044. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2045. if (i02 < ne02) {
  2046. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2047. src0_ptr += ntg.x*nb00;
  2048. } else {
  2049. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2050. src1_ptr += ntg.x*nb10;
  2051. }
  2052. dst_ptr += ntg.x*nb0;
  2053. }
  2054. }
  2055. //============================================ k-quants ======================================================
  2056. #ifndef QK_K
  2057. #define QK_K 256
  2058. #else
  2059. static_assert(QK_K == 256 || QK_K == 64, "QK_K must be 256 or 64");
  2060. #endif
  2061. #if QK_K == 256
  2062. #define K_SCALE_SIZE 12
  2063. #else
  2064. #define K_SCALE_SIZE 4
  2065. #endif
  2066. typedef struct {
  2067. uint8_t scales[QK_K/16]; // scales and mins, quantized with 4 bits
  2068. uint8_t qs[QK_K/4]; // quants
  2069. half d; // super-block scale for quantized scales
  2070. half dmin; // super-block scale for quantized mins
  2071. } block_q2_K;
  2072. // 84 bytes / block
  2073. typedef struct {
  2074. uint8_t hmask[QK_K/8]; // quants - high bit
  2075. uint8_t qs[QK_K/4]; // quants - low 2 bits
  2076. #if QK_K == 64
  2077. uint8_t scales[2];
  2078. #else
  2079. uint8_t scales[K_SCALE_SIZE]; // scales, quantized with 6 bits
  2080. #endif
  2081. half d; // super-block scale
  2082. } block_q3_K;
  2083. #if QK_K == 64
  2084. typedef struct {
  2085. half d[2]; // super-block scales/mins
  2086. uint8_t scales[2];
  2087. uint8_t qs[QK_K/2]; // 4-bit quants
  2088. } block_q4_K;
  2089. #else
  2090. typedef struct {
  2091. half d; // super-block scale for quantized scales
  2092. half dmin; // super-block scale for quantized mins
  2093. uint8_t scales[K_SCALE_SIZE]; // scales and mins, quantized with 6 bits
  2094. uint8_t qs[QK_K/2]; // 4--bit quants
  2095. } block_q4_K;
  2096. #endif
  2097. #if QK_K == 64
  2098. typedef struct {
  2099. half d; // super-block scales/mins
  2100. int8_t scales[QK_K/16]; // 8-bit block scales
  2101. uint8_t qh[QK_K/8]; // quants, high bit
  2102. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2103. } block_q5_K;
  2104. #else
  2105. typedef struct {
  2106. half d; // super-block scale for quantized scales
  2107. half dmin; // super-block scale for quantized mins
  2108. uint8_t scales[3*QK_K/64]; // scales and mins, quantized with 6 bits
  2109. uint8_t qh[QK_K/8]; // quants, high bit
  2110. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2111. } block_q5_K;
  2112. // 176 bytes / block
  2113. #endif
  2114. typedef struct {
  2115. uint8_t ql[QK_K/2]; // quants, lower 4 bits
  2116. uint8_t qh[QK_K/4]; // quants, upper 2 bits
  2117. int8_t scales[QK_K/16]; // scales, quantized with 8 bits
  2118. half d; // super-block scale
  2119. } block_q6_K;
  2120. // 210 bytes / block
  2121. typedef struct {
  2122. half d;
  2123. uint16_t qs[QK_K/8];
  2124. } block_iq2_xxs;
  2125. // 66 bytes / block for QK_K = 256, so 2.0625 bpw
  2126. typedef struct {
  2127. half d;
  2128. uint16_t qs[QK_K/8];
  2129. uint8_t scales[QK_K/32];
  2130. } block_iq2_xs;
  2131. // 74 bytes / block for QK_K = 256, so 2.3125 bpw
  2132. typedef struct {
  2133. half d;
  2134. uint8_t qs[3*QK_K/8];
  2135. } block_iq3_xxs;
  2136. // 98 bytes / block for QK_K = 256, so 3.0625 bpw
  2137. //====================================== dot products =========================
  2138. void kernel_mul_mv_q2_K_f32_impl(
  2139. device const void * src0,
  2140. device const float * src1,
  2141. device float * dst,
  2142. constant int64_t & ne00,
  2143. constant int64_t & ne01,
  2144. constant int64_t & ne02,
  2145. constant int64_t & ne10,
  2146. constant int64_t & ne12,
  2147. constant int64_t & ne0,
  2148. constant int64_t & ne1,
  2149. constant uint & r2,
  2150. constant uint & r3,
  2151. uint3 tgpig[[threadgroup_position_in_grid]],
  2152. uint tiisg[[thread_index_in_simdgroup]],
  2153. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2154. const int nb = ne00/QK_K;
  2155. const int r0 = tgpig.x;
  2156. const int r1 = tgpig.y;
  2157. const int im = tgpig.z;
  2158. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2159. const int ib_row = first_row * nb;
  2160. const uint i12 = im%ne12;
  2161. const uint i13 = im/ne12;
  2162. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2163. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2164. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2165. float yl[32];
  2166. float sumf[N_DST]={0.f}, all_sum;
  2167. const int step = sizeof(block_q2_K) * nb;
  2168. #if QK_K == 256
  2169. const int ix = tiisg/8; // 0...3
  2170. const int it = tiisg%8; // 0...7
  2171. const int iq = it/4; // 0 or 1
  2172. const int ir = it%4; // 0...3
  2173. const int is = (8*ir)/16;// 0 or 1
  2174. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2175. for (int ib = ix; ib < nb; ib += 4) {
  2176. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2177. for (int i = 0; i < 8; ++i) {
  2178. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2179. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2180. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2181. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2182. }
  2183. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2184. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2185. device const half * dh = &x[ib].d;
  2186. for (int row = 0; row < N_DST; row++) {
  2187. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2188. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2189. for (int i = 0; i < 8; i += 2) {
  2190. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2191. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2192. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2193. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2194. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2195. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2196. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2197. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2198. }
  2199. float dall = dh[0];
  2200. float dmin = dh[1] * 1.f/16.f;
  2201. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2202. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2203. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2204. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2205. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2206. qs += step/2;
  2207. sc += step;
  2208. dh += step/2;
  2209. }
  2210. y4 += 4 * QK_K;
  2211. }
  2212. #else
  2213. const int ix = tiisg/2; // 0...15
  2214. const int it = tiisg%2; // 0...1
  2215. device const float * y4 = y + ix * QK_K + 8 * it;
  2216. for (int ib = ix; ib < nb; ib += 16) {
  2217. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2218. for (int i = 0; i < 8; ++i) {
  2219. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2220. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2221. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2222. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2223. }
  2224. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2225. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2226. device const half * dh = &x[ib].d;
  2227. for (int row = 0; row < N_DST; row++) {
  2228. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2229. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2230. for (int i = 0; i < 8; i += 2) {
  2231. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2232. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2233. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2234. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2235. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2236. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2237. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2238. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2239. }
  2240. float dall = dh[0];
  2241. float dmin = dh[1];
  2242. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2243. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2244. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2245. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2246. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2247. qs += step/2;
  2248. sc += step;
  2249. dh += step/2;
  2250. }
  2251. y4 += 16 * QK_K;
  2252. }
  2253. #endif
  2254. for (int row = 0; row < N_DST; ++row) {
  2255. all_sum = simd_sum(sumf[row]);
  2256. if (tiisg == 0) {
  2257. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2258. }
  2259. }
  2260. }
  2261. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2262. kernel void kernel_mul_mv_q2_K_f32(
  2263. device const void * src0,
  2264. device const float * src1,
  2265. device float * dst,
  2266. constant int64_t & ne00,
  2267. constant int64_t & ne01,
  2268. constant int64_t & ne02,
  2269. constant uint64_t & nb00,
  2270. constant uint64_t & nb01,
  2271. constant uint64_t & nb02,
  2272. constant int64_t & ne10,
  2273. constant int64_t & ne11,
  2274. constant int64_t & ne12,
  2275. constant uint64_t & nb10,
  2276. constant uint64_t & nb11,
  2277. constant uint64_t & nb12,
  2278. constant int64_t & ne0,
  2279. constant int64_t & ne1,
  2280. constant uint & r2,
  2281. constant uint & r3,
  2282. uint3 tgpig[[threadgroup_position_in_grid]],
  2283. uint tiisg[[thread_index_in_simdgroup]],
  2284. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2285. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2286. }
  2287. #if QK_K == 256
  2288. void kernel_mul_mv_q3_K_f32_impl(
  2289. device const void * src0,
  2290. device const float * src1,
  2291. device float * dst,
  2292. constant int64_t & ne00,
  2293. constant int64_t & ne01,
  2294. constant int64_t & ne02,
  2295. constant int64_t & ne10,
  2296. constant int64_t & ne12,
  2297. constant int64_t & ne0,
  2298. constant int64_t & ne1,
  2299. constant uint & r2,
  2300. constant uint & r3,
  2301. uint3 tgpig[[threadgroup_position_in_grid]],
  2302. uint tiisg[[thread_index_in_simdgroup]],
  2303. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2304. const int nb = ne00/QK_K;
  2305. const int64_t r0 = tgpig.x;
  2306. const int64_t r1 = tgpig.y;
  2307. const int64_t im = tgpig.z;
  2308. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2309. const uint i12 = im%ne12;
  2310. const uint i13 = im/ne12;
  2311. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2312. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2313. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2314. float yl[32];
  2315. //const uint16_t kmask1 = 0x3030;
  2316. //const uint16_t kmask2 = 0x0f0f;
  2317. const int tid = tiisg/4;
  2318. const int ix = tiisg%4;
  2319. const int ip = tid/4; // 0 or 1
  2320. const int il = 2*((tid%4)/2); // 0 or 2
  2321. const int ir = tid%2;
  2322. const int n = 8;
  2323. const int l0 = n*ir;
  2324. // One would think that the Metal compiler would figure out that ip and il can only have
  2325. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2326. // with these two tales.
  2327. //
  2328. // Possible masks for the high bit
  2329. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2330. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2331. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2332. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2333. // Possible masks for the low 2 bits
  2334. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2335. const ushort4 hm = mm[2*ip + il/2];
  2336. const int shift = 2*il;
  2337. const float v1 = il == 0 ? 4.f : 64.f;
  2338. const float v2 = 4.f * v1;
  2339. const uint16_t s_shift1 = 4*ip;
  2340. const uint16_t s_shift2 = s_shift1 + il;
  2341. const int q_offset = 32*ip + l0;
  2342. const int y_offset = 128*ip + 32*il + l0;
  2343. const int step = sizeof(block_q3_K) * nb / 2;
  2344. device const float * y1 = yy + ix*QK_K + y_offset;
  2345. uint32_t scales32, aux32;
  2346. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2347. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2348. float sumf1[2] = {0.f};
  2349. float sumf2[2] = {0.f};
  2350. for (int i = ix; i < nb; i += 4) {
  2351. for (int l = 0; l < 8; ++l) {
  2352. yl[l+ 0] = y1[l+ 0];
  2353. yl[l+ 8] = y1[l+16];
  2354. yl[l+16] = y1[l+32];
  2355. yl[l+24] = y1[l+48];
  2356. }
  2357. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2358. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2359. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2360. device const half * dh = &x[i].d;
  2361. for (int row = 0; row < 2; ++row) {
  2362. const float d_all = (float)dh[0];
  2363. scales16[0] = a[4];
  2364. scales16[1] = a[5];
  2365. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2366. scales16[0] = a[il+0];
  2367. scales16[1] = a[il+1];
  2368. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2369. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2370. for (int l = 0; l < n; l += 2) {
  2371. const int32_t qs = q[l/2];
  2372. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2373. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2374. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2375. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2376. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2377. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2378. }
  2379. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2380. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2381. sumf1[row] += d1 * (scales[0] - 32);
  2382. sumf2[row] += d2 * (scales[2] - 32);
  2383. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2384. for (int l = 0; l < n; l += 2) {
  2385. const int32_t qs = q[l/2+8];
  2386. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2387. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2388. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2389. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2390. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2391. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2392. }
  2393. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2394. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2395. sumf1[row] += d1 * (scales[1] - 32);
  2396. sumf2[row] += d2 * (scales[3] - 32);
  2397. q += step;
  2398. h += step;
  2399. a += step;
  2400. dh += step;
  2401. }
  2402. y1 += 4 * QK_K;
  2403. }
  2404. for (int row = 0; row < 2; ++row) {
  2405. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2406. sumf1[row] = simd_sum(sumf);
  2407. }
  2408. if (tiisg == 0) {
  2409. for (int row = 0; row < 2; ++row) {
  2410. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2411. }
  2412. }
  2413. }
  2414. #else
  2415. void kernel_mul_mv_q3_K_f32_impl(
  2416. device const void * src0,
  2417. device const float * src1,
  2418. device float * dst,
  2419. constant int64_t & ne00,
  2420. constant int64_t & ne01,
  2421. constant int64_t & ne02,
  2422. constant int64_t & ne10,
  2423. constant int64_t & ne12,
  2424. constant int64_t & ne0,
  2425. constant int64_t & ne1,
  2426. constant uint & r2,
  2427. constant uint & r3,
  2428. uint3 tgpig[[threadgroup_position_in_grid]],
  2429. uint tiisg[[thread_index_in_simdgroup]],
  2430. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2431. const int nb = ne00/QK_K;
  2432. const int64_t r0 = tgpig.x;
  2433. const int64_t r1 = tgpig.y;
  2434. const int64_t im = tgpig.z;
  2435. const int row = 2 * r0 + sgitg;
  2436. const uint i12 = im%ne12;
  2437. const uint i13 = im/ne12;
  2438. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2439. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2440. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2441. const int ix = tiisg/4;
  2442. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2443. const int iq = il/8; // 0, 0, 1, 1
  2444. const int in = il%8; // 0, 4, 0, 4
  2445. float2 sum = {0.f, 0.f};
  2446. for (int i = ix; i < nb; i += 8) {
  2447. const float d_all = (float)(x[i].d);
  2448. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2449. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2450. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2451. device const float * y = yy + i * QK_K + il;
  2452. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2453. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2454. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2455. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2456. for (int l = 0; l < 4; l += 2) {
  2457. const uint16_t hm = h[l/2] >> iq;
  2458. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2459. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2460. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2461. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2462. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2463. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2464. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2465. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2466. }
  2467. }
  2468. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2469. const float tot = simd_sum(sumf);
  2470. if (tiisg == 0) {
  2471. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2472. }
  2473. }
  2474. #endif
  2475. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2476. kernel void kernel_mul_mv_q3_K_f32(
  2477. device const void * src0,
  2478. device const float * src1,
  2479. device float * dst,
  2480. constant int64_t & ne00,
  2481. constant int64_t & ne01,
  2482. constant int64_t & ne02,
  2483. constant uint64_t & nb00,
  2484. constant uint64_t & nb01,
  2485. constant uint64_t & nb02,
  2486. constant int64_t & ne10,
  2487. constant int64_t & ne11,
  2488. constant int64_t & ne12,
  2489. constant uint64_t & nb10,
  2490. constant uint64_t & nb11,
  2491. constant uint64_t & nb12,
  2492. constant int64_t & ne0,
  2493. constant int64_t & ne1,
  2494. constant uint & r2,
  2495. constant uint & r3,
  2496. uint3 tgpig[[threadgroup_position_in_grid]],
  2497. uint tiisg[[thread_index_in_simdgroup]],
  2498. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2499. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2500. }
  2501. #if QK_K == 256
  2502. void kernel_mul_mv_q4_K_f32_impl(
  2503. device const void * src0,
  2504. device const float * src1,
  2505. device float * dst,
  2506. constant int64_t & ne00,
  2507. constant int64_t & ne01,
  2508. constant int64_t & ne02,
  2509. constant int64_t & ne10,
  2510. constant int64_t & ne12,
  2511. constant int64_t & ne0,
  2512. constant int64_t & ne1,
  2513. constant uint & r2,
  2514. constant uint & r3,
  2515. uint3 tgpig[[threadgroup_position_in_grid]],
  2516. uint tiisg[[thread_index_in_simdgroup]],
  2517. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2518. const uint16_t kmask1 = 0x3f3f;
  2519. const uint16_t kmask2 = 0x0f0f;
  2520. const uint16_t kmask3 = 0xc0c0;
  2521. const int ix = tiisg/8; // 0...3
  2522. const int it = tiisg%8; // 0...7
  2523. const int iq = it/4; // 0 or 1
  2524. const int ir = it%4; // 0...3
  2525. const int nb = ne00/QK_K;
  2526. const int r0 = tgpig.x;
  2527. const int r1 = tgpig.y;
  2528. const int im = tgpig.z;
  2529. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2530. const int first_row = r0 * N_DST;
  2531. const int ib_row = first_row * nb;
  2532. const uint i12 = im%ne12;
  2533. const uint i13 = im/ne12;
  2534. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2535. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2536. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2537. float yl[16];
  2538. float yh[16];
  2539. float sumf[N_DST]={0.f}, all_sum;
  2540. const int step = sizeof(block_q4_K) * nb / 2;
  2541. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2542. uint16_t sc16[4];
  2543. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2544. for (int ib = ix; ib < nb; ib += 4) {
  2545. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2546. for (int i = 0; i < 8; ++i) {
  2547. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2548. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2549. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2550. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2551. }
  2552. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2553. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2554. device const half * dh = &x[ib].d;
  2555. for (int row = 0; row < N_DST; row++) {
  2556. sc16[0] = sc[0] & kmask1;
  2557. sc16[1] = sc[2] & kmask1;
  2558. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2559. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2560. device const uint16_t * q2 = q1 + 32;
  2561. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2562. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2563. for (int i = 0; i < 8; i += 2) {
  2564. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2565. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2566. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2567. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2568. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2569. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2570. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2571. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2572. }
  2573. float dall = dh[0];
  2574. float dmin = dh[1];
  2575. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2576. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2577. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2578. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2579. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2580. q1 += step;
  2581. sc += step;
  2582. dh += step;
  2583. }
  2584. y4 += 4 * QK_K;
  2585. }
  2586. for (int row = 0; row < N_DST; ++row) {
  2587. all_sum = simd_sum(sumf[row]);
  2588. if (tiisg == 0) {
  2589. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2590. }
  2591. }
  2592. }
  2593. #else
  2594. void kernel_mul_mv_q4_K_f32_impl(
  2595. device const void * src0,
  2596. device const float * src1,
  2597. device float * dst,
  2598. constant int64_t & ne00,
  2599. constant int64_t & ne01,
  2600. constant int64_t & ne02,
  2601. constant int64_t & ne10,
  2602. constant int64_t & ne12,
  2603. constant int64_t & ne0,
  2604. constant int64_t & ne1,
  2605. constant uint & r2,
  2606. constant uint & r3,
  2607. uint3 tgpig[[threadgroup_position_in_grid]],
  2608. uint tiisg[[thread_index_in_simdgroup]],
  2609. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2610. const int ix = tiisg/4; // 0...7
  2611. const int it = tiisg%4; // 0...3
  2612. const int nb = ne00/QK_K;
  2613. const int r0 = tgpig.x;
  2614. const int r1 = tgpig.y;
  2615. const int im = tgpig.z;
  2616. const int first_row = r0 * N_DST;
  2617. const int ib_row = first_row * nb;
  2618. const uint i12 = im%ne12;
  2619. const uint i13 = im/ne12;
  2620. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2621. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2622. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2623. float yl[8];
  2624. float yh[8];
  2625. float sumf[N_DST]={0.f}, all_sum;
  2626. const int step = sizeof(block_q4_K) * nb / 2;
  2627. device const float * y4 = y + ix * QK_K + 8 * it;
  2628. uint16_t sc16[4];
  2629. for (int ib = ix; ib < nb; ib += 8) {
  2630. float2 sumy = {0.f, 0.f};
  2631. for (int i = 0; i < 8; ++i) {
  2632. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2633. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2634. }
  2635. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2636. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2637. device const half * dh = x[ib].d;
  2638. for (int row = 0; row < N_DST; row++) {
  2639. sc16[0] = sc[0] & 0x000f;
  2640. sc16[1] = sc[0] & 0x0f00;
  2641. sc16[2] = sc[0] & 0x00f0;
  2642. sc16[3] = sc[0] & 0xf000;
  2643. float2 acc1 = {0.f, 0.f};
  2644. float2 acc2 = {0.f, 0.f};
  2645. for (int i = 0; i < 8; i += 2) {
  2646. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2647. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2648. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2649. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2650. }
  2651. float dall = dh[0];
  2652. float dmin = dh[1];
  2653. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2654. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2655. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2656. qs += step;
  2657. sc += step;
  2658. dh += step;
  2659. }
  2660. y4 += 8 * QK_K;
  2661. }
  2662. for (int row = 0; row < N_DST; ++row) {
  2663. all_sum = simd_sum(sumf[row]);
  2664. if (tiisg == 0) {
  2665. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2666. }
  2667. }
  2668. }
  2669. #endif
  2670. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2671. kernel void kernel_mul_mv_q4_K_f32(
  2672. device const void * src0,
  2673. device const float * src1,
  2674. device float * dst,
  2675. constant int64_t & ne00,
  2676. constant int64_t & ne01,
  2677. constant int64_t & ne02,
  2678. constant uint64_t & nb00,
  2679. constant uint64_t & nb01,
  2680. constant uint64_t & nb02,
  2681. constant int64_t & ne10,
  2682. constant int64_t & ne11,
  2683. constant int64_t & ne12,
  2684. constant uint64_t & nb10,
  2685. constant uint64_t & nb11,
  2686. constant uint64_t & nb12,
  2687. constant int64_t & ne0,
  2688. constant int64_t & ne1,
  2689. constant uint & r2,
  2690. constant uint & r3,
  2691. uint3 tgpig[[threadgroup_position_in_grid]],
  2692. uint tiisg[[thread_index_in_simdgroup]],
  2693. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2694. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2695. }
  2696. void kernel_mul_mv_q5_K_f32_impl(
  2697. device const void * src0,
  2698. device const float * src1,
  2699. device float * dst,
  2700. constant int64_t & ne00,
  2701. constant int64_t & ne01,
  2702. constant int64_t & ne02,
  2703. constant int64_t & ne10,
  2704. constant int64_t & ne12,
  2705. constant int64_t & ne0,
  2706. constant int64_t & ne1,
  2707. constant uint & r2,
  2708. constant uint & r3,
  2709. uint3 tgpig[[threadgroup_position_in_grid]],
  2710. uint tiisg[[thread_index_in_simdgroup]],
  2711. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2712. const int nb = ne00/QK_K;
  2713. const int64_t r0 = tgpig.x;
  2714. const int64_t r1 = tgpig.y;
  2715. const int im = tgpig.z;
  2716. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2717. const uint i12 = im%ne12;
  2718. const uint i13 = im/ne12;
  2719. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2720. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2721. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2722. float sumf[2]={0.f};
  2723. const int step = sizeof(block_q5_K) * nb;
  2724. #if QK_K == 256
  2725. #
  2726. float yl[16], yh[16];
  2727. const uint16_t kmask1 = 0x3f3f;
  2728. const uint16_t kmask2 = 0x0f0f;
  2729. const uint16_t kmask3 = 0xc0c0;
  2730. const int tid = tiisg/4;
  2731. const int ix = tiisg%4;
  2732. const int iq = tid/4;
  2733. const int ir = tid%4;
  2734. const int n = 8;
  2735. const int l0 = n*ir;
  2736. const int q_offset = 32*iq + l0;
  2737. const int y_offset = 64*iq + l0;
  2738. const uint8_t hm1 = 1u << (2*iq);
  2739. const uint8_t hm2 = hm1 << 1;
  2740. const uint8_t hm3 = hm1 << 4;
  2741. const uint8_t hm4 = hm2 << 4;
  2742. uint16_t sc16[4];
  2743. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2744. device const float * y1 = yy + ix*QK_K + y_offset;
  2745. for (int i = ix; i < nb; i += 4) {
  2746. device const uint8_t * q1 = x[i].qs + q_offset;
  2747. device const uint8_t * qh = x[i].qh + l0;
  2748. device const half * dh = &x[i].d;
  2749. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2750. device const float * y2 = y1 + 128;
  2751. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2752. for (int l = 0; l < 8; ++l) {
  2753. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2754. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2755. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2756. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2757. }
  2758. for (int row = 0; row < 2; ++row) {
  2759. device const uint8_t * q2 = q1 + 64;
  2760. sc16[0] = a[0] & kmask1;
  2761. sc16[1] = a[2] & kmask1;
  2762. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2763. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2764. float4 acc1 = {0.f};
  2765. float4 acc2 = {0.f};
  2766. for (int l = 0; l < n; ++l) {
  2767. uint8_t h = qh[l];
  2768. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2769. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2770. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2771. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2772. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2773. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2774. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2775. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2776. }
  2777. const float dall = dh[0];
  2778. const float dmin = dh[1];
  2779. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2780. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2781. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2782. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2783. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2784. q1 += step;
  2785. qh += step;
  2786. dh += step/2;
  2787. a += step/2;
  2788. }
  2789. y1 += 4 * QK_K;
  2790. }
  2791. #else
  2792. float yl[8], yh[8];
  2793. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2794. const int ix = tiisg%8;
  2795. const int iq = il/8; // 0, 0, 1, 1
  2796. const int in = il%8; // 0, 4, 0, 4
  2797. device const float * y = yy + ix*QK_K + il;
  2798. for (int i = ix; i < nb; i += 8) {
  2799. for (int l = 0; l < 4; ++l) {
  2800. yl[l+0] = y[l+ 0];
  2801. yl[l+4] = y[l+16];
  2802. yh[l+0] = y[l+32];
  2803. yh[l+4] = y[l+48];
  2804. }
  2805. device const half * dh = &x[i].d;
  2806. device const uint8_t * q = x[i].qs + il;
  2807. device const uint8_t * h = x[i].qh + in;
  2808. device const int8_t * s = x[i].scales;
  2809. for (int row = 0; row < 2; ++row) {
  2810. const float d = dh[0];
  2811. float2 acc = {0.f, 0.f};
  2812. for (int l = 0; l < 4; ++l) {
  2813. const uint8_t hl = h[l] >> iq;
  2814. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2815. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2816. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2817. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2818. }
  2819. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2820. q += step;
  2821. h += step;
  2822. s += step;
  2823. dh += step/2;
  2824. }
  2825. y += 8 * QK_K;
  2826. }
  2827. #endif
  2828. for (int row = 0; row < 2; ++row) {
  2829. const float tot = simd_sum(sumf[row]);
  2830. if (tiisg == 0) {
  2831. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2832. }
  2833. }
  2834. }
  2835. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2836. kernel void kernel_mul_mv_q5_K_f32(
  2837. device const void * src0,
  2838. device const float * src1,
  2839. device float * dst,
  2840. constant int64_t & ne00,
  2841. constant int64_t & ne01,
  2842. constant int64_t & ne02,
  2843. constant uint64_t & nb00,
  2844. constant uint64_t & nb01,
  2845. constant uint64_t & nb02,
  2846. constant int64_t & ne10,
  2847. constant int64_t & ne11,
  2848. constant int64_t & ne12,
  2849. constant uint64_t & nb10,
  2850. constant uint64_t & nb11,
  2851. constant uint64_t & nb12,
  2852. constant int64_t & ne0,
  2853. constant int64_t & ne1,
  2854. constant uint & r2,
  2855. constant uint & r3,
  2856. uint3 tgpig[[threadgroup_position_in_grid]],
  2857. uint tiisg[[thread_index_in_simdgroup]],
  2858. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2859. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2860. }
  2861. void kernel_mul_mv_q6_K_f32_impl(
  2862. device const void * src0,
  2863. device const float * src1,
  2864. device float * dst,
  2865. constant int64_t & ne00,
  2866. constant int64_t & ne01,
  2867. constant int64_t & ne02,
  2868. constant int64_t & ne10,
  2869. constant int64_t & ne12,
  2870. constant int64_t & ne0,
  2871. constant int64_t & ne1,
  2872. constant uint & r2,
  2873. constant uint & r3,
  2874. uint3 tgpig[[threadgroup_position_in_grid]],
  2875. uint tiisg[[thread_index_in_simdgroup]],
  2876. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2877. const uint8_t kmask1 = 0x03;
  2878. const uint8_t kmask2 = 0x0C;
  2879. const uint8_t kmask3 = 0x30;
  2880. const uint8_t kmask4 = 0xC0;
  2881. const int nb = ne00/QK_K;
  2882. const int64_t r0 = tgpig.x;
  2883. const int64_t r1 = tgpig.y;
  2884. const int im = tgpig.z;
  2885. const int row = 2 * r0 + sgitg;
  2886. const uint i12 = im%ne12;
  2887. const uint i13 = im/ne12;
  2888. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2889. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  2890. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2891. float sumf = 0;
  2892. #if QK_K == 256
  2893. const int tid = tiisg/2;
  2894. const int ix = tiisg%2;
  2895. const int ip = tid/8; // 0 or 1
  2896. const int il = tid%8;
  2897. const int n = 4;
  2898. const int l0 = n*il;
  2899. const int is = 8*ip + l0/16;
  2900. const int y_offset = 128*ip + l0;
  2901. const int q_offset_l = 64*ip + l0;
  2902. const int q_offset_h = 32*ip + l0;
  2903. for (int i = ix; i < nb; i += 2) {
  2904. device const uint8_t * q1 = x[i].ql + q_offset_l;
  2905. device const uint8_t * q2 = q1 + 32;
  2906. device const uint8_t * qh = x[i].qh + q_offset_h;
  2907. device const int8_t * sc = x[i].scales + is;
  2908. device const float * y = yy + i * QK_K + y_offset;
  2909. const float dall = x[i].d;
  2910. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2911. for (int l = 0; l < n; ++l) {
  2912. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2913. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2914. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  2915. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2916. }
  2917. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  2918. }
  2919. #else
  2920. const int ix = tiisg/4;
  2921. const int il = 4*(tiisg%4);
  2922. for (int i = ix; i < nb; i += 8) {
  2923. device const float * y = yy + i * QK_K + il;
  2924. device const uint8_t * ql = x[i].ql + il;
  2925. device const uint8_t * qh = x[i].qh + il;
  2926. device const int8_t * s = x[i].scales;
  2927. const float d = x[i].d;
  2928. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2929. for (int l = 0; l < 4; ++l) {
  2930. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2931. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2932. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  2933. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2934. }
  2935. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  2936. }
  2937. #endif
  2938. const float tot = simd_sum(sumf);
  2939. if (tiisg == 0) {
  2940. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2941. }
  2942. }
  2943. [[host_name("kernel_mul_mv_q6_K_f32")]]
  2944. kernel void kernel_mul_mv_q6_K_f32(
  2945. device const void * src0,
  2946. device const float * src1,
  2947. device float * dst,
  2948. constant int64_t & ne00,
  2949. constant int64_t & ne01,
  2950. constant int64_t & ne02,
  2951. constant uint64_t & nb00,
  2952. constant uint64_t & nb01,
  2953. constant uint64_t & nb02,
  2954. constant int64_t & ne10,
  2955. constant int64_t & ne11,
  2956. constant int64_t & ne12,
  2957. constant uint64_t & nb10,
  2958. constant uint64_t & nb11,
  2959. constant uint64_t & nb12,
  2960. constant int64_t & ne0,
  2961. constant int64_t & ne1,
  2962. constant uint & r2,
  2963. constant uint & r3,
  2964. uint3 tgpig[[threadgroup_position_in_grid]],
  2965. uint tiisg[[thread_index_in_simdgroup]],
  2966. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2967. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2968. }
  2969. // ======================= "True" 2-bit
  2970. constexpr constant static uint64_t iq2xxs_grid[256] = {
  2971. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  2972. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x08080808082b0808,
  2973. 0x08080808082b082b, 0x08080808082b2b08, 0x08080808082b2b2b, 0x0808080819080819,
  2974. 0x0808080819081908, 0x0808080819190808, 0x0808080819192b08, 0x08080808192b0819,
  2975. 0x08080808192b1908, 0x080808082b080808, 0x080808082b08082b, 0x080808082b082b2b,
  2976. 0x080808082b2b082b, 0x0808081908080819, 0x0808081908081908, 0x0808081908190808,
  2977. 0x0808081908191919, 0x0808081919080808, 0x080808192b081908, 0x080808192b192b08,
  2978. 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b082b082b, 0x0808082b2b08082b,
  2979. 0x0808190808080819, 0x0808190808081908, 0x0808190808190808, 0x08081908082b0819,
  2980. 0x08081908082b1908, 0x0808190819080808, 0x080819081908082b, 0x0808190819082b08,
  2981. 0x08081908192b0808, 0x080819082b080819, 0x080819082b081908, 0x080819082b190808,
  2982. 0x080819082b2b1908, 0x0808191908080808, 0x080819190808082b, 0x0808191908082b08,
  2983. 0x08081919082b0808, 0x080819191908192b, 0x08081919192b2b19, 0x080819192b080808,
  2984. 0x080819192b190819, 0x0808192b08082b19, 0x0808192b08190808, 0x0808192b19080808,
  2985. 0x0808192b2b081908, 0x0808192b2b2b1908, 0x08082b0808080808, 0x08082b0808081919,
  2986. 0x08082b0808082b08, 0x08082b0808191908, 0x08082b08082b2b08, 0x08082b0819080819,
  2987. 0x08082b0819081908, 0x08082b0819190808, 0x08082b081919082b, 0x08082b082b082b08,
  2988. 0x08082b1908081908, 0x08082b1919080808, 0x08082b2b0808082b, 0x08082b2b08191908,
  2989. 0x0819080808080819, 0x0819080808081908, 0x0819080808190808, 0x08190808082b0819,
  2990. 0x0819080819080808, 0x08190808192b0808, 0x081908082b081908, 0x081908082b190808,
  2991. 0x081908082b191919, 0x0819081908080808, 0x0819081908082b08, 0x08190819082b0808,
  2992. 0x0819081919190808, 0x0819081919192b2b, 0x081908192b080808, 0x0819082b082b1908,
  2993. 0x0819082b19081919, 0x0819190808080808, 0x0819190808082b08, 0x08191908082b0808,
  2994. 0x08191908082b1919, 0x0819190819082b19, 0x081919082b080808, 0x0819191908192b08,
  2995. 0x08191919192b082b, 0x0819192b08080808, 0x0819192b0819192b, 0x08192b0808080819,
  2996. 0x08192b0808081908, 0x08192b0808190808, 0x08192b0819080808, 0x08192b082b080819,
  2997. 0x08192b1908080808, 0x08192b1908081919, 0x08192b192b2b0808, 0x08192b2b19190819,
  2998. 0x082b080808080808, 0x082b08080808082b, 0x082b080808082b2b, 0x082b080819081908,
  2999. 0x082b0808192b0819, 0x082b08082b080808, 0x082b08082b08082b, 0x082b0819082b2b19,
  3000. 0x082b081919082b08, 0x082b082b08080808, 0x082b082b0808082b, 0x082b190808080819,
  3001. 0x082b190808081908, 0x082b190808190808, 0x082b190819080808, 0x082b19081919192b,
  3002. 0x082b191908080808, 0x082b191919080819, 0x082b1919192b1908, 0x082b192b2b190808,
  3003. 0x082b2b0808082b08, 0x082b2b08082b0808, 0x082b2b082b191908, 0x082b2b2b19081908,
  3004. 0x1908080808080819, 0x1908080808081908, 0x1908080808190808, 0x1908080808192b08,
  3005. 0x19080808082b0819, 0x19080808082b1908, 0x1908080819080808, 0x1908080819082b08,
  3006. 0x190808081919192b, 0x19080808192b0808, 0x190808082b080819, 0x190808082b081908,
  3007. 0x190808082b190808, 0x1908081908080808, 0x19080819082b0808, 0x19080819192b0819,
  3008. 0x190808192b080808, 0x190808192b081919, 0x1908082b08080819, 0x1908082b08190808,
  3009. 0x1908082b19082b08, 0x1908082b1919192b, 0x1908082b192b2b08, 0x1908190808080808,
  3010. 0x1908190808082b08, 0x19081908082b0808, 0x190819082b080808, 0x190819082b192b19,
  3011. 0x190819190819082b, 0x19081919082b1908, 0x1908192b08080808, 0x19082b0808080819,
  3012. 0x19082b0808081908, 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919,
  3013. 0x19082b1908080808, 0x19082b1919192b08, 0x19082b19192b0819, 0x19082b192b08082b,
  3014. 0x19082b2b19081919, 0x19082b2b2b190808, 0x1919080808080808, 0x1919080808082b08,
  3015. 0x1919080808190819, 0x1919080808192b19, 0x19190808082b0808, 0x191908082b080808,
  3016. 0x191908082b082b08, 0x1919081908081908, 0x191908191908082b, 0x191908192b2b1908,
  3017. 0x1919082b2b190819, 0x191919082b190808, 0x191919082b19082b, 0x1919191908082b2b,
  3018. 0x1919192b08080819, 0x1919192b19191908, 0x19192b0808080808, 0x19192b0808190819,
  3019. 0x19192b0808192b19, 0x19192b08192b1908, 0x19192b1919080808, 0x19192b2b08082b08,
  3020. 0x192b080808081908, 0x192b080808190808, 0x192b080819080808, 0x192b0808192b2b08,
  3021. 0x192b081908080808, 0x192b081919191919, 0x192b082b08192b08, 0x192b082b192b0808,
  3022. 0x192b190808080808, 0x192b190808081919, 0x192b191908190808, 0x192b19190819082b,
  3023. 0x192b19192b081908, 0x192b2b081908082b, 0x2b08080808080808, 0x2b0808080808082b,
  3024. 0x2b08080808082b2b, 0x2b08080819080819, 0x2b0808082b08082b, 0x2b08081908081908,
  3025. 0x2b08081908192b08, 0x2b08081919080808, 0x2b08082b08190819, 0x2b08190808080819,
  3026. 0x2b08190808081908, 0x2b08190808190808, 0x2b08190808191919, 0x2b08190819080808,
  3027. 0x2b081908192b0808, 0x2b08191908080808, 0x2b0819191908192b, 0x2b0819192b191908,
  3028. 0x2b08192b08082b19, 0x2b08192b19080808, 0x2b08192b192b0808, 0x2b082b080808082b,
  3029. 0x2b082b1908081908, 0x2b082b2b08190819, 0x2b19080808081908, 0x2b19080808190808,
  3030. 0x2b190808082b1908, 0x2b19080819080808, 0x2b1908082b2b0819, 0x2b1908190819192b,
  3031. 0x2b1908192b080808, 0x2b19082b19081919, 0x2b19190808080808, 0x2b191908082b082b,
  3032. 0x2b19190819081908, 0x2b19191919190819, 0x2b192b082b080819, 0x2b192b19082b0808,
  3033. 0x2b2b08080808082b, 0x2b2b080819190808, 0x2b2b08082b081919, 0x2b2b081908082b19,
  3034. 0x2b2b082b08080808, 0x2b2b190808192b08, 0x2b2b2b0819190808, 0x2b2b2b1908081908,
  3035. };
  3036. constexpr constant static uint64_t iq2xs_grid[512] = {
  3037. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  3038. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x080808080819192b,
  3039. 0x0808080808192b19, 0x08080808082b0808, 0x08080808082b082b, 0x08080808082b1919,
  3040. 0x08080808082b2b08, 0x0808080819080819, 0x0808080819081908, 0x080808081908192b,
  3041. 0x0808080819082b19, 0x0808080819190808, 0x080808081919082b, 0x0808080819191919,
  3042. 0x0808080819192b08, 0x08080808192b0819, 0x08080808192b1908, 0x080808082b080808,
  3043. 0x080808082b08082b, 0x080808082b081919, 0x080808082b082b08, 0x080808082b190819,
  3044. 0x080808082b191908, 0x080808082b192b19, 0x080808082b2b0808, 0x0808081908080819,
  3045. 0x0808081908081908, 0x080808190808192b, 0x0808081908082b19, 0x0808081908190808,
  3046. 0x080808190819082b, 0x0808081908191919, 0x0808081908192b08, 0x0808081908192b2b,
  3047. 0x08080819082b0819, 0x08080819082b1908, 0x0808081919080808, 0x080808191908082b,
  3048. 0x0808081919081919, 0x0808081919082b08, 0x0808081919190819, 0x0808081919191908,
  3049. 0x08080819192b0808, 0x08080819192b2b08, 0x080808192b080819, 0x080808192b081908,
  3050. 0x080808192b190808, 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b08081919,
  3051. 0x0808082b08082b08, 0x0808082b08190819, 0x0808082b08191908, 0x0808082b082b0808,
  3052. 0x0808082b19080819, 0x0808082b19081908, 0x0808082b19190808, 0x0808082b19191919,
  3053. 0x0808082b2b080808, 0x0808082b2b082b2b, 0x0808190808080819, 0x0808190808081908,
  3054. 0x080819080808192b, 0x0808190808082b19, 0x0808190808190808, 0x080819080819082b,
  3055. 0x0808190808191919, 0x0808190808192b08, 0x08081908082b0819, 0x08081908082b1908,
  3056. 0x0808190819080808, 0x080819081908082b, 0x0808190819081919, 0x0808190819082b08,
  3057. 0x0808190819190819, 0x0808190819191908, 0x080819081919192b, 0x08081908192b0808,
  3058. 0x080819082b080819, 0x080819082b081908, 0x080819082b190808, 0x0808191908080808,
  3059. 0x080819190808082b, 0x0808191908081919, 0x0808191908082b08, 0x0808191908190819,
  3060. 0x0808191908191908, 0x08081919082b0808, 0x0808191919080819, 0x0808191919081908,
  3061. 0x0808191919190808, 0x08081919192b0819, 0x080819192b080808, 0x0808192b08080819,
  3062. 0x0808192b08081908, 0x0808192b08190808, 0x0808192b082b192b, 0x0808192b19080808,
  3063. 0x0808192b1908082b, 0x0808192b2b081908, 0x08082b0808080808, 0x08082b080808082b,
  3064. 0x08082b0808081919, 0x08082b0808082b08, 0x08082b0808082b2b, 0x08082b0808190819,
  3065. 0x08082b0808191908, 0x08082b08082b0808, 0x08082b08082b1919, 0x08082b0819080819,
  3066. 0x08082b0819081908, 0x08082b0819190808, 0x08082b0819192b08, 0x08082b082b080808,
  3067. 0x08082b082b2b0808, 0x08082b082b2b2b2b, 0x08082b1908080819, 0x08082b1908081908,
  3068. 0x08082b1908190808, 0x08082b1919080808, 0x08082b192b080819, 0x08082b192b082b19,
  3069. 0x08082b2b08080808, 0x08082b2b082b0808, 0x08082b2b082b2b08, 0x08082b2b2b19192b,
  3070. 0x08082b2b2b2b0808, 0x0819080808080819, 0x0819080808081908, 0x081908080808192b,
  3071. 0x0819080808082b19, 0x0819080808190808, 0x081908080819082b, 0x0819080808191919,
  3072. 0x0819080808192b08, 0x08190808082b0819, 0x08190808082b1908, 0x0819080819080808,
  3073. 0x081908081908082b, 0x0819080819081919, 0x0819080819082b08, 0x0819080819190819,
  3074. 0x0819080819191908, 0x08190808192b0808, 0x08190808192b2b2b, 0x081908082b080819,
  3075. 0x081908082b081908, 0x081908082b190808, 0x0819081908080808, 0x081908190808082b,
  3076. 0x0819081908081919, 0x0819081908082b08, 0x0819081908190819, 0x0819081908191908,
  3077. 0x08190819082b0808, 0x0819081919080819, 0x0819081919081908, 0x0819081919190808,
  3078. 0x081908192b080808, 0x081908192b191908, 0x081908192b19192b, 0x0819082b08080819,
  3079. 0x0819082b08081908, 0x0819082b0808192b, 0x0819082b08190808, 0x0819082b19080808,
  3080. 0x0819082b192b0808, 0x0819190808080808, 0x081919080808082b, 0x0819190808081919,
  3081. 0x0819190808082b08, 0x0819190808190819, 0x0819190808191908, 0x08191908082b0808,
  3082. 0x0819190819080819, 0x0819190819081908, 0x0819190819082b19, 0x0819190819190808,
  3083. 0x08191908192b1908, 0x081919082b080808, 0x0819191908080819, 0x0819191908081908,
  3084. 0x0819191908190808, 0x0819191919080808, 0x0819192b08080808, 0x0819192b08191908,
  3085. 0x0819192b19082b19, 0x08192b0808080819, 0x08192b0808081908, 0x08192b0808190808,
  3086. 0x08192b080819082b, 0x08192b0819080808, 0x08192b0819191908, 0x08192b082b08192b,
  3087. 0x08192b1908080808, 0x08192b1908081919, 0x08192b19192b192b, 0x08192b2b19190819,
  3088. 0x08192b2b2b2b2b19, 0x082b080808080808, 0x082b08080808082b, 0x082b080808081919,
  3089. 0x082b080808082b08, 0x082b080808082b2b, 0x082b080808190819, 0x082b080808191908,
  3090. 0x082b0808082b0808, 0x082b080819080819, 0x082b080819081908, 0x082b080819190808,
  3091. 0x082b08082b080808, 0x082b08082b2b0808, 0x082b081908080819, 0x082b081908081908,
  3092. 0x082b081908190808, 0x082b081919080808, 0x082b081919082b08, 0x082b0819192b1919,
  3093. 0x082b082b08080808, 0x082b082b082b082b, 0x082b082b2b080808, 0x082b082b2b2b2b08,
  3094. 0x082b190808080819, 0x082b190808081908, 0x082b190808190808, 0x082b1908082b2b19,
  3095. 0x082b190819080808, 0x082b191908080808, 0x082b191919080819, 0x082b19191919082b,
  3096. 0x082b19192b192b19, 0x082b192b08080819, 0x082b192b08192b2b, 0x082b192b2b2b192b,
  3097. 0x082b2b0808080808, 0x082b2b0808082b08, 0x082b2b0808082b2b, 0x082b2b08082b0808,
  3098. 0x082b2b0819191919, 0x082b2b082b082b08, 0x082b2b082b2b082b, 0x082b2b19192b2b08,
  3099. 0x082b2b192b190808, 0x082b2b2b08082b08, 0x082b2b2b082b0808, 0x082b2b2b2b08082b,
  3100. 0x082b2b2b2b082b08, 0x082b2b2b2b082b2b, 0x1908080808080819, 0x1908080808081908,
  3101. 0x190808080808192b, 0x1908080808082b19, 0x1908080808190808, 0x190808080819082b,
  3102. 0x1908080808191919, 0x1908080808192b08, 0x19080808082b0819, 0x19080808082b1908,
  3103. 0x1908080819080808, 0x190808081908082b, 0x1908080819081919, 0x1908080819082b08,
  3104. 0x1908080819082b2b, 0x1908080819190819, 0x1908080819191908, 0x19080808192b0808,
  3105. 0x19080808192b1919, 0x190808082b080819, 0x190808082b081908, 0x190808082b190808,
  3106. 0x1908081908080808, 0x190808190808082b, 0x1908081908081919, 0x1908081908082b08,
  3107. 0x1908081908190819, 0x1908081908191908, 0x19080819082b0808, 0x1908081919080819,
  3108. 0x1908081919081908, 0x1908081919190808, 0x190808192b080808, 0x190808192b081919,
  3109. 0x190808192b2b082b, 0x1908082b08080819, 0x1908082b08081908, 0x1908082b08190808,
  3110. 0x1908082b0819082b, 0x1908082b082b2b19, 0x1908082b19080808, 0x1908190808080808,
  3111. 0x190819080808082b, 0x1908190808081919, 0x1908190808082b08, 0x1908190808190819,
  3112. 0x1908190808191908, 0x1908190808192b19, 0x19081908082b0808, 0x1908190819080819,
  3113. 0x1908190819081908, 0x1908190819190808, 0x190819082b080808, 0x190819082b191908,
  3114. 0x1908191908080819, 0x1908191908081908, 0x1908191908190808, 0x19081919082b1908,
  3115. 0x1908191919080808, 0x190819192b192b2b, 0x1908192b08080808, 0x1908192b08082b2b,
  3116. 0x1908192b19081908, 0x1908192b19190808, 0x19082b0808080819, 0x19082b0808081908,
  3117. 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919, 0x19082b0819191908,
  3118. 0x19082b08192b082b, 0x19082b1908080808, 0x19082b1908190819, 0x19082b1919081908,
  3119. 0x19082b1919190808, 0x19082b19192b2b19, 0x19082b2b08081908, 0x1919080808080808,
  3120. 0x191908080808082b, 0x1919080808081919, 0x1919080808082b08, 0x1919080808190819,
  3121. 0x1919080808191908, 0x19190808082b0808, 0x19190808082b2b08, 0x1919080819080819,
  3122. 0x1919080819081908, 0x1919080819190808, 0x191908082b080808, 0x1919081908080819,
  3123. 0x1919081908081908, 0x1919081908190808, 0x1919081908191919, 0x1919081919080808,
  3124. 0x191908191908082b, 0x1919082b08080808, 0x1919082b19081908, 0x1919082b2b2b2b2b,
  3125. 0x1919190808080819, 0x1919190808081908, 0x1919190808190808, 0x19191908082b0819,
  3126. 0x1919190819080808, 0x19191908192b0808, 0x191919082b080819, 0x191919082b2b0819,
  3127. 0x1919191908080808, 0x1919191908082b08, 0x191919192b080808, 0x191919192b082b08,
  3128. 0x1919192b082b0819, 0x1919192b192b2b08, 0x1919192b2b2b0819, 0x19192b0808080808,
  3129. 0x19192b0808191908, 0x19192b0819080819, 0x19192b0819190808, 0x19192b082b192b19,
  3130. 0x19192b1908192b2b, 0x19192b1919080808, 0x19192b191908082b, 0x19192b2b2b081919,
  3131. 0x192b080808080819, 0x192b080808081908, 0x192b080808190808, 0x192b080819080808,
  3132. 0x192b080819191908, 0x192b0808192b082b, 0x192b08082b08192b, 0x192b08082b2b2b19,
  3133. 0x192b081908080808, 0x192b082b082b1908, 0x192b082b19082b2b, 0x192b082b2b19082b,
  3134. 0x192b190808080808, 0x192b19080819192b, 0x192b191908190808, 0x192b191919080808,
  3135. 0x192b191919081919, 0x192b19192b2b1908, 0x192b2b0808080819, 0x192b2b08192b2b2b,
  3136. 0x192b2b19082b1919, 0x192b2b2b0808192b, 0x192b2b2b19191908, 0x192b2b2b192b082b,
  3137. 0x2b08080808080808, 0x2b0808080808082b, 0x2b08080808081919, 0x2b08080808082b08,
  3138. 0x2b08080808190819, 0x2b08080808191908, 0x2b080808082b0808, 0x2b080808082b2b2b,
  3139. 0x2b08080819080819, 0x2b08080819081908, 0x2b08080819190808, 0x2b0808082b080808,
  3140. 0x2b0808082b08082b, 0x2b0808082b2b2b08, 0x2b0808082b2b2b2b, 0x2b08081908080819,
  3141. 0x2b08081908081908, 0x2b0808190808192b, 0x2b08081908190808, 0x2b08081919080808,
  3142. 0x2b08081919190819, 0x2b08081919192b19, 0x2b08082b08080808, 0x2b08082b082b0808,
  3143. 0x2b08082b2b080808, 0x2b08082b2b08082b, 0x2b08082b2b2b0808, 0x2b08082b2b2b2b08,
  3144. 0x2b08190808080819, 0x2b08190808081908, 0x2b08190808190808, 0x2b0819080819082b,
  3145. 0x2b08190808191919, 0x2b08190819080808, 0x2b081908192b0808, 0x2b0819082b082b19,
  3146. 0x2b08191908080808, 0x2b08191919081908, 0x2b0819192b2b1919, 0x2b08192b08192b08,
  3147. 0x2b08192b192b2b2b, 0x2b082b0808080808, 0x2b082b0808082b08, 0x2b082b08082b1919,
  3148. 0x2b082b0819192b2b, 0x2b082b082b080808, 0x2b082b082b08082b, 0x2b082b082b2b2b08,
  3149. 0x2b082b190808192b, 0x2b082b2b082b082b, 0x2b082b2b2b080808, 0x2b082b2b2b082b08,
  3150. 0x2b082b2b2b19192b, 0x2b082b2b2b2b2b08, 0x2b19080808080819, 0x2b19080808081908,
  3151. 0x2b19080808190808, 0x2b19080819080808, 0x2b1908081919192b, 0x2b1908082b081908,
  3152. 0x2b19081908080808, 0x2b190819082b082b, 0x2b190819192b1908, 0x2b19082b1919192b,
  3153. 0x2b19082b2b082b19, 0x2b19190808080808, 0x2b19190808081919, 0x2b19190819081908,
  3154. 0x2b19190819190808, 0x2b19190819192b08, 0x2b191919082b2b19, 0x2b1919192b190808,
  3155. 0x2b1919192b19082b, 0x2b19192b19080819, 0x2b192b0819190819, 0x2b192b082b2b192b,
  3156. 0x2b192b1919082b19, 0x2b192b2b08191919, 0x2b192b2b192b0808, 0x2b2b080808080808,
  3157. 0x2b2b08080808082b, 0x2b2b080808082b08, 0x2b2b080808082b2b, 0x2b2b0808082b0808,
  3158. 0x2b2b0808082b2b2b, 0x2b2b08082b2b0808, 0x2b2b081919190819, 0x2b2b081919192b19,
  3159. 0x2b2b08192b2b192b, 0x2b2b082b08080808, 0x2b2b082b0808082b, 0x2b2b082b08082b08,
  3160. 0x2b2b082b082b2b2b, 0x2b2b082b2b080808, 0x2b2b082b2b2b0808, 0x2b2b190819080808,
  3161. 0x2b2b19082b191919, 0x2b2b192b192b1919, 0x2b2b192b2b192b08, 0x2b2b2b0808082b2b,
  3162. 0x2b2b2b08082b0808, 0x2b2b2b08082b082b, 0x2b2b2b08082b2b08, 0x2b2b2b082b2b0808,
  3163. 0x2b2b2b082b2b2b08, 0x2b2b2b1908081908, 0x2b2b2b192b081908, 0x2b2b2b192b08192b,
  3164. 0x2b2b2b2b082b2b08, 0x2b2b2b2b082b2b2b, 0x2b2b2b2b2b190819, 0x2b2b2b2b2b2b2b2b,
  3165. };
  3166. constexpr constant static uint32_t iq3xxs_grid[256] = {
  3167. 0x04040404, 0x04040414, 0x04040424, 0x04040c0c, 0x04040c1c, 0x04040c3e, 0x04041404, 0x04041414,
  3168. 0x04041c0c, 0x04042414, 0x04043e1c, 0x04043e2c, 0x040c040c, 0x040c041c, 0x040c0c04, 0x040c0c14,
  3169. 0x040c140c, 0x040c142c, 0x040c1c04, 0x040c1c14, 0x040c240c, 0x040c2c24, 0x040c3e04, 0x04140404,
  3170. 0x04140414, 0x04140424, 0x04140c0c, 0x04141404, 0x04141414, 0x04141c0c, 0x04141c1c, 0x04141c3e,
  3171. 0x04142c0c, 0x04142c3e, 0x04143e2c, 0x041c040c, 0x041c043e, 0x041c0c04, 0x041c0c14, 0x041c142c,
  3172. 0x041c3e04, 0x04240c1c, 0x04241c3e, 0x04242424, 0x04242c3e, 0x04243e1c, 0x04243e2c, 0x042c040c,
  3173. 0x042c043e, 0x042c1c14, 0x042c2c14, 0x04341c2c, 0x04343424, 0x043e0c04, 0x043e0c24, 0x043e0c34,
  3174. 0x043e241c, 0x043e340c, 0x0c04040c, 0x0c04041c, 0x0c040c04, 0x0c040c14, 0x0c04140c, 0x0c04141c,
  3175. 0x0c041c04, 0x0c041c14, 0x0c041c24, 0x0c04243e, 0x0c042c04, 0x0c0c0404, 0x0c0c0414, 0x0c0c0c0c,
  3176. 0x0c0c1404, 0x0c0c1414, 0x0c14040c, 0x0c14041c, 0x0c140c04, 0x0c140c14, 0x0c14140c, 0x0c141c04,
  3177. 0x0c143e14, 0x0c1c0404, 0x0c1c0414, 0x0c1c1404, 0x0c1c1c0c, 0x0c1c2434, 0x0c1c3434, 0x0c24040c,
  3178. 0x0c24042c, 0x0c242c04, 0x0c2c1404, 0x0c2c1424, 0x0c2c2434, 0x0c2c3e0c, 0x0c34042c, 0x0c3e1414,
  3179. 0x0c3e2404, 0x14040404, 0x14040414, 0x14040c0c, 0x14040c1c, 0x14041404, 0x14041414, 0x14041434,
  3180. 0x14041c0c, 0x14042414, 0x140c040c, 0x140c041c, 0x140c042c, 0x140c0c04, 0x140c0c14, 0x140c140c,
  3181. 0x140c1c04, 0x140c341c, 0x140c343e, 0x140c3e04, 0x14140404, 0x14140414, 0x14140c0c, 0x14140c3e,
  3182. 0x14141404, 0x14141414, 0x14141c3e, 0x14142404, 0x14142c2c, 0x141c040c, 0x141c0c04, 0x141c0c24,
  3183. 0x141c3e04, 0x141c3e24, 0x14241c2c, 0x14242c1c, 0x142c041c, 0x142c143e, 0x142c240c, 0x142c3e24,
  3184. 0x143e040c, 0x143e041c, 0x143e0c34, 0x143e242c, 0x1c04040c, 0x1c040c04, 0x1c040c14, 0x1c04140c,
  3185. 0x1c04141c, 0x1c042c04, 0x1c04342c, 0x1c043e14, 0x1c0c0404, 0x1c0c0414, 0x1c0c1404, 0x1c0c1c0c,
  3186. 0x1c0c2424, 0x1c0c2434, 0x1c14040c, 0x1c14041c, 0x1c140c04, 0x1c14142c, 0x1c142c14, 0x1c143e14,
  3187. 0x1c1c0c0c, 0x1c1c1c1c, 0x1c241c04, 0x1c24243e, 0x1c243e14, 0x1c2c0404, 0x1c2c0434, 0x1c2c1414,
  3188. 0x1c2c2c2c, 0x1c340c24, 0x1c341c34, 0x1c34341c, 0x1c3e1c1c, 0x1c3e3404, 0x24040424, 0x24040c3e,
  3189. 0x24041c2c, 0x24041c3e, 0x24042c1c, 0x24042c3e, 0x240c3e24, 0x24141404, 0x24141c3e, 0x24142404,
  3190. 0x24143404, 0x24143434, 0x241c043e, 0x241c242c, 0x24240424, 0x24242c0c, 0x24243424, 0x242c142c,
  3191. 0x242c241c, 0x242c3e04, 0x243e042c, 0x243e0c04, 0x243e0c14, 0x243e1c04, 0x2c040c14, 0x2c04240c,
  3192. 0x2c043e04, 0x2c0c0404, 0x2c0c0434, 0x2c0c1434, 0x2c0c2c2c, 0x2c140c24, 0x2c141c14, 0x2c143e14,
  3193. 0x2c1c0414, 0x2c1c2c1c, 0x2c240c04, 0x2c24141c, 0x2c24143e, 0x2c243e14, 0x2c2c0414, 0x2c2c1c0c,
  3194. 0x2c342c04, 0x2c3e1424, 0x2c3e2414, 0x34041424, 0x34042424, 0x34042434, 0x34043424, 0x340c140c,
  3195. 0x340c340c, 0x34140c3e, 0x34143424, 0x341c1c04, 0x341c1c34, 0x34242424, 0x342c042c, 0x342c2c14,
  3196. 0x34341c1c, 0x343e041c, 0x343e140c, 0x3e04041c, 0x3e04042c, 0x3e04043e, 0x3e040c04, 0x3e041c14,
  3197. 0x3e042c14, 0x3e0c1434, 0x3e0c2404, 0x3e140c14, 0x3e14242c, 0x3e142c14, 0x3e1c0404, 0x3e1c0c2c,
  3198. 0x3e1c1c1c, 0x3e1c3404, 0x3e24140c, 0x3e24240c, 0x3e2c0404, 0x3e2c0414, 0x3e2c1424, 0x3e341c04,
  3199. };
  3200. constexpr constant static uint8_t ksigns_iq2xs[128] = {
  3201. 0, 129, 130, 3, 132, 5, 6, 135, 136, 9, 10, 139, 12, 141, 142, 15,
  3202. 144, 17, 18, 147, 20, 149, 150, 23, 24, 153, 154, 27, 156, 29, 30, 159,
  3203. 160, 33, 34, 163, 36, 165, 166, 39, 40, 169, 170, 43, 172, 45, 46, 175,
  3204. 48, 177, 178, 51, 180, 53, 54, 183, 184, 57, 58, 187, 60, 189, 190, 63,
  3205. 192, 65, 66, 195, 68, 197, 198, 71, 72, 201, 202, 75, 204, 77, 78, 207,
  3206. 80, 209, 210, 83, 212, 85, 86, 215, 216, 89, 90, 219, 92, 221, 222, 95,
  3207. 96, 225, 226, 99, 228, 101, 102, 231, 232, 105, 106, 235, 108, 237, 238, 111,
  3208. 240, 113, 114, 243, 116, 245, 246, 119, 120, 249, 250, 123, 252, 125, 126, 255,
  3209. };
  3210. constexpr constant static uint8_t kmask_iq2xs[8] = {1, 2, 4, 8, 16, 32, 64, 128};
  3211. void kernel_mul_mv_iq2_xxs_f32_impl(
  3212. device const void * src0,
  3213. device const float * src1,
  3214. device float * dst,
  3215. constant int64_t & ne00,
  3216. constant int64_t & ne01,
  3217. constant int64_t & ne02,
  3218. constant int64_t & ne10,
  3219. constant int64_t & ne12,
  3220. constant int64_t & ne0,
  3221. constant int64_t & ne1,
  3222. constant uint & r2,
  3223. constant uint & r3,
  3224. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3225. uint3 tgpig[[threadgroup_position_in_grid]],
  3226. uint tiisg[[thread_index_in_simdgroup]],
  3227. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3228. const int nb = ne00/QK_K;
  3229. const int r0 = tgpig.x;
  3230. const int r1 = tgpig.y;
  3231. const int im = tgpig.z;
  3232. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3233. const int ib_row = first_row * nb;
  3234. const uint i12 = im%ne12;
  3235. const uint i13 = im/ne12;
  3236. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3237. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3238. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3239. float yl[32];
  3240. float sumf[N_DST]={0.f}, all_sum;
  3241. const int nb32 = nb * (QK_K / 32);
  3242. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3243. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3244. {
  3245. int nval = 4;
  3246. int pos = (32*sgitg + tiisg)*nval;
  3247. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3248. nval = 2;
  3249. pos = (32*sgitg + tiisg)*nval;
  3250. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3251. threadgroup_barrier(mem_flags::mem_threadgroup);
  3252. }
  3253. #if QK_K == 256
  3254. const int ix = tiisg;
  3255. device const float * y4 = y + 32 * ix;
  3256. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3257. for (int i = 0; i < 32; ++i) {
  3258. yl[i] = y4[i];
  3259. }
  3260. const int ibl = ib32 / (QK_K / 32);
  3261. const int ib = ib32 % (QK_K / 32);
  3262. device const block_iq2_xxs * xr = x + ibl;
  3263. device const uint16_t * q2 = xr->qs + 4 * ib;
  3264. device const half * dh = &xr->d;
  3265. for (int row = 0; row < N_DST; row++) {
  3266. const float db = dh[0];
  3267. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3268. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3269. const float d = db * (0.5f + (aux32 >> 28));
  3270. float sum = 0;
  3271. for (int l = 0; l < 4; ++l) {
  3272. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3273. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3274. for (int j = 0; j < 8; ++j) {
  3275. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3276. }
  3277. }
  3278. sumf[row] += d * sum;
  3279. dh += nb*sizeof(block_iq2_xxs)/2;
  3280. q2 += nb*sizeof(block_iq2_xxs)/2;
  3281. }
  3282. y4 += 32 * 32;
  3283. }
  3284. #else
  3285. // TODO
  3286. #endif
  3287. for (int row = 0; row < N_DST; ++row) {
  3288. all_sum = simd_sum(sumf[row]);
  3289. if (tiisg == 0) {
  3290. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3291. }
  3292. }
  3293. }
  3294. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3295. kernel void kernel_mul_mv_iq2_xxs_f32(
  3296. device const void * src0,
  3297. device const float * src1,
  3298. device float * dst,
  3299. constant int64_t & ne00,
  3300. constant int64_t & ne01,
  3301. constant int64_t & ne02,
  3302. constant uint64_t & nb00,
  3303. constant uint64_t & nb01,
  3304. constant uint64_t & nb02,
  3305. constant int64_t & ne10,
  3306. constant int64_t & ne11,
  3307. constant int64_t & ne12,
  3308. constant uint64_t & nb10,
  3309. constant uint64_t & nb11,
  3310. constant uint64_t & nb12,
  3311. constant int64_t & ne0,
  3312. constant int64_t & ne1,
  3313. constant uint & r2,
  3314. constant uint & r3,
  3315. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3316. uint3 tgpig[[threadgroup_position_in_grid]],
  3317. uint tiisg[[thread_index_in_simdgroup]],
  3318. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3319. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3320. }
  3321. void kernel_mul_mv_iq2_xs_f32_impl(
  3322. device const void * src0,
  3323. device const float * src1,
  3324. device float * dst,
  3325. constant int64_t & ne00,
  3326. constant int64_t & ne01,
  3327. constant int64_t & ne02,
  3328. constant int64_t & ne10,
  3329. constant int64_t & ne12,
  3330. constant int64_t & ne0,
  3331. constant int64_t & ne1,
  3332. constant uint & r2,
  3333. constant uint & r3,
  3334. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3335. uint3 tgpig[[threadgroup_position_in_grid]],
  3336. uint tiisg[[thread_index_in_simdgroup]],
  3337. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3338. const int nb = ne00/QK_K;
  3339. const int r0 = tgpig.x;
  3340. const int r1 = tgpig.y;
  3341. const int im = tgpig.z;
  3342. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3343. const int ib_row = first_row * nb;
  3344. const uint i12 = im%ne12;
  3345. const uint i13 = im/ne12;
  3346. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3347. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3348. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3349. float yl[32];
  3350. float sumf[N_DST]={0.f}, all_sum;
  3351. const int nb32 = nb * (QK_K / 32);
  3352. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3353. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3354. {
  3355. int nval = 8;
  3356. int pos = (32*sgitg + tiisg)*nval;
  3357. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3358. nval = 2;
  3359. pos = (32*sgitg + tiisg)*nval;
  3360. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3361. threadgroup_barrier(mem_flags::mem_threadgroup);
  3362. }
  3363. #if QK_K == 256
  3364. const int ix = tiisg;
  3365. device const float * y4 = y + 32 * ix;
  3366. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3367. for (int i = 0; i < 32; ++i) {
  3368. yl[i] = y4[i];
  3369. }
  3370. const int ibl = ib32 / (QK_K / 32);
  3371. const int ib = ib32 % (QK_K / 32);
  3372. device const block_iq2_xs * xr = x + ibl;
  3373. device const uint16_t * q2 = xr->qs + 4 * ib;
  3374. device const uint8_t * sc = xr->scales + ib;
  3375. device const half * dh = &xr->d;
  3376. for (int row = 0; row < N_DST; row++) {
  3377. const float db = dh[0];
  3378. const uint8_t ls1 = sc[0] & 0xf;
  3379. const uint8_t ls2 = sc[0] >> 4;
  3380. const float d1 = db * (0.5f + ls1);
  3381. const float d2 = db * (0.5f + ls2);
  3382. float sum1 = 0, sum2 = 0;
  3383. for (int l = 0; l < 2; ++l) {
  3384. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3385. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3386. for (int j = 0; j < 8; ++j) {
  3387. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3388. }
  3389. }
  3390. for (int l = 2; l < 4; ++l) {
  3391. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3392. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3393. for (int j = 0; j < 8; ++j) {
  3394. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3395. }
  3396. }
  3397. sumf[row] += d1 * sum1 + d2 * sum2;
  3398. dh += nb*sizeof(block_iq2_xs)/2;
  3399. q2 += nb*sizeof(block_iq2_xs)/2;
  3400. sc += nb*sizeof(block_iq2_xs);
  3401. }
  3402. y4 += 32 * 32;
  3403. }
  3404. #else
  3405. // TODO
  3406. #endif
  3407. for (int row = 0; row < N_DST; ++row) {
  3408. all_sum = simd_sum(sumf[row]);
  3409. if (tiisg == 0) {
  3410. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3411. }
  3412. }
  3413. }
  3414. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3415. kernel void kernel_mul_mv_iq2_xs_f32(
  3416. device const void * src0,
  3417. device const float * src1,
  3418. device float * dst,
  3419. constant int64_t & ne00,
  3420. constant int64_t & ne01,
  3421. constant int64_t & ne02,
  3422. constant uint64_t & nb00,
  3423. constant uint64_t & nb01,
  3424. constant uint64_t & nb02,
  3425. constant int64_t & ne10,
  3426. constant int64_t & ne11,
  3427. constant int64_t & ne12,
  3428. constant uint64_t & nb10,
  3429. constant uint64_t & nb11,
  3430. constant uint64_t & nb12,
  3431. constant int64_t & ne0,
  3432. constant int64_t & ne1,
  3433. constant uint & r2,
  3434. constant uint & r3,
  3435. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3436. uint3 tgpig[[threadgroup_position_in_grid]],
  3437. uint tiisg[[thread_index_in_simdgroup]],
  3438. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3439. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3440. }
  3441. void kernel_mul_mv_iq3_xxs_f32_impl(
  3442. device const void * src0,
  3443. device const float * src1,
  3444. device float * dst,
  3445. constant int64_t & ne00,
  3446. constant int64_t & ne01,
  3447. constant int64_t & ne02,
  3448. constant int64_t & ne10,
  3449. constant int64_t & ne12,
  3450. constant int64_t & ne0,
  3451. constant int64_t & ne1,
  3452. constant uint & r2,
  3453. constant uint & r3,
  3454. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3455. uint3 tgpig[[threadgroup_position_in_grid]],
  3456. uint tiisg[[thread_index_in_simdgroup]],
  3457. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3458. const int nb = ne00/QK_K;
  3459. const int r0 = tgpig.x;
  3460. const int r1 = tgpig.y;
  3461. const int im = tgpig.z;
  3462. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3463. const int ib_row = first_row * nb;
  3464. const uint i12 = im%ne12;
  3465. const uint i13 = im/ne12;
  3466. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3467. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3468. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3469. float yl[32];
  3470. float sumf[N_DST]={0.f}, all_sum;
  3471. const int nb32 = nb * (QK_K / 32);
  3472. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3473. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3474. {
  3475. int nval = 4;
  3476. int pos = (32*sgitg + tiisg)*nval;
  3477. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3478. nval = 2;
  3479. pos = (32*sgitg + tiisg)*nval;
  3480. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3481. threadgroup_barrier(mem_flags::mem_threadgroup);
  3482. }
  3483. #if QK_K == 256
  3484. const int ix = tiisg;
  3485. device const float * y4 = y + 32 * ix;
  3486. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3487. for (int i = 0; i < 32; ++i) {
  3488. yl[i] = y4[i];
  3489. }
  3490. const int ibl = ib32 / (QK_K / 32);
  3491. const int ib = ib32 % (QK_K / 32);
  3492. device const block_iq3_xxs * xr = x + ibl;
  3493. device const uint8_t * q3 = xr->qs + 8 * ib;
  3494. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3495. device const half * dh = &xr->d;
  3496. for (int row = 0; row < N_DST; row++) {
  3497. const float db = dh[0];
  3498. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3499. const float d = db * (0.5f + (aux32 >> 28));
  3500. float2 sum = {0};
  3501. for (int l = 0; l < 4; ++l) {
  3502. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3503. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3504. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3505. for (int j = 0; j < 4; ++j) {
  3506. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3507. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3508. }
  3509. }
  3510. sumf[row] += d * (sum[0] + sum[1]);
  3511. dh += nb*sizeof(block_iq3_xxs)/2;
  3512. q3 += nb*sizeof(block_iq3_xxs);
  3513. gas += nb*sizeof(block_iq3_xxs)/2;
  3514. }
  3515. y4 += 32 * 32;
  3516. }
  3517. #else
  3518. // TODO
  3519. #endif
  3520. for (int row = 0; row < N_DST; ++row) {
  3521. all_sum = simd_sum(sumf[row]);
  3522. if (tiisg == 0) {
  3523. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3524. }
  3525. }
  3526. }
  3527. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3528. kernel void kernel_mul_mv_iq3_xxs_f32(
  3529. device const void * src0,
  3530. device const float * src1,
  3531. device float * dst,
  3532. constant int64_t & ne00,
  3533. constant int64_t & ne01,
  3534. constant int64_t & ne02,
  3535. constant uint64_t & nb00,
  3536. constant uint64_t & nb01,
  3537. constant uint64_t & nb02,
  3538. constant int64_t & ne10,
  3539. constant int64_t & ne11,
  3540. constant int64_t & ne12,
  3541. constant uint64_t & nb10,
  3542. constant uint64_t & nb11,
  3543. constant uint64_t & nb12,
  3544. constant int64_t & ne0,
  3545. constant int64_t & ne1,
  3546. constant uint & r2,
  3547. constant uint & r3,
  3548. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3549. uint3 tgpig[[threadgroup_position_in_grid]],
  3550. uint tiisg[[thread_index_in_simdgroup]],
  3551. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3552. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3553. }
  3554. //============================= templates and their specializations =============================
  3555. // NOTE: this is not dequantizing - we are simply fitting the template
  3556. template <typename type4x4>
  3557. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  3558. float4x4 temp = *(((device float4x4 *)src));
  3559. for (int i = 0; i < 16; i++){
  3560. reg[i/4][i%4] = temp[i/4][i%4];
  3561. }
  3562. }
  3563. template <typename type4x4>
  3564. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  3565. half4x4 temp = *(((device half4x4 *)src));
  3566. for (int i = 0; i < 16; i++){
  3567. reg[i/4][i%4] = temp[i/4][i%4];
  3568. }
  3569. }
  3570. template <typename type4x4>
  3571. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  3572. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  3573. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3574. const float d2 = d1 / 256.f;
  3575. const float md = -8.h * xb->d;
  3576. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3577. const ushort mask1 = mask0 << 8;
  3578. for (int i=0;i<8;i++) {
  3579. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  3580. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  3581. }
  3582. }
  3583. template <typename type4x4>
  3584. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  3585. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  3586. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3587. const float d2 = d1 / 256.f;
  3588. const float m = xb->m;
  3589. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3590. const ushort mask1 = mask0 << 8;
  3591. for (int i=0;i<8;i++) {
  3592. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  3593. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  3594. }
  3595. }
  3596. template <typename type4x4>
  3597. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  3598. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  3599. const float d = xb->d;
  3600. const float md = -16.h * xb->d;
  3601. const ushort mask = il ? 0x00F0 : 0x000F;
  3602. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3603. const int x_mv = il ? 4 : 0;
  3604. const int gh_mv = il ? 12 : 0;
  3605. const int gh_bk = il ? 0 : 4;
  3606. for (int i = 0; i < 8; i++) {
  3607. // extract the 5-th bits for x0 and x1
  3608. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3609. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3610. // combine the 4-bits from qs with the 5th bit
  3611. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3612. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3613. reg[i/2][2*(i%2)+0] = d * x0 + md;
  3614. reg[i/2][2*(i%2)+1] = d * x1 + md;
  3615. }
  3616. }
  3617. template <typename type4x4>
  3618. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  3619. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  3620. const float d = xb->d;
  3621. const float m = xb->m;
  3622. const ushort mask = il ? 0x00F0 : 0x000F;
  3623. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3624. const int x_mv = il ? 4 : 0;
  3625. const int gh_mv = il ? 12 : 0;
  3626. const int gh_bk = il ? 0 : 4;
  3627. for (int i = 0; i < 8; i++) {
  3628. // extract the 5-th bits for x0 and x1
  3629. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3630. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3631. // combine the 4-bits from qs with the 5th bit
  3632. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3633. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3634. reg[i/2][2*(i%2)+0] = d * x0 + m;
  3635. reg[i/2][2*(i%2)+1] = d * x1 + m;
  3636. }
  3637. }
  3638. template <typename type4x4>
  3639. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  3640. device const int8_t * qs = ((device const int8_t *)xb->qs);
  3641. const half d = xb->d;
  3642. for (int i = 0; i < 16; i++) {
  3643. reg[i/4][i%4] = (qs[i + 16*il] * d);
  3644. }
  3645. }
  3646. template <typename type4x4>
  3647. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  3648. const float d = xb->d;
  3649. const float min = xb->dmin;
  3650. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3651. float dl, ml;
  3652. uint8_t sc = xb->scales[il];
  3653. #if QK_K == 256
  3654. q = q + 32*(il/8) + 16*(il&1);
  3655. il = (il/2)%4;
  3656. #endif
  3657. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3658. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3659. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  3660. for (int i = 0; i < 16; ++i) {
  3661. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3662. }
  3663. }
  3664. template <typename type4x4>
  3665. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  3666. const half d_all = xb->d;
  3667. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3668. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  3669. device const int8_t * scales = (device const int8_t *)xb->scales;
  3670. #if QK_K == 256
  3671. q = q + 32 * (il/8) + 16 * (il&1);
  3672. h = h + 16 * (il&1);
  3673. uint8_t m = 1 << (il/2);
  3674. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  3675. ((il/4)>0 ? 12 : 3);
  3676. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  3677. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  3678. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  3679. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  3680. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  3681. const float ml = 4.f * dl;
  3682. il = (il/2) & 3;
  3683. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3684. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3685. dl *= coef;
  3686. for (int i = 0; i < 16; ++i) {
  3687. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  3688. }
  3689. #else
  3690. float kcoef = il&1 ? 1.f/16.f : 1.f;
  3691. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  3692. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  3693. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3694. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3695. uint8_t m = 1<<(il*2);
  3696. for (int i = 0; i < 16; ++i) {
  3697. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  3698. }
  3699. #endif
  3700. }
  3701. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  3702. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  3703. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  3704. }
  3705. template <typename type4x4>
  3706. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  3707. device const uchar * q = xb->qs;
  3708. #if QK_K == 256
  3709. short is = (il/4) * 2;
  3710. q = q + (il/4) * 32 + 16 * (il&1);
  3711. il = il & 3;
  3712. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3713. const float d = il < 2 ? xb->d : xb->d / 16.h;
  3714. const float min = xb->dmin;
  3715. const float dl = d * sc[0];
  3716. const float ml = min * sc[1];
  3717. #else
  3718. q = q + 16 * (il&1);
  3719. device const uint8_t * s = xb->scales;
  3720. device const half2 * dh = (device const half2 *)xb->d;
  3721. const float2 d = (float2)dh[0];
  3722. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  3723. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  3724. #endif
  3725. const ushort mask = il<2 ? 0x0F : 0xF0;
  3726. for (int i = 0; i < 16; ++i) {
  3727. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3728. }
  3729. }
  3730. template <typename type4x4>
  3731. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  3732. device const uint8_t * q = xb->qs;
  3733. device const uint8_t * qh = xb->qh;
  3734. #if QK_K == 256
  3735. short is = (il/4) * 2;
  3736. q = q + 32 * (il/4) + 16 * (il&1);
  3737. qh = qh + 16 * (il&1);
  3738. uint8_t ul = 1 << (il/2);
  3739. il = il & 3;
  3740. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3741. const float d = il < 2 ? xb->d : xb->d / 16.f;
  3742. const float min = xb->dmin;
  3743. const float dl = d * sc[0];
  3744. const float ml = min * sc[1];
  3745. const ushort mask = il<2 ? 0x0F : 0xF0;
  3746. const float qh_val = il<2 ? 16.f : 256.f;
  3747. for (int i = 0; i < 16; ++i) {
  3748. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  3749. }
  3750. #else
  3751. q = q + 16 * (il&1);
  3752. device const int8_t * s = xb->scales;
  3753. const float dl = xb->d * s[il];
  3754. uint8_t m = 1<<(il*2);
  3755. const float coef = il<2 ? 1.f : 1.f/16.f;
  3756. const ushort mask = il<2 ? 0x0F : 0xF0;
  3757. for (int i = 0; i < 16; ++i) {
  3758. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  3759. }
  3760. #endif
  3761. }
  3762. template <typename type4x4>
  3763. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  3764. const half d_all = xb->d;
  3765. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  3766. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  3767. device const int8_t * scales = (device const int8_t *)xb->scales;
  3768. #if QK_K == 256
  3769. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  3770. qh = qh + 32*(il/8) + 16*(il&1);
  3771. float sc = scales[(il%2) + 2 * ((il/2))];
  3772. il = (il/2) & 3;
  3773. #else
  3774. ql = ql + 16 * (il&1);
  3775. float sc = scales[il];
  3776. #endif
  3777. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3778. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  3779. const float coef = il>1 ? 1.f/16.f : 1.f;
  3780. const float ml = d_all * sc * 32.f;
  3781. const float dl = d_all * sc * coef;
  3782. for (int i = 0; i < 16; ++i) {
  3783. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  3784. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  3785. reg[i/4][i%4] = dl * q - ml;
  3786. }
  3787. }
  3788. template <typename type4x4>
  3789. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  3790. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  3791. const float d = xb->d;
  3792. const int ib32 = il/2;
  3793. il = il%2;
  3794. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  3795. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  3796. device const uint16_t * q2 = xb->qs + 4*ib32;
  3797. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  3798. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  3799. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  3800. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  3801. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  3802. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  3803. for (int i = 0; i < 8; ++i) {
  3804. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3805. }
  3806. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  3807. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  3808. for (int i = 0; i < 8; ++i) {
  3809. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3810. }
  3811. }
  3812. template <typename type4x4>
  3813. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  3814. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  3815. const float d = xb->d;
  3816. const int ib32 = il/2;
  3817. il = il%2;
  3818. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  3819. device const uint16_t * q2 = xb->qs + 4*ib32;
  3820. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  3821. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  3822. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  3823. for (int i = 0; i < 8; ++i) {
  3824. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3825. }
  3826. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  3827. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  3828. for (int i = 0; i < 8; ++i) {
  3829. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3830. }
  3831. }
  3832. template <typename type4x4>
  3833. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  3834. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  3835. const float d = xb->d;
  3836. const int ib32 = il/2;
  3837. il = il%2;
  3838. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  3839. device const uint8_t * q3 = xb->qs + 8*ib32;
  3840. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  3841. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3842. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  3843. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  3844. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  3845. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  3846. for (int i = 0; i < 4; ++i) {
  3847. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  3848. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  3849. }
  3850. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  3851. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  3852. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  3853. for (int i = 0; i < 4; ++i) {
  3854. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  3855. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  3856. }
  3857. }
  3858. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  3859. kernel void kernel_get_rows(
  3860. device const void * src0,
  3861. device const char * src1,
  3862. device float * dst,
  3863. constant int64_t & ne00,
  3864. constant uint64_t & nb01,
  3865. constant uint64_t & nb02,
  3866. constant int64_t & ne10,
  3867. constant uint64_t & nb10,
  3868. constant uint64_t & nb11,
  3869. constant uint64_t & nb1,
  3870. constant uint64_t & nb2,
  3871. uint3 tgpig[[threadgroup_position_in_grid]],
  3872. uint tiitg[[thread_index_in_threadgroup]],
  3873. uint3 tptg [[threads_per_threadgroup]]) {
  3874. //const int64_t i = tgpig;
  3875. //const int64_t r = ((device int32_t *) src1)[i];
  3876. const int64_t i10 = tgpig.x;
  3877. const int64_t i11 = tgpig.y;
  3878. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3879. const int64_t i02 = i11;
  3880. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  3881. float4x4 temp;
  3882. dequantize_func(
  3883. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  3884. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  3885. }
  3886. }
  3887. kernel void kernel_get_rows_f32(
  3888. device const void * src0,
  3889. device const char * src1,
  3890. device float * dst,
  3891. constant int64_t & ne00,
  3892. constant uint64_t & nb01,
  3893. constant uint64_t & nb02,
  3894. constant int64_t & ne10,
  3895. constant uint64_t & nb10,
  3896. constant uint64_t & nb11,
  3897. constant uint64_t & nb1,
  3898. constant uint64_t & nb2,
  3899. uint3 tgpig[[threadgroup_position_in_grid]],
  3900. uint tiitg[[thread_index_in_threadgroup]],
  3901. uint3 tptg [[threads_per_threadgroup]]) {
  3902. const int64_t i10 = tgpig.x;
  3903. const int64_t i11 = tgpig.y;
  3904. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3905. const int64_t i02 = i11;
  3906. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  3907. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  3908. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  3909. }
  3910. }
  3911. kernel void kernel_get_rows_f16(
  3912. device const void * src0,
  3913. device const char * src1,
  3914. device float * dst,
  3915. constant int64_t & ne00,
  3916. constant uint64_t & nb01,
  3917. constant uint64_t & nb02,
  3918. constant int64_t & ne10,
  3919. constant uint64_t & nb10,
  3920. constant uint64_t & nb11,
  3921. constant uint64_t & nb1,
  3922. constant uint64_t & nb2,
  3923. uint3 tgpig[[threadgroup_position_in_grid]],
  3924. uint tiitg[[thread_index_in_threadgroup]],
  3925. uint3 tptg [[threads_per_threadgroup]]) {
  3926. const int64_t i10 = tgpig.x;
  3927. const int64_t i11 = tgpig.y;
  3928. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3929. const int64_t i02 = i11;
  3930. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  3931. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  3932. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  3933. }
  3934. }
  3935. kernel void kernel_get_rows_i32(
  3936. device const void * src0,
  3937. device const char * src1,
  3938. device int32_t * dst,
  3939. constant int64_t & ne00,
  3940. constant uint64_t & nb01,
  3941. constant uint64_t & nb02,
  3942. constant int64_t & ne10,
  3943. constant uint64_t & nb10,
  3944. constant uint64_t & nb11,
  3945. constant uint64_t & nb1,
  3946. constant uint64_t & nb2,
  3947. uint3 tgpig[[threadgroup_position_in_grid]],
  3948. uint tiitg[[thread_index_in_threadgroup]],
  3949. uint3 tptg [[threads_per_threadgroup]]) {
  3950. const int64_t i10 = tgpig.x;
  3951. const int64_t i11 = tgpig.y;
  3952. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3953. const int64_t i02 = i11;
  3954. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  3955. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  3956. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  3957. }
  3958. }
  3959. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  3960. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  3961. #define BLOCK_SIZE_K 32
  3962. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  3963. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  3964. #define THREAD_PER_BLOCK 128
  3965. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  3966. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  3967. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  3968. #define SG_MAT_ROW 8
  3969. // each block_q contains 16*nl weights
  3970. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  3971. void kernel_mul_mm_impl(device const uchar * src0,
  3972. device const uchar * src1,
  3973. device float * dst,
  3974. constant int64_t & ne00,
  3975. constant int64_t & ne02,
  3976. constant uint64_t & nb01,
  3977. constant uint64_t & nb02,
  3978. constant int64_t & ne12,
  3979. constant uint64_t & nb10,
  3980. constant uint64_t & nb11,
  3981. constant uint64_t & nb12,
  3982. constant int64_t & ne0,
  3983. constant int64_t & ne1,
  3984. constant uint & r2,
  3985. constant uint & r3,
  3986. threadgroup uchar * shared_memory [[threadgroup(0)]],
  3987. uint3 tgpig[[threadgroup_position_in_grid]],
  3988. uint tiitg[[thread_index_in_threadgroup]],
  3989. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3990. threadgroup half * sa = (threadgroup half *)(shared_memory);
  3991. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  3992. const uint r0 = tgpig.y;
  3993. const uint r1 = tgpig.x;
  3994. const uint im = tgpig.z;
  3995. // if this block is of 64x32 shape or smaller
  3996. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  3997. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  3998. // a thread shouldn't load data outside of the matrix
  3999. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4000. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4001. simdgroup_half8x8 ma[4];
  4002. simdgroup_float8x8 mb[2];
  4003. simdgroup_float8x8 c_res[8];
  4004. for (int i = 0; i < 8; i++){
  4005. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4006. }
  4007. short il = (tiitg % THREAD_PER_ROW);
  4008. const uint i12 = im%ne12;
  4009. const uint i13 = im/ne12;
  4010. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4011. ushort offset1 = il/nl;
  4012. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4013. device const float * y = (device const float *)(src1
  4014. + nb12 * im
  4015. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4016. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4017. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4018. // load data and store to threadgroup memory
  4019. half4x4 temp_a;
  4020. dequantize_func(x, il, temp_a);
  4021. threadgroup_barrier(mem_flags::mem_threadgroup);
  4022. #pragma unroll(16)
  4023. for (int i = 0; i < 16; i++) {
  4024. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4025. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4026. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4027. }
  4028. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4029. il = (il + 2 < nl) ? il + 2 : il % 2;
  4030. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4031. y += BLOCK_SIZE_K;
  4032. threadgroup_barrier(mem_flags::mem_threadgroup);
  4033. // load matrices from threadgroup memory and conduct outer products
  4034. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4035. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4036. #pragma unroll(4)
  4037. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4038. #pragma unroll(4)
  4039. for (int i = 0; i < 4; i++) {
  4040. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4041. }
  4042. simdgroup_barrier(mem_flags::mem_none);
  4043. #pragma unroll(2)
  4044. for (int i = 0; i < 2; i++) {
  4045. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4046. }
  4047. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4048. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4049. #pragma unroll(8)
  4050. for (int i = 0; i < 8; i++){
  4051. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4052. }
  4053. }
  4054. }
  4055. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4056. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4057. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4058. for (int i = 0; i < 8; i++) {
  4059. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4060. }
  4061. } else {
  4062. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4063. threadgroup_barrier(mem_flags::mem_threadgroup);
  4064. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4065. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4066. for (int i = 0; i < 8; i++) {
  4067. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4068. }
  4069. threadgroup_barrier(mem_flags::mem_threadgroup);
  4070. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4071. if (sgitg == 0) {
  4072. for (int i = 0; i < n_rows; i++) {
  4073. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4074. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4075. }
  4076. }
  4077. }
  4078. }
  4079. }
  4080. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4081. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4082. void kernel_mul_mm_id_impl(
  4083. device const uchar * src0,
  4084. device const uchar * src1,
  4085. thread short * src1ids,
  4086. device float * dst,
  4087. constant int64_t & ne00,
  4088. constant int64_t & ne02,
  4089. constant uint64_t & nb01,
  4090. constant uint64_t & nb02,
  4091. constant int64_t & ne12,
  4092. constant uint64_t & nb10,
  4093. constant uint64_t & nb11,
  4094. constant uint64_t & nb12,
  4095. constant int64_t & ne0,
  4096. int64_t ne1,
  4097. constant uint & r2,
  4098. constant uint & r3,
  4099. threadgroup uchar * shared_memory,
  4100. uint3 tgpig[[threadgroup_position_in_grid]],
  4101. uint tiitg[[thread_index_in_threadgroup]],
  4102. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4103. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4104. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4105. const uint r0 = tgpig.y;
  4106. const uint r1 = tgpig.x;
  4107. const uint im = tgpig.z;
  4108. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4109. // if this block is of 64x32 shape or smaller
  4110. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4111. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4112. // a thread shouldn't load data outside of the matrix
  4113. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4114. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4115. simdgroup_half8x8 ma[4];
  4116. simdgroup_float8x8 mb[2];
  4117. simdgroup_float8x8 c_res[8];
  4118. for (int i = 0; i < 8; i++){
  4119. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4120. }
  4121. short il = (tiitg % THREAD_PER_ROW);
  4122. const uint i12 = im%ne12;
  4123. const uint i13 = im/ne12;
  4124. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4125. ushort offset1 = il/nl;
  4126. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4127. device const float * y = (device const float *)(src1
  4128. + nb12 * im
  4129. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4130. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4131. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4132. // load data and store to threadgroup memory
  4133. half4x4 temp_a;
  4134. dequantize_func(x, il, temp_a);
  4135. threadgroup_barrier(mem_flags::mem_threadgroup);
  4136. for (int i = 0; i < 16; i++) {
  4137. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4138. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4139. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4140. }
  4141. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4142. il = (il + 2 < nl) ? il + 2 : il % 2;
  4143. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4144. y += BLOCK_SIZE_K;
  4145. threadgroup_barrier(mem_flags::mem_threadgroup);
  4146. // load matrices from threadgroup memory and conduct outer products
  4147. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4148. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4149. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4150. for (int i = 0; i < 4; i++) {
  4151. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4152. }
  4153. simdgroup_barrier(mem_flags::mem_none);
  4154. for (int i = 0; i < 2; i++) {
  4155. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4156. }
  4157. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4158. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4159. for (int i = 0; i < 8; i++){
  4160. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4161. }
  4162. }
  4163. }
  4164. {
  4165. threadgroup_barrier(mem_flags::mem_threadgroup);
  4166. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4167. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4168. for (int i = 0; i < 8; i++) {
  4169. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4170. }
  4171. threadgroup_barrier(mem_flags::mem_threadgroup);
  4172. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4173. if (sgitg == 0) {
  4174. for (int i = 0; i < n_rows; i++) {
  4175. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4176. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4177. }
  4178. }
  4179. }
  4180. }
  4181. }
  4182. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4183. kernel void kernel_mul_mm(device const uchar * src0,
  4184. device const uchar * src1,
  4185. device float * dst,
  4186. constant int64_t & ne00,
  4187. constant int64_t & ne02,
  4188. constant uint64_t & nb01,
  4189. constant uint64_t & nb02,
  4190. constant int64_t & ne12,
  4191. constant uint64_t & nb10,
  4192. constant uint64_t & nb11,
  4193. constant uint64_t & nb12,
  4194. constant int64_t & ne0,
  4195. constant int64_t & ne1,
  4196. constant uint & r2,
  4197. constant uint & r3,
  4198. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4199. uint3 tgpig[[threadgroup_position_in_grid]],
  4200. uint tiitg[[thread_index_in_threadgroup]],
  4201. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4202. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4203. src0,
  4204. src1,
  4205. dst,
  4206. ne00,
  4207. ne02,
  4208. nb01,
  4209. nb02,
  4210. ne12,
  4211. nb10,
  4212. nb11,
  4213. nb12,
  4214. ne0,
  4215. ne1,
  4216. r2,
  4217. r3,
  4218. shared_memory,
  4219. tgpig,
  4220. tiitg,
  4221. sgitg);
  4222. }
  4223. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4224. kernel void kernel_mul_mm_id(
  4225. device const uchar * ids,
  4226. device const uchar * src1,
  4227. device float * dst,
  4228. constant uint64_t & nbi1,
  4229. constant int64_t & ne00,
  4230. constant int64_t & ne02,
  4231. constant uint64_t & nb01,
  4232. constant uint64_t & nb02,
  4233. constant int64_t & ne12,
  4234. constant int64_t & ne13,
  4235. constant uint64_t & nb10,
  4236. constant uint64_t & nb11,
  4237. constant uint64_t & nb12,
  4238. constant int64_t & ne0,
  4239. constant int64_t & ne1,
  4240. constant uint64_t & nb1,
  4241. constant uint & r2,
  4242. constant uint & r3,
  4243. constant int & idx,
  4244. device const uchar * src00,
  4245. device const uchar * src01,
  4246. device const uchar * src02,
  4247. device const uchar * src03,
  4248. device const uchar * src04,
  4249. device const uchar * src05,
  4250. device const uchar * src06,
  4251. device const uchar * src07,
  4252. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4253. uint3 tgpig[[threadgroup_position_in_grid]],
  4254. uint tiitg[[thread_index_in_threadgroup]],
  4255. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4256. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4257. // expert id
  4258. const int32_t id = tgpig.z/(ne12*ne13);
  4259. tgpig.z = tgpig.z%(ne12*ne13);
  4260. // row indices of src1 for expert id
  4261. int64_t _ne1 = 0;
  4262. short src1ids[512];
  4263. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4264. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4265. src1ids[_ne1++] = i1;
  4266. }
  4267. }
  4268. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4269. src0s[id],
  4270. src1,
  4271. src1ids,
  4272. dst,
  4273. ne00,
  4274. ne02,
  4275. nb01,
  4276. nb02,
  4277. ne12,
  4278. nb10,
  4279. nb11,
  4280. nb12,
  4281. ne0,
  4282. _ne1,
  4283. r2,
  4284. r3,
  4285. shared_memory,
  4286. tgpig,
  4287. tiitg,
  4288. sgitg);
  4289. }
  4290. #if QK_K == 256
  4291. #define QK_NL 16
  4292. #else
  4293. #define QK_NL 4
  4294. #endif
  4295. //
  4296. // get rows
  4297. //
  4298. typedef void (get_rows_t)(
  4299. device const void * src0,
  4300. device const char * src1,
  4301. device float * dst,
  4302. constant int64_t & ne00,
  4303. constant uint64_t & nb01,
  4304. constant uint64_t & nb02,
  4305. constant int64_t & ne10,
  4306. constant uint64_t & nb10,
  4307. constant uint64_t & nb11,
  4308. constant uint64_t & nb1,
  4309. constant uint64_t & nb2,
  4310. uint3, uint, uint3);
  4311. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4312. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4313. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4314. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4315. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4316. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4317. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4318. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4319. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4320. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4321. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4322. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4323. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4324. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4325. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4326. //
  4327. // matrix-matrix multiplication
  4328. //
  4329. typedef void (mat_mm_t)(
  4330. device const uchar * src0,
  4331. device const uchar * src1,
  4332. device float * dst,
  4333. constant int64_t & ne00,
  4334. constant int64_t & ne02,
  4335. constant uint64_t & nb01,
  4336. constant uint64_t & nb02,
  4337. constant int64_t & ne12,
  4338. constant uint64_t & nb10,
  4339. constant uint64_t & nb11,
  4340. constant uint64_t & nb12,
  4341. constant int64_t & ne0,
  4342. constant int64_t & ne1,
  4343. constant uint & r2,
  4344. constant uint & r3,
  4345. threadgroup uchar *,
  4346. uint3, uint, uint);
  4347. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  4348. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  4349. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  4350. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  4351. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  4352. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  4353. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  4354. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  4355. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  4356. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  4357. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  4358. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  4359. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4360. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4361. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4362. //
  4363. // indirect matrix-matrix multiplication
  4364. //
  4365. typedef void (mat_mm_id_t)(
  4366. device const uchar * ids,
  4367. device const uchar * src1,
  4368. device float * dst,
  4369. constant uint64_t & nbi1,
  4370. constant int64_t & ne00,
  4371. constant int64_t & ne02,
  4372. constant uint64_t & nb01,
  4373. constant uint64_t & nb02,
  4374. constant int64_t & ne12,
  4375. constant int64_t & ne13,
  4376. constant uint64_t & nb10,
  4377. constant uint64_t & nb11,
  4378. constant uint64_t & nb12,
  4379. constant int64_t & ne0,
  4380. constant int64_t & ne1,
  4381. constant uint64_t & nb1,
  4382. constant uint & r2,
  4383. constant uint & r3,
  4384. constant int & idx,
  4385. device const uchar * src00,
  4386. device const uchar * src01,
  4387. device const uchar * src02,
  4388. device const uchar * src03,
  4389. device const uchar * src04,
  4390. device const uchar * src05,
  4391. device const uchar * src06,
  4392. device const uchar * src07,
  4393. threadgroup uchar *,
  4394. uint3, uint, uint);
  4395. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  4396. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  4397. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  4398. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  4399. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  4400. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  4401. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  4402. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  4403. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  4404. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  4405. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  4406. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  4407. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4408. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4409. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4410. //
  4411. // matrix-vector multiplication
  4412. //
  4413. [[host_name("kernel_mul_mv_id_f32_f32")]]
  4414. kernel void kernel_mul_mv_id_f32_f32(
  4415. device const char * ids,
  4416. device const char * src1,
  4417. device float * dst,
  4418. constant uint64_t & nbi1,
  4419. constant int64_t & ne00,
  4420. constant int64_t & ne01,
  4421. constant int64_t & ne02,
  4422. constant uint64_t & nb00,
  4423. constant uint64_t & nb01,
  4424. constant uint64_t & nb02,
  4425. constant int64_t & ne10,
  4426. constant int64_t & ne11,
  4427. constant int64_t & ne12,
  4428. constant int64_t & ne13,
  4429. constant uint64_t & nb10,
  4430. constant uint64_t & nb11,
  4431. constant uint64_t & nb12,
  4432. constant int64_t & ne0,
  4433. constant int64_t & ne1,
  4434. constant uint64_t & nb1,
  4435. constant uint & r2,
  4436. constant uint & r3,
  4437. constant int & idx,
  4438. device const char * src00,
  4439. device const char * src01,
  4440. device const char * src02,
  4441. device const char * src03,
  4442. device const char * src04,
  4443. device const char * src05,
  4444. device const char * src06,
  4445. device const char * src07,
  4446. uint3 tgpig[[threadgroup_position_in_grid]],
  4447. uint tiitg[[thread_index_in_threadgroup]],
  4448. uint tiisg[[thread_index_in_simdgroup]],
  4449. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4450. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4451. const int64_t bid = tgpig.z/(ne12*ne13);
  4452. tgpig.z = tgpig.z%(ne12*ne13);
  4453. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4454. kernel_mul_mv_f32_f32_impl(
  4455. src0[id],
  4456. src1 + bid*nb11,
  4457. dst + bid*ne0,
  4458. ne00,
  4459. ne01,
  4460. ne02,
  4461. nb00,
  4462. nb01,
  4463. nb02,
  4464. ne10,
  4465. ne11,
  4466. ne12,
  4467. nb10,
  4468. nb11,
  4469. nb12,
  4470. ne0,
  4471. ne1,
  4472. r2,
  4473. r3,
  4474. tgpig,
  4475. tiisg);
  4476. }
  4477. [[host_name("kernel_mul_mv_id_f16_f32")]]
  4478. kernel void kernel_mul_mv_id_f16_f32(
  4479. device const char * ids,
  4480. device const char * src1,
  4481. device float * dst,
  4482. constant uint64_t & nbi1,
  4483. constant int64_t & ne00,
  4484. constant int64_t & ne01,
  4485. constant int64_t & ne02,
  4486. constant uint64_t & nb00,
  4487. constant uint64_t & nb01,
  4488. constant uint64_t & nb02,
  4489. constant int64_t & ne10,
  4490. constant int64_t & ne11,
  4491. constant int64_t & ne12,
  4492. constant int64_t & ne13,
  4493. constant uint64_t & nb10,
  4494. constant uint64_t & nb11,
  4495. constant uint64_t & nb12,
  4496. constant int64_t & ne0,
  4497. constant int64_t & ne1,
  4498. constant uint64_t & nb1,
  4499. constant uint & r2,
  4500. constant uint & r3,
  4501. constant int & idx,
  4502. device const char * src00,
  4503. device const char * src01,
  4504. device const char * src02,
  4505. device const char * src03,
  4506. device const char * src04,
  4507. device const char * src05,
  4508. device const char * src06,
  4509. device const char * src07,
  4510. uint3 tgpig[[threadgroup_position_in_grid]],
  4511. uint tiitg[[thread_index_in_threadgroup]],
  4512. uint tiisg[[thread_index_in_simdgroup]],
  4513. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4514. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4515. const int64_t bid = tgpig.z/(ne12*ne13);
  4516. tgpig.z = tgpig.z%(ne12*ne13);
  4517. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4518. kernel_mul_mv_f16_f32_impl(
  4519. src0[id],
  4520. src1 + bid*nb11,
  4521. dst + bid*ne0,
  4522. ne00,
  4523. ne01,
  4524. ne02,
  4525. nb00,
  4526. nb01,
  4527. nb02,
  4528. ne10,
  4529. ne11,
  4530. ne12,
  4531. nb10,
  4532. nb11,
  4533. nb12,
  4534. ne0,
  4535. ne1,
  4536. r2,
  4537. r3,
  4538. tgpig,
  4539. tiisg);
  4540. }
  4541. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  4542. kernel void kernel_mul_mv_id_q8_0_f32(
  4543. device const char * ids,
  4544. device const char * src1,
  4545. device float * dst,
  4546. constant uint64_t & nbi1,
  4547. constant int64_t & ne00,
  4548. constant int64_t & ne01,
  4549. constant int64_t & ne02,
  4550. constant uint64_t & nb00,
  4551. constant uint64_t & nb01,
  4552. constant uint64_t & nb02,
  4553. constant int64_t & ne10,
  4554. constant int64_t & ne11,
  4555. constant int64_t & ne12,
  4556. constant int64_t & ne13,
  4557. constant uint64_t & nb10,
  4558. constant uint64_t & nb11,
  4559. constant uint64_t & nb12,
  4560. constant int64_t & ne0,
  4561. constant int64_t & ne1,
  4562. constant uint64_t & nb1,
  4563. constant uint & r2,
  4564. constant uint & r3,
  4565. constant int & idx,
  4566. device const char * src00,
  4567. device const char * src01,
  4568. device const char * src02,
  4569. device const char * src03,
  4570. device const char * src04,
  4571. device const char * src05,
  4572. device const char * src06,
  4573. device const char * src07,
  4574. uint3 tgpig[[threadgroup_position_in_grid]],
  4575. uint tiitg[[thread_index_in_threadgroup]],
  4576. uint tiisg[[thread_index_in_simdgroup]],
  4577. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4578. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4579. const int64_t bid = tgpig.z/(ne12*ne13);
  4580. tgpig.z = tgpig.z%(ne12*ne13);
  4581. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4582. kernel_mul_mv_q8_0_f32_impl(
  4583. src0[id],
  4584. (device const float *) (src1 + bid*nb11),
  4585. dst + bid*ne0,
  4586. ne00,
  4587. ne01,
  4588. ne02,
  4589. ne10,
  4590. ne12,
  4591. ne0,
  4592. ne1,
  4593. r2,
  4594. r3,
  4595. tgpig,
  4596. tiisg,
  4597. sgitg);
  4598. }
  4599. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  4600. kernel void kernel_mul_mv_id_q4_0_f32(
  4601. device const char * ids,
  4602. device const char * src1,
  4603. device float * dst,
  4604. constant uint64_t & nbi1,
  4605. constant int64_t & ne00,
  4606. constant int64_t & ne01,
  4607. constant int64_t & ne02,
  4608. constant uint64_t & nb00,
  4609. constant uint64_t & nb01,
  4610. constant uint64_t & nb02,
  4611. constant int64_t & ne10,
  4612. constant int64_t & ne11,
  4613. constant int64_t & ne12,
  4614. constant int64_t & ne13,
  4615. constant uint64_t & nb10,
  4616. constant uint64_t & nb11,
  4617. constant uint64_t & nb12,
  4618. constant int64_t & ne0,
  4619. constant int64_t & ne1,
  4620. constant uint64_t & nb1,
  4621. constant uint & r2,
  4622. constant uint & r3,
  4623. constant int & idx,
  4624. device const char * src00,
  4625. device const char * src01,
  4626. device const char * src02,
  4627. device const char * src03,
  4628. device const char * src04,
  4629. device const char * src05,
  4630. device const char * src06,
  4631. device const char * src07,
  4632. uint3 tgpig[[threadgroup_position_in_grid]],
  4633. uint tiitg[[thread_index_in_threadgroup]],
  4634. uint tiisg[[thread_index_in_simdgroup]],
  4635. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4636. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4637. const int64_t bid = tgpig.z/(ne12*ne13);
  4638. tgpig.z = tgpig.z%(ne12*ne13);
  4639. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4640. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4641. src0[id],
  4642. (device const float *) (src1 + bid*nb11),
  4643. dst + bid*ne0,
  4644. ne00,
  4645. ne01,
  4646. ne02,
  4647. ne10,
  4648. ne12,
  4649. ne0,
  4650. ne1,
  4651. r2,
  4652. r3,
  4653. tgpig,
  4654. tiisg,
  4655. sgitg);
  4656. }
  4657. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  4658. kernel void kernel_mul_mv_id_q4_1_f32(
  4659. device const char * ids,
  4660. device const char * src1,
  4661. device float * dst,
  4662. constant uint64_t & nbi1,
  4663. constant int64_t & ne00,
  4664. constant int64_t & ne01,
  4665. constant int64_t & ne02,
  4666. constant uint64_t & nb00,
  4667. constant uint64_t & nb01,
  4668. constant uint64_t & nb02,
  4669. constant int64_t & ne10,
  4670. constant int64_t & ne11,
  4671. constant int64_t & ne12,
  4672. constant int64_t & ne13,
  4673. constant uint64_t & nb10,
  4674. constant uint64_t & nb11,
  4675. constant uint64_t & nb12,
  4676. constant int64_t & ne0,
  4677. constant int64_t & ne1,
  4678. constant uint64_t & nb1,
  4679. constant uint & r2,
  4680. constant uint & r3,
  4681. constant int & idx,
  4682. device const char * src00,
  4683. device const char * src01,
  4684. device const char * src02,
  4685. device const char * src03,
  4686. device const char * src04,
  4687. device const char * src05,
  4688. device const char * src06,
  4689. device const char * src07,
  4690. uint3 tgpig[[threadgroup_position_in_grid]],
  4691. uint tiitg[[thread_index_in_threadgroup]],
  4692. uint tiisg[[thread_index_in_simdgroup]],
  4693. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4694. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4695. const int64_t bid = tgpig.z/(ne12*ne13);
  4696. tgpig.z = tgpig.z%(ne12*ne13);
  4697. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4698. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4699. src0[id],
  4700. (device const float *) (src1 + bid*nb11),
  4701. dst + bid*ne0,
  4702. ne00,
  4703. ne01,
  4704. ne02,
  4705. ne10,
  4706. ne12,
  4707. ne0,
  4708. ne1,
  4709. r2,
  4710. r3,
  4711. tgpig,
  4712. tiisg,
  4713. sgitg);
  4714. }
  4715. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  4716. kernel void kernel_mul_mv_id_q5_0_f32(
  4717. device const char * ids,
  4718. device const char * src1,
  4719. device float * dst,
  4720. constant uint64_t & nbi1,
  4721. constant int64_t & ne00,
  4722. constant int64_t & ne01,
  4723. constant int64_t & ne02,
  4724. constant uint64_t & nb00,
  4725. constant uint64_t & nb01,
  4726. constant uint64_t & nb02,
  4727. constant int64_t & ne10,
  4728. constant int64_t & ne11,
  4729. constant int64_t & ne12,
  4730. constant int64_t & ne13,
  4731. constant uint64_t & nb10,
  4732. constant uint64_t & nb11,
  4733. constant uint64_t & nb12,
  4734. constant int64_t & ne0,
  4735. constant int64_t & ne1,
  4736. constant uint64_t & nb1,
  4737. constant uint & r2,
  4738. constant uint & r3,
  4739. constant int & idx,
  4740. device const char * src00,
  4741. device const char * src01,
  4742. device const char * src02,
  4743. device const char * src03,
  4744. device const char * src04,
  4745. device const char * src05,
  4746. device const char * src06,
  4747. device const char * src07,
  4748. uint3 tgpig[[threadgroup_position_in_grid]],
  4749. uint tiitg[[thread_index_in_threadgroup]],
  4750. uint tiisg[[thread_index_in_simdgroup]],
  4751. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4752. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4753. const int64_t bid = tgpig.z/(ne12*ne13);
  4754. tgpig.z = tgpig.z%(ne12*ne13);
  4755. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4756. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4757. src0[id],
  4758. (device const float *) (src1 + bid*nb11),
  4759. dst + bid*ne0,
  4760. ne00,
  4761. ne01,
  4762. ne02,
  4763. ne10,
  4764. ne12,
  4765. ne0,
  4766. ne1,
  4767. r2,
  4768. r3,
  4769. tgpig,
  4770. tiisg,
  4771. sgitg);
  4772. }
  4773. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  4774. kernel void kernel_mul_mv_id_q5_1_f32(
  4775. device const char * ids,
  4776. device const char * src1,
  4777. device float * dst,
  4778. constant uint64_t & nbi1,
  4779. constant int64_t & ne00,
  4780. constant int64_t & ne01,
  4781. constant int64_t & ne02,
  4782. constant uint64_t & nb00,
  4783. constant uint64_t & nb01,
  4784. constant uint64_t & nb02,
  4785. constant int64_t & ne10,
  4786. constant int64_t & ne11,
  4787. constant int64_t & ne12,
  4788. constant int64_t & ne13,
  4789. constant uint64_t & nb10,
  4790. constant uint64_t & nb11,
  4791. constant uint64_t & nb12,
  4792. constant int64_t & ne0,
  4793. constant int64_t & ne1,
  4794. constant uint64_t & nb1,
  4795. constant uint & r2,
  4796. constant uint & r3,
  4797. constant int & idx,
  4798. device const char * src00,
  4799. device const char * src01,
  4800. device const char * src02,
  4801. device const char * src03,
  4802. device const char * src04,
  4803. device const char * src05,
  4804. device const char * src06,
  4805. device const char * src07,
  4806. uint3 tgpig[[threadgroup_position_in_grid]],
  4807. uint tiitg[[thread_index_in_threadgroup]],
  4808. uint tiisg[[thread_index_in_simdgroup]],
  4809. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4810. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4811. const int64_t bid = tgpig.z/(ne12*ne13);
  4812. tgpig.z = tgpig.z%(ne12*ne13);
  4813. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4814. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4815. src0[id],
  4816. (device const float *) (src1 + bid*nb11),
  4817. dst + bid*ne0,
  4818. ne00,
  4819. ne01,
  4820. ne02,
  4821. ne10,
  4822. ne12,
  4823. ne0,
  4824. ne1,
  4825. r2,
  4826. r3,
  4827. tgpig,
  4828. tiisg,
  4829. sgitg);
  4830. }
  4831. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  4832. kernel void kernel_mul_mv_id_q2_K_f32(
  4833. device const char * ids,
  4834. device const char * src1,
  4835. device float * dst,
  4836. constant uint64_t & nbi1,
  4837. constant int64_t & ne00,
  4838. constant int64_t & ne01,
  4839. constant int64_t & ne02,
  4840. constant uint64_t & nb00,
  4841. constant uint64_t & nb01,
  4842. constant uint64_t & nb02,
  4843. constant int64_t & ne10,
  4844. constant int64_t & ne11,
  4845. constant int64_t & ne12,
  4846. constant int64_t & ne13,
  4847. constant uint64_t & nb10,
  4848. constant uint64_t & nb11,
  4849. constant uint64_t & nb12,
  4850. constant int64_t & ne0,
  4851. constant int64_t & ne1,
  4852. constant uint64_t & nb1,
  4853. constant uint & r2,
  4854. constant uint & r3,
  4855. constant int & idx,
  4856. device const char * src00,
  4857. device const char * src01,
  4858. device const char * src02,
  4859. device const char * src03,
  4860. device const char * src04,
  4861. device const char * src05,
  4862. device const char * src06,
  4863. device const char * src07,
  4864. uint3 tgpig[[threadgroup_position_in_grid]],
  4865. uint tiitg[[thread_index_in_threadgroup]],
  4866. uint tiisg[[thread_index_in_simdgroup]],
  4867. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4868. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4869. const int64_t bid = tgpig.z/(ne12*ne13);
  4870. tgpig.z = tgpig.z%(ne12*ne13);
  4871. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4872. kernel_mul_mv_q2_K_f32_impl(
  4873. src0[id],
  4874. (device const float *) (src1 + bid*nb11),
  4875. dst + bid*ne0,
  4876. ne00,
  4877. ne01,
  4878. ne02,
  4879. ne10,
  4880. ne12,
  4881. ne0,
  4882. ne1,
  4883. r2,
  4884. r3,
  4885. tgpig,
  4886. tiisg,
  4887. sgitg);
  4888. }
  4889. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  4890. kernel void kernel_mul_mv_id_q3_K_f32(
  4891. device const char * ids,
  4892. device const char * src1,
  4893. device float * dst,
  4894. constant uint64_t & nbi1,
  4895. constant int64_t & ne00,
  4896. constant int64_t & ne01,
  4897. constant int64_t & ne02,
  4898. constant uint64_t & nb00,
  4899. constant uint64_t & nb01,
  4900. constant uint64_t & nb02,
  4901. constant int64_t & ne10,
  4902. constant int64_t & ne11,
  4903. constant int64_t & ne12,
  4904. constant int64_t & ne13,
  4905. constant uint64_t & nb10,
  4906. constant uint64_t & nb11,
  4907. constant uint64_t & nb12,
  4908. constant int64_t & ne0,
  4909. constant int64_t & ne1,
  4910. constant uint64_t & nb1,
  4911. constant uint & r2,
  4912. constant uint & r3,
  4913. constant int & idx,
  4914. device const char * src00,
  4915. device const char * src01,
  4916. device const char * src02,
  4917. device const char * src03,
  4918. device const char * src04,
  4919. device const char * src05,
  4920. device const char * src06,
  4921. device const char * src07,
  4922. uint3 tgpig[[threadgroup_position_in_grid]],
  4923. uint tiitg[[thread_index_in_threadgroup]],
  4924. uint tiisg[[thread_index_in_simdgroup]],
  4925. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4926. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4927. const int64_t bid = tgpig.z/(ne12*ne13);
  4928. tgpig.z = tgpig.z%(ne12*ne13);
  4929. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4930. kernel_mul_mv_q3_K_f32_impl(
  4931. src0[id],
  4932. (device const float *) (src1 + bid*nb11),
  4933. dst + bid*ne0,
  4934. ne00,
  4935. ne01,
  4936. ne02,
  4937. ne10,
  4938. ne12,
  4939. ne0,
  4940. ne1,
  4941. r2,
  4942. r3,
  4943. tgpig,
  4944. tiisg,
  4945. sgitg);
  4946. }
  4947. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  4948. kernel void kernel_mul_mv_id_q4_K_f32(
  4949. device const char * ids,
  4950. device const char * src1,
  4951. device float * dst,
  4952. constant uint64_t & nbi1,
  4953. constant int64_t & ne00,
  4954. constant int64_t & ne01,
  4955. constant int64_t & ne02,
  4956. constant uint64_t & nb00,
  4957. constant uint64_t & nb01,
  4958. constant uint64_t & nb02,
  4959. constant int64_t & ne10,
  4960. constant int64_t & ne11,
  4961. constant int64_t & ne12,
  4962. constant int64_t & ne13,
  4963. constant uint64_t & nb10,
  4964. constant uint64_t & nb11,
  4965. constant uint64_t & nb12,
  4966. constant int64_t & ne0,
  4967. constant int64_t & ne1,
  4968. constant uint64_t & nb1,
  4969. constant uint & r2,
  4970. constant uint & r3,
  4971. constant int & idx,
  4972. device const char * src00,
  4973. device const char * src01,
  4974. device const char * src02,
  4975. device const char * src03,
  4976. device const char * src04,
  4977. device const char * src05,
  4978. device const char * src06,
  4979. device const char * src07,
  4980. uint3 tgpig[[threadgroup_position_in_grid]],
  4981. uint tiitg[[thread_index_in_threadgroup]],
  4982. uint tiisg[[thread_index_in_simdgroup]],
  4983. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4984. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4985. const int64_t bid = tgpig.z/(ne12*ne13);
  4986. tgpig.z = tgpig.z%(ne12*ne13);
  4987. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4988. kernel_mul_mv_q4_K_f32_impl(
  4989. src0[id],
  4990. (device const float *) (src1 + bid*nb11),
  4991. dst + bid*ne0,
  4992. ne00,
  4993. ne01,
  4994. ne02,
  4995. ne10,
  4996. ne12,
  4997. ne0,
  4998. ne1,
  4999. r2,
  5000. r3,
  5001. tgpig,
  5002. tiisg,
  5003. sgitg);
  5004. }
  5005. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5006. kernel void kernel_mul_mv_id_q5_K_f32(
  5007. device const char * ids,
  5008. device const char * src1,
  5009. device float * dst,
  5010. constant uint64_t & nbi1,
  5011. constant int64_t & ne00,
  5012. constant int64_t & ne01,
  5013. constant int64_t & ne02,
  5014. constant uint64_t & nb00,
  5015. constant uint64_t & nb01,
  5016. constant uint64_t & nb02,
  5017. constant int64_t & ne10,
  5018. constant int64_t & ne11,
  5019. constant int64_t & ne12,
  5020. constant int64_t & ne13,
  5021. constant uint64_t & nb10,
  5022. constant uint64_t & nb11,
  5023. constant uint64_t & nb12,
  5024. constant int64_t & ne0,
  5025. constant int64_t & ne1,
  5026. constant uint64_t & nb1,
  5027. constant uint & r2,
  5028. constant uint & r3,
  5029. constant int & idx,
  5030. device const char * src00,
  5031. device const char * src01,
  5032. device const char * src02,
  5033. device const char * src03,
  5034. device const char * src04,
  5035. device const char * src05,
  5036. device const char * src06,
  5037. device const char * src07,
  5038. uint3 tgpig[[threadgroup_position_in_grid]],
  5039. uint tiitg[[thread_index_in_threadgroup]],
  5040. uint tiisg[[thread_index_in_simdgroup]],
  5041. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5042. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5043. const int64_t bid = tgpig.z/(ne12*ne13);
  5044. tgpig.z = tgpig.z%(ne12*ne13);
  5045. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5046. kernel_mul_mv_q5_K_f32_impl(
  5047. src0[id],
  5048. (device const float *) (src1 + bid*nb11),
  5049. dst + bid*ne0,
  5050. ne00,
  5051. ne01,
  5052. ne02,
  5053. ne10,
  5054. ne12,
  5055. ne0,
  5056. ne1,
  5057. r2,
  5058. r3,
  5059. tgpig,
  5060. tiisg,
  5061. sgitg);
  5062. }
  5063. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5064. kernel void kernel_mul_mv_id_q6_K_f32(
  5065. device const char * ids,
  5066. device const char * src1,
  5067. device float * dst,
  5068. constant uint64_t & nbi1,
  5069. constant int64_t & ne00,
  5070. constant int64_t & ne01,
  5071. constant int64_t & ne02,
  5072. constant uint64_t & nb00,
  5073. constant uint64_t & nb01,
  5074. constant uint64_t & nb02,
  5075. constant int64_t & ne10,
  5076. constant int64_t & ne11,
  5077. constant int64_t & ne12,
  5078. constant int64_t & ne13,
  5079. constant uint64_t & nb10,
  5080. constant uint64_t & nb11,
  5081. constant uint64_t & nb12,
  5082. constant int64_t & ne0,
  5083. constant int64_t & ne1,
  5084. constant uint64_t & nb1,
  5085. constant uint & r2,
  5086. constant uint & r3,
  5087. constant int & idx,
  5088. device const char * src00,
  5089. device const char * src01,
  5090. device const char * src02,
  5091. device const char * src03,
  5092. device const char * src04,
  5093. device const char * src05,
  5094. device const char * src06,
  5095. device const char * src07,
  5096. uint3 tgpig[[threadgroup_position_in_grid]],
  5097. uint tiitg[[thread_index_in_threadgroup]],
  5098. uint tiisg[[thread_index_in_simdgroup]],
  5099. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5100. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5101. const int64_t bid = tgpig.z/(ne12*ne13);
  5102. tgpig.z = tgpig.z%(ne12*ne13);
  5103. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5104. kernel_mul_mv_q6_K_f32_impl(
  5105. src0[id],
  5106. (device const float *) (src1 + bid*nb11),
  5107. dst + bid*ne0,
  5108. ne00,
  5109. ne01,
  5110. ne02,
  5111. ne10,
  5112. ne12,
  5113. ne0,
  5114. ne1,
  5115. r2,
  5116. r3,
  5117. tgpig,
  5118. tiisg,
  5119. sgitg);
  5120. }
  5121. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5122. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5123. device const char * ids,
  5124. device const char * src1,
  5125. device float * dst,
  5126. constant uint64_t & nbi1,
  5127. constant int64_t & ne00,
  5128. constant int64_t & ne01,
  5129. constant int64_t & ne02,
  5130. constant uint64_t & nb00,
  5131. constant uint64_t & nb01,
  5132. constant uint64_t & nb02,
  5133. constant int64_t & ne10,
  5134. constant int64_t & ne11,
  5135. constant int64_t & ne12,
  5136. constant int64_t & ne13,
  5137. constant uint64_t & nb10,
  5138. constant uint64_t & nb11,
  5139. constant uint64_t & nb12,
  5140. constant int64_t & ne0,
  5141. constant int64_t & ne1,
  5142. constant uint64_t & nb1,
  5143. constant uint & r2,
  5144. constant uint & r3,
  5145. constant int & idx,
  5146. device const char * src00,
  5147. device const char * src01,
  5148. device const char * src02,
  5149. device const char * src03,
  5150. device const char * src04,
  5151. device const char * src05,
  5152. device const char * src06,
  5153. device const char * src07,
  5154. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5155. uint3 tgpig[[threadgroup_position_in_grid]],
  5156. uint tiitg[[thread_index_in_threadgroup]],
  5157. uint tiisg[[thread_index_in_simdgroup]],
  5158. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5159. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5160. const int64_t bid = tgpig.z/(ne12*ne13);
  5161. tgpig.z = tgpig.z%(ne12*ne13);
  5162. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5163. kernel_mul_mv_iq2_xxs_f32_impl(
  5164. src0[id],
  5165. (device const float *) (src1 + bid*nb11),
  5166. dst + bid*ne0,
  5167. ne00,
  5168. ne01,
  5169. ne02,
  5170. ne10,
  5171. ne12,
  5172. ne0,
  5173. ne1,
  5174. r2,
  5175. r3,
  5176. shared_values,
  5177. tgpig,
  5178. tiisg,
  5179. sgitg);
  5180. }
  5181. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5182. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5183. device const char * ids,
  5184. device const char * src1,
  5185. device float * dst,
  5186. constant uint64_t & nbi1,
  5187. constant int64_t & ne00,
  5188. constant int64_t & ne01,
  5189. constant int64_t & ne02,
  5190. constant uint64_t & nb00,
  5191. constant uint64_t & nb01,
  5192. constant uint64_t & nb02,
  5193. constant int64_t & ne10,
  5194. constant int64_t & ne11,
  5195. constant int64_t & ne12,
  5196. constant int64_t & ne13,
  5197. constant uint64_t & nb10,
  5198. constant uint64_t & nb11,
  5199. constant uint64_t & nb12,
  5200. constant int64_t & ne0,
  5201. constant int64_t & ne1,
  5202. constant uint64_t & nb1,
  5203. constant uint & r2,
  5204. constant uint & r3,
  5205. constant int & idx,
  5206. device const char * src00,
  5207. device const char * src01,
  5208. device const char * src02,
  5209. device const char * src03,
  5210. device const char * src04,
  5211. device const char * src05,
  5212. device const char * src06,
  5213. device const char * src07,
  5214. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5215. uint3 tgpig[[threadgroup_position_in_grid]],
  5216. uint tiitg[[thread_index_in_threadgroup]],
  5217. uint tiisg[[thread_index_in_simdgroup]],
  5218. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5219. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5220. const int64_t bid = tgpig.z/(ne12*ne13);
  5221. tgpig.z = tgpig.z%(ne12*ne13);
  5222. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5223. kernel_mul_mv_iq2_xs_f32_impl(
  5224. src0[id],
  5225. (device const float *) (src1 + bid*nb11),
  5226. dst + bid*ne0,
  5227. ne00,
  5228. ne01,
  5229. ne02,
  5230. ne10,
  5231. ne12,
  5232. ne0,
  5233. ne1,
  5234. r2,
  5235. r3,
  5236. shared_values,
  5237. tgpig,
  5238. tiisg,
  5239. sgitg);
  5240. }
  5241. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5242. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5243. device const char * ids,
  5244. device const char * src1,
  5245. device float * dst,
  5246. constant uint64_t & nbi1,
  5247. constant int64_t & ne00,
  5248. constant int64_t & ne01,
  5249. constant int64_t & ne02,
  5250. constant uint64_t & nb00,
  5251. constant uint64_t & nb01,
  5252. constant uint64_t & nb02,
  5253. constant int64_t & ne10,
  5254. constant int64_t & ne11,
  5255. constant int64_t & ne12,
  5256. constant int64_t & ne13,
  5257. constant uint64_t & nb10,
  5258. constant uint64_t & nb11,
  5259. constant uint64_t & nb12,
  5260. constant int64_t & ne0,
  5261. constant int64_t & ne1,
  5262. constant uint64_t & nb1,
  5263. constant uint & r2,
  5264. constant uint & r3,
  5265. constant int & idx,
  5266. device const char * src00,
  5267. device const char * src01,
  5268. device const char * src02,
  5269. device const char * src03,
  5270. device const char * src04,
  5271. device const char * src05,
  5272. device const char * src06,
  5273. device const char * src07,
  5274. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5275. uint3 tgpig[[threadgroup_position_in_grid]],
  5276. uint tiitg[[thread_index_in_threadgroup]],
  5277. uint tiisg[[thread_index_in_simdgroup]],
  5278. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5279. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5280. const int64_t bid = tgpig.z/(ne12*ne13);
  5281. tgpig.z = tgpig.z%(ne12*ne13);
  5282. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5283. kernel_mul_mv_iq3_xxs_f32_impl(
  5284. src0[id],
  5285. (device const float *) (src1 + bid*nb11),
  5286. dst + bid*ne0,
  5287. ne00,
  5288. ne01,
  5289. ne02,
  5290. ne10,
  5291. ne12,
  5292. ne0,
  5293. ne1,
  5294. r2,
  5295. r3,
  5296. shared_values,
  5297. tgpig,
  5298. tiisg,
  5299. sgitg);
  5300. }