ggml-metal.metal 240 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505
  1. #include <metal_stdlib>
  2. using namespace metal;
  3. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  4. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  5. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  6. #define QK4_0 32
  7. #define QR4_0 2
  8. typedef struct {
  9. half d; // delta
  10. uint8_t qs[QK4_0 / 2]; // nibbles / quants
  11. } block_q4_0;
  12. #define QK4_1 32
  13. typedef struct {
  14. half d; // delta
  15. half m; // min
  16. uint8_t qs[QK4_1 / 2]; // nibbles / quants
  17. } block_q4_1;
  18. #define QK5_0 32
  19. typedef struct {
  20. half d; // delta
  21. uint8_t qh[4]; // 5-th bit of quants
  22. uint8_t qs[QK5_0 / 2]; // nibbles / quants
  23. } block_q5_0;
  24. #define QK5_1 32
  25. typedef struct {
  26. half d; // delta
  27. half m; // min
  28. uint8_t qh[4]; // 5-th bit of quants
  29. uint8_t qs[QK5_1 / 2]; // nibbles / quants
  30. } block_q5_1;
  31. #define QK8_0 32
  32. typedef struct {
  33. half d; // delta
  34. int8_t qs[QK8_0]; // quants
  35. } block_q8_0;
  36. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  37. enum ggml_sort_order {
  38. GGML_SORT_ASC,
  39. GGML_SORT_DESC,
  40. };
  41. // general-purpose kernel for addition, multiplication and division of two tensors
  42. // pros: works for non-contiguous tensors, supports broadcast across all dims
  43. // cons: not very efficient
  44. kernel void kernel_add(
  45. device const char * src0,
  46. device const char * src1,
  47. device char * dst,
  48. constant int64_t & ne00,
  49. constant int64_t & ne01,
  50. constant int64_t & ne02,
  51. constant int64_t & ne03,
  52. constant uint64_t & nb00,
  53. constant uint64_t & nb01,
  54. constant uint64_t & nb02,
  55. constant uint64_t & nb03,
  56. constant int64_t & ne10,
  57. constant int64_t & ne11,
  58. constant int64_t & ne12,
  59. constant int64_t & ne13,
  60. constant uint64_t & nb10,
  61. constant uint64_t & nb11,
  62. constant uint64_t & nb12,
  63. constant uint64_t & nb13,
  64. constant int64_t & ne0,
  65. constant int64_t & ne1,
  66. constant int64_t & ne2,
  67. constant int64_t & ne3,
  68. constant uint64_t & nb0,
  69. constant uint64_t & nb1,
  70. constant uint64_t & nb2,
  71. constant uint64_t & nb3,
  72. constant int64_t & offs,
  73. uint3 tgpig[[threadgroup_position_in_grid]],
  74. uint3 tpitg[[thread_position_in_threadgroup]],
  75. uint3 ntg[[threads_per_threadgroup]]) {
  76. const int64_t i03 = tgpig.z;
  77. const int64_t i02 = tgpig.y;
  78. const int64_t i01 = tgpig.x;
  79. const int64_t i13 = i03 % ne13;
  80. const int64_t i12 = i02 % ne12;
  81. const int64_t i11 = i01 % ne11;
  82. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  83. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  84. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  85. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  86. const int i10 = i0 % ne10;
  87. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  88. }
  89. }
  90. kernel void kernel_mul(
  91. device const char * src0,
  92. device const char * src1,
  93. device char * dst,
  94. constant int64_t & ne00,
  95. constant int64_t & ne01,
  96. constant int64_t & ne02,
  97. constant int64_t & ne03,
  98. constant uint64_t & nb00,
  99. constant uint64_t & nb01,
  100. constant uint64_t & nb02,
  101. constant uint64_t & nb03,
  102. constant int64_t & ne10,
  103. constant int64_t & ne11,
  104. constant int64_t & ne12,
  105. constant int64_t & ne13,
  106. constant uint64_t & nb10,
  107. constant uint64_t & nb11,
  108. constant uint64_t & nb12,
  109. constant uint64_t & nb13,
  110. constant int64_t & ne0,
  111. constant int64_t & ne1,
  112. constant int64_t & ne2,
  113. constant int64_t & ne3,
  114. constant uint64_t & nb0,
  115. constant uint64_t & nb1,
  116. constant uint64_t & nb2,
  117. constant uint64_t & nb3,
  118. uint3 tgpig[[threadgroup_position_in_grid]],
  119. uint3 tpitg[[thread_position_in_threadgroup]],
  120. uint3 ntg[[threads_per_threadgroup]]) {
  121. const int64_t i03 = tgpig.z;
  122. const int64_t i02 = tgpig.y;
  123. const int64_t i01 = tgpig.x;
  124. const int64_t i13 = i03 % ne13;
  125. const int64_t i12 = i02 % ne12;
  126. const int64_t i11 = i01 % ne11;
  127. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  128. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  129. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  130. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  131. const int i10 = i0 % ne10;
  132. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  133. }
  134. }
  135. kernel void kernel_div(
  136. device const char * src0,
  137. device const char * src1,
  138. device char * dst,
  139. constant int64_t & ne00,
  140. constant int64_t & ne01,
  141. constant int64_t & ne02,
  142. constant int64_t & ne03,
  143. constant uint64_t & nb00,
  144. constant uint64_t & nb01,
  145. constant uint64_t & nb02,
  146. constant uint64_t & nb03,
  147. constant int64_t & ne10,
  148. constant int64_t & ne11,
  149. constant int64_t & ne12,
  150. constant int64_t & ne13,
  151. constant uint64_t & nb10,
  152. constant uint64_t & nb11,
  153. constant uint64_t & nb12,
  154. constant uint64_t & nb13,
  155. constant int64_t & ne0,
  156. constant int64_t & ne1,
  157. constant int64_t & ne2,
  158. constant int64_t & ne3,
  159. constant uint64_t & nb0,
  160. constant uint64_t & nb1,
  161. constant uint64_t & nb2,
  162. constant uint64_t & nb3,
  163. uint3 tgpig[[threadgroup_position_in_grid]],
  164. uint3 tpitg[[thread_position_in_threadgroup]],
  165. uint3 ntg[[threads_per_threadgroup]]) {
  166. const int64_t i03 = tgpig.z;
  167. const int64_t i02 = tgpig.y;
  168. const int64_t i01 = tgpig.x;
  169. const int64_t i13 = i03 % ne13;
  170. const int64_t i12 = i02 % ne12;
  171. const int64_t i11 = i01 % ne11;
  172. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  173. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  174. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  175. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  176. const int i10 = i0 % ne10;
  177. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  178. }
  179. }
  180. // assumption: src1 is a row
  181. // broadcast src1 into src0
  182. kernel void kernel_add_row(
  183. device const float4 * src0,
  184. device const float4 * src1,
  185. device float4 * dst,
  186. constant uint64_t & nb [[buffer(28)]],
  187. uint tpig[[thread_position_in_grid]]) {
  188. dst[tpig] = src0[tpig] + src1[tpig % nb];
  189. }
  190. kernel void kernel_mul_row(
  191. device const float4 * src0,
  192. device const float4 * src1,
  193. device float4 * dst,
  194. constant uint64_t & nb [[buffer(28)]],
  195. uint tpig[[thread_position_in_grid]]) {
  196. dst[tpig] = src0[tpig] * src1[tpig % nb];
  197. }
  198. kernel void kernel_div_row(
  199. device const float4 * src0,
  200. device const float4 * src1,
  201. device float4 * dst,
  202. constant uint64_t & nb [[buffer(28)]],
  203. uint tpig[[thread_position_in_grid]]) {
  204. dst[tpig] = src0[tpig] / src1[tpig % nb];
  205. }
  206. kernel void kernel_scale(
  207. device const float * src0,
  208. device float * dst,
  209. constant float & scale,
  210. uint tpig[[thread_position_in_grid]]) {
  211. dst[tpig] = src0[tpig] * scale;
  212. }
  213. kernel void kernel_scale_4(
  214. device const float4 * src0,
  215. device float4 * dst,
  216. constant float & scale,
  217. uint tpig[[thread_position_in_grid]]) {
  218. dst[tpig] = src0[tpig] * scale;
  219. }
  220. kernel void kernel_relu(
  221. device const float * src0,
  222. device float * dst,
  223. uint tpig[[thread_position_in_grid]]) {
  224. dst[tpig] = max(0.0f, src0[tpig]);
  225. }
  226. kernel void kernel_tanh(
  227. device const float * src0,
  228. device float * dst,
  229. uint tpig[[thread_position_in_grid]]) {
  230. device const float & x = src0[tpig];
  231. dst[tpig] = precise::tanh(x);
  232. }
  233. constant float GELU_COEF_A = 0.044715f;
  234. constant float GELU_QUICK_COEF = -1.702f;
  235. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  236. kernel void kernel_gelu(
  237. device const float4 * src0,
  238. device float4 * dst,
  239. uint tpig[[thread_position_in_grid]]) {
  240. device const float4 & x = src0[tpig];
  241. // BEWARE !!!
  242. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  243. // This was observed with Falcon 7B and 40B models
  244. //
  245. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  246. }
  247. kernel void kernel_gelu_quick(
  248. device const float4 * src0,
  249. device float4 * dst,
  250. uint tpig[[thread_position_in_grid]]) {
  251. device const float4 & x = src0[tpig];
  252. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  253. }
  254. kernel void kernel_silu(
  255. device const float4 * src0,
  256. device float4 * dst,
  257. uint tpig[[thread_position_in_grid]]) {
  258. device const float4 & x = src0[tpig];
  259. dst[tpig] = x / (1.0f + exp(-x));
  260. }
  261. kernel void kernel_sqr(
  262. device const float * src0,
  263. device float * dst,
  264. uint tpig[[thread_position_in_grid]]) {
  265. dst[tpig] = src0[tpig] * src0[tpig];
  266. }
  267. kernel void kernel_sum_rows(
  268. device const float * src0,
  269. device float * dst,
  270. constant int64_t & ne00,
  271. constant int64_t & ne01,
  272. constant int64_t & ne02,
  273. constant int64_t & ne03,
  274. constant uint64_t & nb00,
  275. constant uint64_t & nb01,
  276. constant uint64_t & nb02,
  277. constant uint64_t & nb03,
  278. constant int64_t & ne10,
  279. constant int64_t & ne11,
  280. constant int64_t & ne12,
  281. constant int64_t & ne13,
  282. constant uint64_t & nb10,
  283. constant uint64_t & nb11,
  284. constant uint64_t & nb12,
  285. constant uint64_t & nb13,
  286. constant int64_t & ne0,
  287. constant int64_t & ne1,
  288. constant int64_t & ne2,
  289. constant int64_t & ne3,
  290. constant uint64_t & nb0,
  291. constant uint64_t & nb1,
  292. constant uint64_t & nb2,
  293. constant uint64_t & nb3,
  294. uint3 tpig[[thread_position_in_grid]]) {
  295. int64_t i3 = tpig.z;
  296. int64_t i2 = tpig.y;
  297. int64_t i1 = tpig.x;
  298. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  299. return;
  300. }
  301. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  302. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  303. float row_sum = 0;
  304. for (int64_t i0 = 0; i0 < ne00; i0++) {
  305. row_sum += src_row[i0];
  306. }
  307. dst_row[0] = row_sum;
  308. }
  309. kernel void kernel_soft_max(
  310. device const float * src0,
  311. device const float * src1,
  312. device const float * src2,
  313. device float * dst,
  314. constant int64_t & ne00,
  315. constant int64_t & ne01,
  316. constant int64_t & ne02,
  317. constant float & scale,
  318. constant float & max_bias,
  319. constant float & m0,
  320. constant float & m1,
  321. constant uint32_t & n_head_log2,
  322. threadgroup float * buf [[threadgroup(0)]],
  323. uint tgpig[[threadgroup_position_in_grid]],
  324. uint tpitg[[thread_position_in_threadgroup]],
  325. uint sgitg[[simdgroup_index_in_threadgroup]],
  326. uint tiisg[[thread_index_in_simdgroup]],
  327. uint ntg[[threads_per_threadgroup]]) {
  328. const int64_t i03 = (tgpig) / (ne02*ne01);
  329. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  330. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  331. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  332. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  333. device const float * ppos = src2 != src0 ? src2 : nullptr;
  334. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  335. float slope = 0.0f;
  336. // ALiBi
  337. if (max_bias > 0.0f) {
  338. const int64_t h = i02;
  339. const float base = h < n_head_log2 ? m0 : m1;
  340. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  341. slope = pow(base, exp);
  342. }
  343. // parallel max
  344. float lmax = -INFINITY;
  345. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  346. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  347. }
  348. // find the max value in the block
  349. float max_val = simd_max(lmax);
  350. if (ntg > N_SIMDWIDTH) {
  351. if (sgitg == 0) {
  352. buf[tiisg] = -INFINITY;
  353. }
  354. threadgroup_barrier(mem_flags::mem_threadgroup);
  355. if (tiisg == 0) {
  356. buf[sgitg] = max_val;
  357. }
  358. threadgroup_barrier(mem_flags::mem_threadgroup);
  359. max_val = buf[tiisg];
  360. max_val = simd_max(max_val);
  361. }
  362. // parallel sum
  363. float lsum = 0.0f;
  364. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  365. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  366. lsum += exp_psrc0;
  367. pdst[i00] = exp_psrc0;
  368. }
  369. // This barrier fixes a failing test
  370. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  371. threadgroup_barrier(mem_flags::mem_none);
  372. float sum = simd_sum(lsum);
  373. if (ntg > N_SIMDWIDTH) {
  374. if (sgitg == 0) {
  375. buf[tiisg] = 0.0f;
  376. }
  377. threadgroup_barrier(mem_flags::mem_threadgroup);
  378. if (tiisg == 0) {
  379. buf[sgitg] = sum;
  380. }
  381. threadgroup_barrier(mem_flags::mem_threadgroup);
  382. sum = buf[tiisg];
  383. sum = simd_sum(sum);
  384. }
  385. const float inv_sum = 1.0f/sum;
  386. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  387. pdst[i00] *= inv_sum;
  388. }
  389. }
  390. kernel void kernel_soft_max_4(
  391. device const float * src0,
  392. device const float * src1,
  393. device const float * src2,
  394. device float * dst,
  395. constant int64_t & ne00,
  396. constant int64_t & ne01,
  397. constant int64_t & ne02,
  398. constant float & scale,
  399. constant float & max_bias,
  400. constant float & m0,
  401. constant float & m1,
  402. constant uint32_t & n_head_log2,
  403. threadgroup float * buf [[threadgroup(0)]],
  404. uint tgpig[[threadgroup_position_in_grid]],
  405. uint tpitg[[thread_position_in_threadgroup]],
  406. uint sgitg[[simdgroup_index_in_threadgroup]],
  407. uint tiisg[[thread_index_in_simdgroup]],
  408. uint ntg[[threads_per_threadgroup]]) {
  409. const int64_t i03 = (tgpig) / (ne02*ne01);
  410. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  411. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  412. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  413. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  414. device const float4 * ppos = src2 != src0 ? (device const float4 *)(src2) : nullptr;
  415. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  416. float slope = 0.0f;
  417. if (max_bias > 0.0f) {
  418. const int64_t h = i02;
  419. const float base = h < n_head_log2 ? m0 : m1;
  420. const int exp = h < n_head_log2 ? h + 1 : 2*(h - n_head_log2) + 1;
  421. slope = pow(base, exp);
  422. }
  423. // parallel max
  424. float4 lmax4 = -INFINITY;
  425. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  426. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f));
  427. }
  428. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  429. float max_val = simd_max(lmax);
  430. if (ntg > N_SIMDWIDTH) {
  431. if (sgitg == 0) {
  432. buf[tiisg] = -INFINITY;
  433. }
  434. threadgroup_barrier(mem_flags::mem_threadgroup);
  435. if (tiisg == 0) {
  436. buf[sgitg] = max_val;
  437. }
  438. threadgroup_barrier(mem_flags::mem_threadgroup);
  439. max_val = buf[tiisg];
  440. max_val = simd_max(max_val);
  441. }
  442. // parallel sum
  443. float4 lsum4 = 0.0f;
  444. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  445. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f) + (ppos ? slope*ppos[i00] : 0.0f)) - max_val);
  446. lsum4 += exp_psrc4;
  447. pdst4[i00] = exp_psrc4;
  448. }
  449. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  450. // This barrier fixes a failing test
  451. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  452. threadgroup_barrier(mem_flags::mem_none);
  453. float sum = simd_sum(lsum);
  454. if (ntg > N_SIMDWIDTH) {
  455. if (sgitg == 0) {
  456. buf[tiisg] = 0.0f;
  457. }
  458. threadgroup_barrier(mem_flags::mem_threadgroup);
  459. if (tiisg == 0) {
  460. buf[sgitg] = sum;
  461. }
  462. threadgroup_barrier(mem_flags::mem_threadgroup);
  463. sum = buf[tiisg];
  464. sum = simd_sum(sum);
  465. }
  466. const float inv_sum = 1.0f/sum;
  467. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  468. pdst4[i00] *= inv_sum;
  469. }
  470. }
  471. kernel void kernel_diag_mask_inf(
  472. device const float * src0,
  473. device float * dst,
  474. constant int64_t & ne00,
  475. constant int64_t & ne01,
  476. constant int & n_past,
  477. uint3 tpig[[thread_position_in_grid]]) {
  478. const int64_t i02 = tpig[2];
  479. const int64_t i01 = tpig[1];
  480. const int64_t i00 = tpig[0];
  481. if (i00 > n_past + i01) {
  482. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  483. } else {
  484. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  485. }
  486. }
  487. kernel void kernel_diag_mask_inf_8(
  488. device const float4 * src0,
  489. device float4 * dst,
  490. constant int64_t & ne00,
  491. constant int64_t & ne01,
  492. constant int & n_past,
  493. uint3 tpig[[thread_position_in_grid]]) {
  494. const int64_t i = 2*tpig[0];
  495. dst[i+0] = src0[i+0];
  496. dst[i+1] = src0[i+1];
  497. int64_t i4 = 4*i;
  498. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  499. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  500. const int64_t i00 = i4;
  501. for (int k = 3; k >= 0; --k) {
  502. if (i00 + 4 + k <= n_past + i01) {
  503. break;
  504. }
  505. dst[i+1][k] = -INFINITY;
  506. if (i00 + k > n_past + i01) {
  507. dst[i][k] = -INFINITY;
  508. }
  509. }
  510. }
  511. kernel void kernel_norm(
  512. device const void * src0,
  513. device float * dst,
  514. constant int64_t & ne00,
  515. constant uint64_t & nb01,
  516. constant float & eps,
  517. threadgroup float * sum [[threadgroup(0)]],
  518. uint tgpig[[threadgroup_position_in_grid]],
  519. uint tpitg[[thread_position_in_threadgroup]],
  520. uint ntg[[threads_per_threadgroup]]) {
  521. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  522. // MEAN
  523. // parallel sum
  524. sum[tpitg] = 0.0f;
  525. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  526. sum[tpitg] += x[i00];
  527. }
  528. // reduce
  529. threadgroup_barrier(mem_flags::mem_threadgroup);
  530. for (uint i = ntg/2; i > 0; i /= 2) {
  531. if (tpitg < i) {
  532. sum[tpitg] += sum[tpitg + i];
  533. }
  534. threadgroup_barrier(mem_flags::mem_threadgroup);
  535. }
  536. const float mean = sum[0] / ne00;
  537. // recenter and VARIANCE
  538. threadgroup_barrier(mem_flags::mem_threadgroup);
  539. device float * y = dst + tgpig*ne00;
  540. sum[tpitg] = 0.0f;
  541. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  542. y[i00] = x[i00] - mean;
  543. sum[tpitg] += y[i00] * y[i00];
  544. }
  545. // reduce
  546. threadgroup_barrier(mem_flags::mem_threadgroup);
  547. for (uint i = ntg/2; i > 0; i /= 2) {
  548. if (tpitg < i) {
  549. sum[tpitg] += sum[tpitg + i];
  550. }
  551. threadgroup_barrier(mem_flags::mem_threadgroup);
  552. }
  553. const float variance = sum[0] / ne00;
  554. const float scale = 1.0f/sqrt(variance + eps);
  555. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  556. y[i00] = y[i00] * scale;
  557. }
  558. }
  559. kernel void kernel_rms_norm(
  560. device const void * src0,
  561. device float * dst,
  562. constant int64_t & ne00,
  563. constant uint64_t & nb01,
  564. constant float & eps,
  565. threadgroup float * buf [[threadgroup(0)]],
  566. uint tgpig[[threadgroup_position_in_grid]],
  567. uint tpitg[[thread_position_in_threadgroup]],
  568. uint sgitg[[simdgroup_index_in_threadgroup]],
  569. uint tiisg[[thread_index_in_simdgroup]],
  570. uint ntg[[threads_per_threadgroup]]) {
  571. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  572. float4 sumf = 0;
  573. float all_sum = 0;
  574. // parallel sum
  575. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  576. sumf += x[i00] * x[i00];
  577. }
  578. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  579. all_sum = simd_sum(all_sum);
  580. if (ntg > N_SIMDWIDTH) {
  581. if (sgitg == 0) {
  582. buf[tiisg] = 0.0f;
  583. }
  584. threadgroup_barrier(mem_flags::mem_threadgroup);
  585. if (tiisg == 0) {
  586. buf[sgitg] = all_sum;
  587. }
  588. threadgroup_barrier(mem_flags::mem_threadgroup);
  589. all_sum = buf[tiisg];
  590. all_sum = simd_sum(all_sum);
  591. }
  592. const float mean = all_sum/ne00;
  593. const float scale = 1.0f/sqrt(mean + eps);
  594. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  595. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  596. y[i00] = x[i00] * scale;
  597. }
  598. }
  599. kernel void kernel_group_norm(
  600. device const float * src0,
  601. device float * dst,
  602. constant int64_t & ne00,
  603. constant int64_t & ne01,
  604. constant int64_t & ne02,
  605. constant uint64_t & nb00,
  606. constant uint64_t & nb01,
  607. constant uint64_t & nb02,
  608. constant int32_t & n_groups,
  609. constant float & eps,
  610. threadgroup float * buf [[threadgroup(0)]],
  611. uint tgpig[[threadgroup_position_in_grid]],
  612. uint tpitg[[thread_position_in_threadgroup]],
  613. uint sgitg[[simdgroup_index_in_threadgroup]],
  614. uint tiisg[[thread_index_in_simdgroup]],
  615. uint ntg[[threads_per_threadgroup]]) {
  616. const int64_t ne = ne00*ne01*ne02;
  617. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  618. int start = tgpig * gs;
  619. int end = start + gs;
  620. start += tpitg;
  621. if (end >= ne) {
  622. end = ne;
  623. }
  624. float tmp = 0.0f; // partial sum for thread in warp
  625. for (int j = start; j < end; j += ntg) {
  626. tmp += src0[j];
  627. }
  628. threadgroup_barrier(mem_flags::mem_threadgroup);
  629. tmp = simd_sum(tmp);
  630. if (ntg > N_SIMDWIDTH) {
  631. if (sgitg == 0) {
  632. buf[tiisg] = 0.0f;
  633. }
  634. threadgroup_barrier(mem_flags::mem_threadgroup);
  635. if (tiisg == 0) {
  636. buf[sgitg] = tmp;
  637. }
  638. threadgroup_barrier(mem_flags::mem_threadgroup);
  639. tmp = buf[tiisg];
  640. tmp = simd_sum(tmp);
  641. }
  642. const float mean = tmp / gs;
  643. tmp = 0.0f;
  644. for (int j = start; j < end; j += ntg) {
  645. float xi = src0[j] - mean;
  646. dst[j] = xi;
  647. tmp += xi * xi;
  648. }
  649. tmp = simd_sum(tmp);
  650. if (ntg > N_SIMDWIDTH) {
  651. if (sgitg == 0) {
  652. buf[tiisg] = 0.0f;
  653. }
  654. threadgroup_barrier(mem_flags::mem_threadgroup);
  655. if (tiisg == 0) {
  656. buf[sgitg] = tmp;
  657. }
  658. threadgroup_barrier(mem_flags::mem_threadgroup);
  659. tmp = buf[tiisg];
  660. tmp = simd_sum(tmp);
  661. }
  662. const float variance = tmp / gs;
  663. const float scale = 1.0f/sqrt(variance + eps);
  664. for (int j = start; j < end; j += ntg) {
  665. dst[j] *= scale;
  666. }
  667. }
  668. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  669. // il indicates where the q4 quants begin (0 or QK4_0/4)
  670. // we assume that the yl's have been multiplied with the appropriate scale factor
  671. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  672. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  673. float d = qb_curr->d;
  674. float2 acc = 0.f;
  675. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  676. for (int i = 0; i < 8; i+=2) {
  677. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  678. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  679. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  680. + yl[i + 9] * (qs[i / 2] & 0xF000);
  681. }
  682. return d * (sumy * -8.f + acc[0] + acc[1]);
  683. }
  684. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  685. // il indicates where the q4 quants begin (0 or QK4_0/4)
  686. // we assume that the yl's have been multiplied with the appropriate scale factor
  687. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  688. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  689. float d = qb_curr->d;
  690. float m = qb_curr->m;
  691. float2 acc = 0.f;
  692. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  693. for (int i = 0; i < 8; i+=2) {
  694. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  695. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  696. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  697. + yl[i + 9] * (qs[i / 2] & 0xF000);
  698. }
  699. return d * (acc[0] + acc[1]) + sumy * m;
  700. }
  701. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  702. // il indicates where the q5 quants begin (0 or QK5_0/4)
  703. // we assume that the yl's have been multiplied with the appropriate scale factor
  704. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  705. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  706. float d = qb_curr->d;
  707. float2 acc = 0.f;
  708. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  709. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  710. for (int i = 0; i < 8; i+=2) {
  711. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  712. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  713. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  714. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  715. }
  716. return d * (sumy * -16.f + acc[0] + acc[1]);
  717. }
  718. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  719. // il indicates where the q5 quants begin (0 or QK5_1/4)
  720. // we assume that the yl's have been multiplied with the appropriate scale factor
  721. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  722. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  723. float d = qb_curr->d;
  724. float m = qb_curr->m;
  725. float2 acc = 0.f;
  726. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  727. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  728. for (int i = 0; i < 8; i+=2) {
  729. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  730. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  731. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  732. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  733. }
  734. return d * (acc[0] + acc[1]) + sumy * m;
  735. }
  736. // putting them in the kernel cause a significant performance penalty
  737. #define N_DST 4 // each SIMD group works on 4 rows
  738. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  739. //Note: This is a template, but strictly speaking it only applies to
  740. // quantizations where the block size is 32. It also does not
  741. // guard against the number of rows not being divisible by
  742. // N_DST, so this is another explicit assumption of the implementation.
  743. template<typename block_q_type, int nr, int nsg, int nw>
  744. void mul_vec_q_n_f32_impl(
  745. device const void * src0,
  746. device const float * src1,
  747. device float * dst,
  748. int64_t ne00,
  749. int64_t ne01,
  750. int64_t ne02,
  751. int64_t ne10,
  752. int64_t ne12,
  753. int64_t ne0,
  754. int64_t ne1,
  755. uint r2,
  756. uint r3,
  757. uint3 tgpig, uint tiisg, uint sgitg) {
  758. const int nb = ne00/QK4_0;
  759. const int r0 = tgpig.x;
  760. const int r1 = tgpig.y;
  761. const int im = tgpig.z;
  762. const int first_row = (r0 * nsg + sgitg) * nr;
  763. const uint i12 = im%ne12;
  764. const uint i13 = im/ne12;
  765. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  766. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  767. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  768. float yl[16]; // src1 vector cache
  769. float sumf[nr] = {0.f};
  770. const int ix = (tiisg/2);
  771. const int il = (tiisg%2)*8;
  772. device const float * yb = y + ix * QK4_0 + il;
  773. // each thread in a SIMD group deals with half a block.
  774. for (int ib = ix; ib < nb; ib += nw/2) {
  775. float sumy = 0;
  776. for (int i = 0; i < 8; i += 2) {
  777. sumy += yb[i] + yb[i+1];
  778. yl[i+0] = yb[i+ 0];
  779. yl[i+1] = yb[i+ 1]/256.f;
  780. sumy += yb[i+16] + yb[i+17];
  781. yl[i+8] = yb[i+16]/16.f;
  782. yl[i+9] = yb[i+17]/4096.f;
  783. }
  784. for (int row = 0; row < nr; row++) {
  785. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  786. }
  787. yb += QK4_0 * 16;
  788. }
  789. for (int row = 0; row < nr; ++row) {
  790. const float tot = simd_sum(sumf[row]);
  791. if (tiisg == 0 && first_row + row < ne01) {
  792. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  793. }
  794. }
  795. }
  796. kernel void kernel_mul_mv_q4_0_f32(
  797. device const void * src0,
  798. device const float * src1,
  799. device float * dst,
  800. constant int64_t & ne00,
  801. constant int64_t & ne01,
  802. constant int64_t & ne02,
  803. constant uint64_t & nb00,
  804. constant uint64_t & nb01,
  805. constant uint64_t & nb02,
  806. constant int64_t & ne10,
  807. constant int64_t & ne11,
  808. constant int64_t & ne12,
  809. constant uint64_t & nb10,
  810. constant uint64_t & nb11,
  811. constant uint64_t & nb12,
  812. constant int64_t & ne0,
  813. constant int64_t & ne1,
  814. constant uint & r2,
  815. constant uint & r3,
  816. uint3 tgpig[[threadgroup_position_in_grid]],
  817. uint tiisg[[thread_index_in_simdgroup]],
  818. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  819. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  820. }
  821. kernel void kernel_mul_mv_q4_1_f32(
  822. device const void * src0,
  823. device const float * src1,
  824. device float * dst,
  825. constant int64_t & ne00,
  826. constant int64_t & ne01,
  827. constant int64_t & ne02,
  828. constant uint64_t & nb00,
  829. constant uint64_t & nb01,
  830. constant uint64_t & nb02,
  831. constant int64_t & ne10,
  832. constant int64_t & ne11,
  833. constant int64_t & ne12,
  834. constant uint64_t & nb10,
  835. constant uint64_t & nb11,
  836. constant uint64_t & nb12,
  837. constant int64_t & ne0,
  838. constant int64_t & ne1,
  839. constant uint & r2,
  840. constant uint & r3,
  841. uint3 tgpig[[threadgroup_position_in_grid]],
  842. uint tiisg[[thread_index_in_simdgroup]],
  843. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  844. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  845. }
  846. kernel void kernel_mul_mv_q5_0_f32(
  847. device const void * src0,
  848. device const float * src1,
  849. device float * dst,
  850. constant int64_t & ne00,
  851. constant int64_t & ne01,
  852. constant int64_t & ne02,
  853. constant uint64_t & nb00,
  854. constant uint64_t & nb01,
  855. constant uint64_t & nb02,
  856. constant int64_t & ne10,
  857. constant int64_t & ne11,
  858. constant int64_t & ne12,
  859. constant uint64_t & nb10,
  860. constant uint64_t & nb11,
  861. constant uint64_t & nb12,
  862. constant int64_t & ne0,
  863. constant int64_t & ne1,
  864. constant uint & r2,
  865. constant uint & r3,
  866. uint3 tgpig[[threadgroup_position_in_grid]],
  867. uint tiisg[[thread_index_in_simdgroup]],
  868. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  869. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  870. }
  871. kernel void kernel_mul_mv_q5_1_f32(
  872. device const void * src0,
  873. device const float * src1,
  874. device float * dst,
  875. constant int64_t & ne00,
  876. constant int64_t & ne01,
  877. constant int64_t & ne02,
  878. constant uint64_t & nb00,
  879. constant uint64_t & nb01,
  880. constant uint64_t & nb02,
  881. constant int64_t & ne10,
  882. constant int64_t & ne11,
  883. constant int64_t & ne12,
  884. constant uint64_t & nb10,
  885. constant uint64_t & nb11,
  886. constant uint64_t & nb12,
  887. constant int64_t & ne0,
  888. constant int64_t & ne1,
  889. constant uint & r2,
  890. constant uint & r3,
  891. uint3 tgpig[[threadgroup_position_in_grid]],
  892. uint tiisg[[thread_index_in_simdgroup]],
  893. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  894. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  895. }
  896. #define NB_Q8_0 8
  897. void kernel_mul_mv_q8_0_f32_impl(
  898. device const void * src0,
  899. device const float * src1,
  900. device float * dst,
  901. constant int64_t & ne00,
  902. constant int64_t & ne01,
  903. constant int64_t & ne02,
  904. constant int64_t & ne10,
  905. constant int64_t & ne12,
  906. constant int64_t & ne0,
  907. constant int64_t & ne1,
  908. constant uint & r2,
  909. constant uint & r3,
  910. uint3 tgpig[[threadgroup_position_in_grid]],
  911. uint tiisg[[thread_index_in_simdgroup]],
  912. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  913. const int nr = N_DST;
  914. const int nsg = N_SIMDGROUP;
  915. const int nw = N_SIMDWIDTH;
  916. const int nb = ne00/QK8_0;
  917. const int r0 = tgpig.x;
  918. const int r1 = tgpig.y;
  919. const int im = tgpig.z;
  920. const int first_row = (r0 * nsg + sgitg) * nr;
  921. const uint i12 = im%ne12;
  922. const uint i13 = im/ne12;
  923. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  924. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  925. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  926. float yl[NB_Q8_0];
  927. float sumf[nr]={0.f};
  928. const int ix = tiisg/4;
  929. const int il = tiisg%4;
  930. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  931. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  932. for (int ib = ix; ib < nb; ib += nw/4) {
  933. for (int i = 0; i < NB_Q8_0; ++i) {
  934. yl[i] = yb[i];
  935. }
  936. for (int row = 0; row < nr; row++) {
  937. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  938. float sumq = 0.f;
  939. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  940. sumq += qs[iq] * yl[iq];
  941. }
  942. sumf[row] += sumq*x[ib+row*nb].d;
  943. }
  944. yb += NB_Q8_0 * nw;
  945. }
  946. for (int row = 0; row < nr; ++row) {
  947. const float tot = simd_sum(sumf[row]);
  948. if (tiisg == 0 && first_row + row < ne01) {
  949. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  950. }
  951. }
  952. }
  953. [[host_name("kernel_mul_mv_q8_0_f32")]]
  954. kernel void kernel_mul_mv_q8_0_f32(
  955. device const void * src0,
  956. device const float * src1,
  957. device float * dst,
  958. constant int64_t & ne00,
  959. constant int64_t & ne01,
  960. constant int64_t & ne02,
  961. constant uint64_t & nb00,
  962. constant uint64_t & nb01,
  963. constant uint64_t & nb02,
  964. constant int64_t & ne10,
  965. constant int64_t & ne11,
  966. constant int64_t & ne12,
  967. constant uint64_t & nb10,
  968. constant uint64_t & nb11,
  969. constant uint64_t & nb12,
  970. constant int64_t & ne0,
  971. constant int64_t & ne1,
  972. constant uint & r2,
  973. constant uint & r3,
  974. uint3 tgpig[[threadgroup_position_in_grid]],
  975. uint tiisg[[thread_index_in_simdgroup]],
  976. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  977. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  978. }
  979. #define N_F32_F32 4
  980. void kernel_mul_mv_f32_f32_impl(
  981. device const char * src0,
  982. device const char * src1,
  983. device float * dst,
  984. constant int64_t & ne00,
  985. constant int64_t & ne01,
  986. constant int64_t & ne02,
  987. constant uint64_t & nb00,
  988. constant uint64_t & nb01,
  989. constant uint64_t & nb02,
  990. constant int64_t & ne10,
  991. constant int64_t & ne11,
  992. constant int64_t & ne12,
  993. constant uint64_t & nb10,
  994. constant uint64_t & nb11,
  995. constant uint64_t & nb12,
  996. constant int64_t & ne0,
  997. constant int64_t & ne1,
  998. constant uint & r2,
  999. constant uint & r3,
  1000. uint3 tgpig[[threadgroup_position_in_grid]],
  1001. uint tiisg[[thread_index_in_simdgroup]]) {
  1002. const int64_t r0 = tgpig.x;
  1003. const int64_t rb = tgpig.y*N_F32_F32;
  1004. const int64_t im = tgpig.z;
  1005. const uint i12 = im%ne12;
  1006. const uint i13 = im/ne12;
  1007. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1008. device const float * x = (device const float *) (src0 + offset0);
  1009. if (ne00 < 128) {
  1010. for (int row = 0; row < N_F32_F32; ++row) {
  1011. int r1 = rb + row;
  1012. if (r1 >= ne11) {
  1013. break;
  1014. }
  1015. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1016. float sumf = 0;
  1017. for (int i = tiisg; i < ne00; i += 32) {
  1018. sumf += (float) x[i] * (float) y[i];
  1019. }
  1020. float all_sum = simd_sum(sumf);
  1021. if (tiisg == 0) {
  1022. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1023. }
  1024. }
  1025. } else {
  1026. device const float4 * x4 = (device const float4 *)x;
  1027. for (int row = 0; row < N_F32_F32; ++row) {
  1028. int r1 = rb + row;
  1029. if (r1 >= ne11) {
  1030. break;
  1031. }
  1032. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1033. device const float4 * y4 = (device const float4 *) y;
  1034. float sumf = 0;
  1035. for (int i = tiisg; i < ne00/4; i += 32) {
  1036. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1037. }
  1038. float all_sum = simd_sum(sumf);
  1039. if (tiisg == 0) {
  1040. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1041. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1042. }
  1043. }
  1044. }
  1045. }
  1046. [[host_name("kernel_mul_mv_f32_f32")]]
  1047. kernel void kernel_mul_mv_f32_f32(
  1048. device const char * src0,
  1049. device const char * src1,
  1050. device float * dst,
  1051. constant int64_t & ne00,
  1052. constant int64_t & ne01,
  1053. constant int64_t & ne02,
  1054. constant uint64_t & nb00,
  1055. constant uint64_t & nb01,
  1056. constant uint64_t & nb02,
  1057. constant int64_t & ne10,
  1058. constant int64_t & ne11,
  1059. constant int64_t & ne12,
  1060. constant uint64_t & nb10,
  1061. constant uint64_t & nb11,
  1062. constant uint64_t & nb12,
  1063. constant int64_t & ne0,
  1064. constant int64_t & ne1,
  1065. constant uint & r2,
  1066. constant uint & r3,
  1067. uint3 tgpig[[threadgroup_position_in_grid]],
  1068. uint tiisg[[thread_index_in_simdgroup]]) {
  1069. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1070. }
  1071. #define N_F16_F16 4
  1072. kernel void kernel_mul_mv_f16_f16(
  1073. device const char * src0,
  1074. device const char * src1,
  1075. device float * dst,
  1076. constant int64_t & ne00,
  1077. constant int64_t & ne01,
  1078. constant int64_t & ne02,
  1079. constant uint64_t & nb00,
  1080. constant uint64_t & nb01,
  1081. constant uint64_t & nb02,
  1082. constant int64_t & ne10,
  1083. constant int64_t & ne11,
  1084. constant int64_t & ne12,
  1085. constant uint64_t & nb10,
  1086. constant uint64_t & nb11,
  1087. constant uint64_t & nb12,
  1088. constant int64_t & ne0,
  1089. constant int64_t & ne1,
  1090. constant uint & r2,
  1091. constant uint & r3,
  1092. uint3 tgpig[[threadgroup_position_in_grid]],
  1093. uint tiisg[[thread_index_in_simdgroup]]) {
  1094. const int64_t r0 = tgpig.x;
  1095. const int64_t rb = tgpig.y*N_F16_F16;
  1096. const int64_t im = tgpig.z;
  1097. const uint i12 = im%ne12;
  1098. const uint i13 = im/ne12;
  1099. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1100. device const half * x = (device const half *) (src0 + offset0);
  1101. if (ne00 < 128) {
  1102. for (int row = 0; row < N_F16_F16; ++row) {
  1103. int r1 = rb + row;
  1104. if (r1 >= ne11) {
  1105. break;
  1106. }
  1107. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1108. float sumf = 0;
  1109. for (int i = tiisg; i < ne00; i += 32) {
  1110. sumf += (half) x[i] * (half) y[i];
  1111. }
  1112. float all_sum = simd_sum(sumf);
  1113. if (tiisg == 0) {
  1114. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1115. }
  1116. }
  1117. } else {
  1118. device const half4 * x4 = (device const half4 *)x;
  1119. for (int row = 0; row < N_F16_F16; ++row) {
  1120. int r1 = rb + row;
  1121. if (r1 >= ne11) {
  1122. break;
  1123. }
  1124. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1125. device const half4 * y4 = (device const half4 *) y;
  1126. float sumf = 0;
  1127. for (int i = tiisg; i < ne00/4; i += 32) {
  1128. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1129. }
  1130. float all_sum = simd_sum(sumf);
  1131. if (tiisg == 0) {
  1132. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1133. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1134. }
  1135. }
  1136. }
  1137. }
  1138. void kernel_mul_mv_f16_f32_1row_impl(
  1139. device const char * src0,
  1140. device const char * src1,
  1141. device float * dst,
  1142. constant int64_t & ne00,
  1143. constant int64_t & ne01,
  1144. constant int64_t & ne02,
  1145. constant uint64_t & nb00,
  1146. constant uint64_t & nb01,
  1147. constant uint64_t & nb02,
  1148. constant int64_t & ne10,
  1149. constant int64_t & ne11,
  1150. constant int64_t & ne12,
  1151. constant uint64_t & nb10,
  1152. constant uint64_t & nb11,
  1153. constant uint64_t & nb12,
  1154. constant int64_t & ne0,
  1155. constant int64_t & ne1,
  1156. constant uint & r2,
  1157. constant uint & r3,
  1158. uint3 tgpig[[threadgroup_position_in_grid]],
  1159. uint tiisg[[thread_index_in_simdgroup]]) {
  1160. const int64_t r0 = tgpig.x;
  1161. const int64_t r1 = tgpig.y;
  1162. const int64_t im = tgpig.z;
  1163. const uint i12 = im%ne12;
  1164. const uint i13 = im/ne12;
  1165. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1166. device const half * x = (device const half *) (src0 + offset0);
  1167. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1168. float sumf = 0;
  1169. if (ne00 < 128) {
  1170. for (int i = tiisg; i < ne00; i += 32) {
  1171. sumf += (float) x[i] * (float) y[i];
  1172. }
  1173. float all_sum = simd_sum(sumf);
  1174. if (tiisg == 0) {
  1175. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1176. }
  1177. } else {
  1178. device const half4 * x4 = (device const half4 *) x;
  1179. device const float4 * y4 = (device const float4 *) y;
  1180. for (int i = tiisg; i < ne00/4; i += 32) {
  1181. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1182. }
  1183. float all_sum = simd_sum(sumf);
  1184. if (tiisg == 0) {
  1185. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1186. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1187. }
  1188. }
  1189. }
  1190. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1191. kernel void kernel_mul_mv_f16_f32_1row(
  1192. device const char * src0,
  1193. device const char * src1,
  1194. device float * dst,
  1195. constant int64_t & ne00,
  1196. constant int64_t & ne01,
  1197. constant int64_t & ne02,
  1198. constant uint64_t & nb00,
  1199. constant uint64_t & nb01,
  1200. constant uint64_t & nb02,
  1201. constant int64_t & ne10,
  1202. constant int64_t & ne11,
  1203. constant int64_t & ne12,
  1204. constant uint64_t & nb10,
  1205. constant uint64_t & nb11,
  1206. constant uint64_t & nb12,
  1207. constant int64_t & ne0,
  1208. constant int64_t & ne1,
  1209. constant uint & r2,
  1210. constant uint & r3,
  1211. uint3 tgpig[[threadgroup_position_in_grid]],
  1212. uint tiisg[[thread_index_in_simdgroup]]) {
  1213. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1214. }
  1215. #define N_F16_F32 4
  1216. void kernel_mul_mv_f16_f32_impl(
  1217. device const char * src0,
  1218. device const char * src1,
  1219. device float * dst,
  1220. constant int64_t & ne00,
  1221. constant int64_t & ne01,
  1222. constant int64_t & ne02,
  1223. constant uint64_t & nb00,
  1224. constant uint64_t & nb01,
  1225. constant uint64_t & nb02,
  1226. constant int64_t & ne10,
  1227. constant int64_t & ne11,
  1228. constant int64_t & ne12,
  1229. constant uint64_t & nb10,
  1230. constant uint64_t & nb11,
  1231. constant uint64_t & nb12,
  1232. constant int64_t & ne0,
  1233. constant int64_t & ne1,
  1234. constant uint & r2,
  1235. constant uint & r3,
  1236. uint3 tgpig[[threadgroup_position_in_grid]],
  1237. uint tiisg[[thread_index_in_simdgroup]]) {
  1238. const int64_t r0 = tgpig.x;
  1239. const int64_t rb = tgpig.y*N_F16_F32;
  1240. const int64_t im = tgpig.z;
  1241. const uint i12 = im%ne12;
  1242. const uint i13 = im/ne12;
  1243. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1244. device const half * x = (device const half *) (src0 + offset0);
  1245. if (ne00 < 128) {
  1246. for (int row = 0; row < N_F16_F32; ++row) {
  1247. int r1 = rb + row;
  1248. if (r1 >= ne11) {
  1249. break;
  1250. }
  1251. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1252. float sumf = 0;
  1253. for (int i = tiisg; i < ne00; i += 32) {
  1254. sumf += (float) x[i] * (float) y[i];
  1255. }
  1256. float all_sum = simd_sum(sumf);
  1257. if (tiisg == 0) {
  1258. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1259. }
  1260. }
  1261. } else {
  1262. device const half4 * x4 = (device const half4 *)x;
  1263. for (int row = 0; row < N_F16_F32; ++row) {
  1264. int r1 = rb + row;
  1265. if (r1 >= ne11) {
  1266. break;
  1267. }
  1268. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1269. device const float4 * y4 = (device const float4 *) y;
  1270. float sumf = 0;
  1271. for (int i = tiisg; i < ne00/4; i += 32) {
  1272. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1273. }
  1274. float all_sum = simd_sum(sumf);
  1275. if (tiisg == 0) {
  1276. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1277. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1278. }
  1279. }
  1280. }
  1281. }
  1282. [[host_name("kernel_mul_mv_f16_f32")]]
  1283. kernel void kernel_mul_mv_f16_f32(
  1284. device const char * src0,
  1285. device const char * src1,
  1286. device float * dst,
  1287. constant int64_t & ne00,
  1288. constant int64_t & ne01,
  1289. constant int64_t & ne02,
  1290. constant uint64_t & nb00,
  1291. constant uint64_t & nb01,
  1292. constant uint64_t & nb02,
  1293. constant int64_t & ne10,
  1294. constant int64_t & ne11,
  1295. constant int64_t & ne12,
  1296. constant uint64_t & nb10,
  1297. constant uint64_t & nb11,
  1298. constant uint64_t & nb12,
  1299. constant int64_t & ne0,
  1300. constant int64_t & ne1,
  1301. constant uint & r2,
  1302. constant uint & r3,
  1303. uint3 tgpig[[threadgroup_position_in_grid]],
  1304. uint tiisg[[thread_index_in_simdgroup]]) {
  1305. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1306. }
  1307. // Assumes row size (ne00) is a multiple of 4
  1308. kernel void kernel_mul_mv_f16_f32_l4(
  1309. device const char * src0,
  1310. device const char * src1,
  1311. device float * dst,
  1312. constant int64_t & ne00,
  1313. constant int64_t & ne01,
  1314. constant int64_t & ne02,
  1315. constant uint64_t & nb00,
  1316. constant uint64_t & nb01,
  1317. constant uint64_t & nb02,
  1318. constant int64_t & ne10,
  1319. constant int64_t & ne11,
  1320. constant int64_t & ne12,
  1321. constant uint64_t & nb10,
  1322. constant uint64_t & nb11,
  1323. constant uint64_t & nb12,
  1324. constant int64_t & ne0,
  1325. constant int64_t & ne1,
  1326. constant uint & r2,
  1327. constant uint & r3,
  1328. uint3 tgpig[[threadgroup_position_in_grid]],
  1329. uint tiisg[[thread_index_in_simdgroup]]) {
  1330. const int nrows = ne11;
  1331. const int64_t r0 = tgpig.x;
  1332. const int64_t im = tgpig.z;
  1333. const uint i12 = im%ne12;
  1334. const uint i13 = im/ne12;
  1335. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1336. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1337. for (int r1 = 0; r1 < nrows; ++r1) {
  1338. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1339. float sumf = 0;
  1340. for (int i = tiisg; i < ne00/4; i += 32) {
  1341. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1342. }
  1343. float all_sum = simd_sum(sumf);
  1344. if (tiisg == 0) {
  1345. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1346. }
  1347. }
  1348. }
  1349. kernel void kernel_alibi_f32(
  1350. device const float * src0,
  1351. device float * dst,
  1352. constant int64_t & ne00,
  1353. constant int64_t & ne01,
  1354. constant int64_t & ne02,
  1355. constant int64_t & ne03,
  1356. constant uint64_t & nb00,
  1357. constant uint64_t & nb01,
  1358. constant uint64_t & nb02,
  1359. constant uint64_t & nb03,
  1360. constant int64_t & ne0,
  1361. constant int64_t & ne1,
  1362. constant int64_t & ne2,
  1363. constant int64_t & ne3,
  1364. constant uint64_t & nb0,
  1365. constant uint64_t & nb1,
  1366. constant uint64_t & nb2,
  1367. constant uint64_t & nb3,
  1368. constant float & m0,
  1369. constant float & m1,
  1370. constant int & n_heads_log2_floor,
  1371. uint3 tgpig[[threadgroup_position_in_grid]],
  1372. uint3 tpitg[[thread_position_in_threadgroup]],
  1373. uint3 ntg[[threads_per_threadgroup]]) {
  1374. const int64_t i03 = tgpig[2];
  1375. const int64_t i02 = tgpig[1];
  1376. const int64_t i01 = tgpig[0];
  1377. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1378. const int64_t i3 = n / (ne2*ne1*ne0);
  1379. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1380. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1381. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1382. const int64_t k = i3*ne3 + i2;
  1383. float m_k;
  1384. if (k < n_heads_log2_floor) {
  1385. m_k = pow(m0, k + 1);
  1386. } else {
  1387. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1388. }
  1389. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1390. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1391. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1392. const float src_v = *(device float *)(src_row + i00*nb00);
  1393. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1394. *dst_v = i00 * m_k + src_v;
  1395. }
  1396. }
  1397. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1398. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1399. return 1.0f - min(1.0f, max(0.0f, y));
  1400. }
  1401. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1402. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1403. static void rope_yarn(
  1404. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1405. thread float * cos_theta, thread float * sin_theta
  1406. ) {
  1407. // Get n-d rotational scaling corrected for extrapolation
  1408. float theta_interp = freq_scale * theta_extrap;
  1409. float theta = theta_interp;
  1410. if (ext_factor != 0.0f) {
  1411. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1412. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1413. // Get n-d magnitude scaling corrected for interpolation
  1414. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1415. }
  1416. *cos_theta = cos(theta) * mscale;
  1417. *sin_theta = sin(theta) * mscale;
  1418. }
  1419. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1420. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1421. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1422. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1423. }
  1424. static void rope_yarn_corr_dims(
  1425. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1426. ) {
  1427. // start and end correction dims
  1428. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1429. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1430. }
  1431. typedef void (rope_t)(
  1432. device const void * src0,
  1433. device const int32_t * src1,
  1434. device float * dst,
  1435. constant int64_t & ne00,
  1436. constant int64_t & ne01,
  1437. constant int64_t & ne02,
  1438. constant int64_t & ne03,
  1439. constant uint64_t & nb00,
  1440. constant uint64_t & nb01,
  1441. constant uint64_t & nb02,
  1442. constant uint64_t & nb03,
  1443. constant int64_t & ne0,
  1444. constant int64_t & ne1,
  1445. constant int64_t & ne2,
  1446. constant int64_t & ne3,
  1447. constant uint64_t & nb0,
  1448. constant uint64_t & nb1,
  1449. constant uint64_t & nb2,
  1450. constant uint64_t & nb3,
  1451. constant int & n_past,
  1452. constant int & n_dims,
  1453. constant int & mode,
  1454. constant int & n_orig_ctx,
  1455. constant float & freq_base,
  1456. constant float & freq_scale,
  1457. constant float & ext_factor,
  1458. constant float & attn_factor,
  1459. constant float & beta_fast,
  1460. constant float & beta_slow,
  1461. uint tiitg[[thread_index_in_threadgroup]],
  1462. uint3 tptg[[threads_per_threadgroup]],
  1463. uint3 tgpig[[threadgroup_position_in_grid]]);
  1464. template<typename T>
  1465. kernel void kernel_rope(
  1466. device const void * src0,
  1467. device const int32_t * src1,
  1468. device float * dst,
  1469. constant int64_t & ne00,
  1470. constant int64_t & ne01,
  1471. constant int64_t & ne02,
  1472. constant int64_t & ne03,
  1473. constant uint64_t & nb00,
  1474. constant uint64_t & nb01,
  1475. constant uint64_t & nb02,
  1476. constant uint64_t & nb03,
  1477. constant int64_t & ne0,
  1478. constant int64_t & ne1,
  1479. constant int64_t & ne2,
  1480. constant int64_t & ne3,
  1481. constant uint64_t & nb0,
  1482. constant uint64_t & nb1,
  1483. constant uint64_t & nb2,
  1484. constant uint64_t & nb3,
  1485. constant int & n_past,
  1486. constant int & n_dims,
  1487. constant int & mode,
  1488. constant int & n_orig_ctx,
  1489. constant float & freq_base,
  1490. constant float & freq_scale,
  1491. constant float & ext_factor,
  1492. constant float & attn_factor,
  1493. constant float & beta_fast,
  1494. constant float & beta_slow,
  1495. uint tiitg[[thread_index_in_threadgroup]],
  1496. uint3 tptg[[threads_per_threadgroup]],
  1497. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1498. const int64_t i3 = tgpig[2];
  1499. const int64_t i2 = tgpig[1];
  1500. const int64_t i1 = tgpig[0];
  1501. const bool is_neox = mode & 2;
  1502. float corr_dims[2];
  1503. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1504. device const int32_t * pos = src1;
  1505. const int64_t p = pos[i2];
  1506. const float theta_0 = (float)p;
  1507. const float inv_ndims = -1.f/n_dims;
  1508. if (!is_neox) {
  1509. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1510. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1511. float cos_theta, sin_theta;
  1512. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1513. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1514. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1515. const T x0 = src[0];
  1516. const T x1 = src[1];
  1517. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1518. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1519. }
  1520. } else {
  1521. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1522. if (ic < n_dims) {
  1523. const int64_t ib = 0;
  1524. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1525. const float cur_rot = inv_ndims*ic - ib;
  1526. const float theta = theta_0 * pow(freq_base, cur_rot);
  1527. float cos_theta, sin_theta;
  1528. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1529. const int64_t i0 = ib*n_dims + ic/2;
  1530. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1531. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1532. const float x0 = src[0];
  1533. const float x1 = src[n_dims/2];
  1534. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1535. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1536. } else {
  1537. const int64_t i0 = ic;
  1538. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1539. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1540. dst_data[0] = src[0];
  1541. dst_data[1] = src[1];
  1542. }
  1543. }
  1544. }
  1545. }
  1546. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1547. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1548. typedef void (im2col_t)(
  1549. device const float * x,
  1550. device char * dst,
  1551. constant int32_t & ofs0,
  1552. constant int32_t & ofs1,
  1553. constant int32_t & IW,
  1554. constant int32_t & IH,
  1555. constant int32_t & CHW,
  1556. constant int32_t & s0,
  1557. constant int32_t & s1,
  1558. constant int32_t & p0,
  1559. constant int32_t & p1,
  1560. constant int32_t & d0,
  1561. constant int32_t & d1,
  1562. uint3 tgpig[[threadgroup_position_in_grid]],
  1563. uint3 tgpg[[threadgroups_per_grid]],
  1564. uint3 tpitg[[thread_position_in_threadgroup]],
  1565. uint3 ntg[[threads_per_threadgroup]]);
  1566. template <typename T>
  1567. kernel void kernel_im2col(
  1568. device const float * x,
  1569. device char * dst,
  1570. constant int32_t & ofs0,
  1571. constant int32_t & ofs1,
  1572. constant int32_t & IW,
  1573. constant int32_t & IH,
  1574. constant int32_t & CHW,
  1575. constant int32_t & s0,
  1576. constant int32_t & s1,
  1577. constant int32_t & p0,
  1578. constant int32_t & p1,
  1579. constant int32_t & d0,
  1580. constant int32_t & d1,
  1581. uint3 tgpig[[threadgroup_position_in_grid]],
  1582. uint3 tgpg[[threadgroups_per_grid]],
  1583. uint3 tpitg[[thread_position_in_threadgroup]],
  1584. uint3 ntg[[threads_per_threadgroup]]) {
  1585. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1586. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1587. const int32_t offset_dst =
  1588. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1589. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1590. device T * pdst = (device T *) (dst);
  1591. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1592. pdst[offset_dst] = 0.0f;
  1593. } else {
  1594. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1595. pdst[offset_dst] = x[offset_src + iih * IW + iiw];
  1596. }
  1597. }
  1598. template [[host_name("kernel_im2col_f32")]] kernel im2col_t kernel_im2col<float>;
  1599. template [[host_name("kernel_im2col_f16")]] kernel im2col_t kernel_im2col<half>;
  1600. kernel void kernel_upscale_f32(
  1601. device const char * src0,
  1602. device char * dst,
  1603. constant int64_t & ne00,
  1604. constant int64_t & ne01,
  1605. constant int64_t & ne02,
  1606. constant int64_t & ne03,
  1607. constant uint64_t & nb00,
  1608. constant uint64_t & nb01,
  1609. constant uint64_t & nb02,
  1610. constant uint64_t & nb03,
  1611. constant int64_t & ne0,
  1612. constant int64_t & ne1,
  1613. constant int64_t & ne2,
  1614. constant int64_t & ne3,
  1615. constant uint64_t & nb0,
  1616. constant uint64_t & nb1,
  1617. constant uint64_t & nb2,
  1618. constant uint64_t & nb3,
  1619. constant int32_t & sf,
  1620. uint3 tgpig[[threadgroup_position_in_grid]],
  1621. uint3 tpitg[[thread_position_in_threadgroup]],
  1622. uint3 ntg[[threads_per_threadgroup]]) {
  1623. const int64_t i3 = tgpig.z;
  1624. const int64_t i2 = tgpig.y;
  1625. const int64_t i1 = tgpig.x;
  1626. const int64_t i03 = i3;
  1627. const int64_t i02 = i2;
  1628. const int64_t i01 = i1/sf;
  1629. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1630. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1631. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1632. dst_ptr[i0] = src0_ptr[i0/sf];
  1633. }
  1634. }
  1635. kernel void kernel_pad_f32(
  1636. device const char * src0,
  1637. device char * dst,
  1638. constant int64_t & ne00,
  1639. constant int64_t & ne01,
  1640. constant int64_t & ne02,
  1641. constant int64_t & ne03,
  1642. constant uint64_t & nb00,
  1643. constant uint64_t & nb01,
  1644. constant uint64_t & nb02,
  1645. constant uint64_t & nb03,
  1646. constant int64_t & ne0,
  1647. constant int64_t & ne1,
  1648. constant int64_t & ne2,
  1649. constant int64_t & ne3,
  1650. constant uint64_t & nb0,
  1651. constant uint64_t & nb1,
  1652. constant uint64_t & nb2,
  1653. constant uint64_t & nb3,
  1654. uint3 tgpig[[threadgroup_position_in_grid]],
  1655. uint3 tpitg[[thread_position_in_threadgroup]],
  1656. uint3 ntg[[threads_per_threadgroup]]) {
  1657. const int64_t i3 = tgpig.z;
  1658. const int64_t i2 = tgpig.y;
  1659. const int64_t i1 = tgpig.x;
  1660. const int64_t i03 = i3;
  1661. const int64_t i02 = i2;
  1662. const int64_t i01 = i1;
  1663. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1664. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1665. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1666. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1667. if (i0 < ne00) {
  1668. dst_ptr[i0] = src0_ptr[i0];
  1669. } else {
  1670. dst_ptr[i0] = 0.0f;
  1671. }
  1672. }
  1673. return;
  1674. }
  1675. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1676. dst_ptr[i0] = 0.0f;
  1677. }
  1678. }
  1679. // bitonic sort implementation following the CUDA kernels as reference
  1680. typedef void (argsort_t)(
  1681. device const float * x,
  1682. device int32_t * dst,
  1683. constant int64_t & ncols,
  1684. uint3 tgpig[[threadgroup_position_in_grid]],
  1685. uint3 tpitg[[thread_position_in_threadgroup]]);
  1686. template<ggml_sort_order order>
  1687. kernel void kernel_argsort_f32_i32(
  1688. device const float * x,
  1689. device int32_t * dst,
  1690. constant int64_t & ncols,
  1691. uint3 tgpig[[threadgroup_position_in_grid]],
  1692. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1693. // bitonic sort
  1694. int col = tpitg[0];
  1695. int row = tgpig[1];
  1696. if (col >= ncols) return;
  1697. device const float * x_row = x + row * ncols;
  1698. device int32_t * dst_row = dst + row * ncols;
  1699. // initialize indices
  1700. if (col < ncols) {
  1701. dst_row[col] = col;
  1702. }
  1703. threadgroup_barrier(mem_flags::mem_threadgroup);
  1704. for (int k = 2; k <= ncols; k *= 2) {
  1705. for (int j = k / 2; j > 0; j /= 2) {
  1706. int ixj = col ^ j;
  1707. if (ixj > col) {
  1708. if ((col & k) == 0) {
  1709. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1710. SWAP(dst_row[col], dst_row[ixj]);
  1711. }
  1712. } else {
  1713. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1714. SWAP(dst_row[col], dst_row[ixj]);
  1715. }
  1716. }
  1717. }
  1718. threadgroup_barrier(mem_flags::mem_threadgroup);
  1719. }
  1720. }
  1721. }
  1722. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1723. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1724. kernel void kernel_leaky_relu_f32(
  1725. device const float * src0,
  1726. device float * dst,
  1727. constant float & slope,
  1728. uint tpig[[thread_position_in_grid]]) {
  1729. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1730. }
  1731. kernel void kernel_cpy_f16_f16(
  1732. device const half * src0,
  1733. device half * dst,
  1734. constant int64_t & ne00,
  1735. constant int64_t & ne01,
  1736. constant int64_t & ne02,
  1737. constant int64_t & ne03,
  1738. constant uint64_t & nb00,
  1739. constant uint64_t & nb01,
  1740. constant uint64_t & nb02,
  1741. constant uint64_t & nb03,
  1742. constant int64_t & ne0,
  1743. constant int64_t & ne1,
  1744. constant int64_t & ne2,
  1745. constant int64_t & ne3,
  1746. constant uint64_t & nb0,
  1747. constant uint64_t & nb1,
  1748. constant uint64_t & nb2,
  1749. constant uint64_t & nb3,
  1750. uint3 tgpig[[threadgroup_position_in_grid]],
  1751. uint3 tpitg[[thread_position_in_threadgroup]],
  1752. uint3 ntg[[threads_per_threadgroup]]) {
  1753. const int64_t i03 = tgpig[2];
  1754. const int64_t i02 = tgpig[1];
  1755. const int64_t i01 = tgpig[0];
  1756. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1757. const int64_t i3 = n / (ne2*ne1*ne0);
  1758. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1759. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1760. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1761. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1762. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1763. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1764. dst_data[i00] = src[0];
  1765. }
  1766. }
  1767. kernel void kernel_cpy_f16_f32(
  1768. device const half * src0,
  1769. device float * dst,
  1770. constant int64_t & ne00,
  1771. constant int64_t & ne01,
  1772. constant int64_t & ne02,
  1773. constant int64_t & ne03,
  1774. constant uint64_t & nb00,
  1775. constant uint64_t & nb01,
  1776. constant uint64_t & nb02,
  1777. constant uint64_t & nb03,
  1778. constant int64_t & ne0,
  1779. constant int64_t & ne1,
  1780. constant int64_t & ne2,
  1781. constant int64_t & ne3,
  1782. constant uint64_t & nb0,
  1783. constant uint64_t & nb1,
  1784. constant uint64_t & nb2,
  1785. constant uint64_t & nb3,
  1786. uint3 tgpig[[threadgroup_position_in_grid]],
  1787. uint3 tpitg[[thread_position_in_threadgroup]],
  1788. uint3 ntg[[threads_per_threadgroup]]) {
  1789. const int64_t i03 = tgpig[2];
  1790. const int64_t i02 = tgpig[1];
  1791. const int64_t i01 = tgpig[0];
  1792. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1793. const int64_t i3 = n / (ne2*ne1*ne0);
  1794. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1795. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1796. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1797. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1798. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1799. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1800. dst_data[i00] = src[0];
  1801. }
  1802. }
  1803. kernel void kernel_cpy_f32_f16(
  1804. device const float * src0,
  1805. device half * dst,
  1806. constant int64_t & ne00,
  1807. constant int64_t & ne01,
  1808. constant int64_t & ne02,
  1809. constant int64_t & ne03,
  1810. constant uint64_t & nb00,
  1811. constant uint64_t & nb01,
  1812. constant uint64_t & nb02,
  1813. constant uint64_t & nb03,
  1814. constant int64_t & ne0,
  1815. constant int64_t & ne1,
  1816. constant int64_t & ne2,
  1817. constant int64_t & ne3,
  1818. constant uint64_t & nb0,
  1819. constant uint64_t & nb1,
  1820. constant uint64_t & nb2,
  1821. constant uint64_t & nb3,
  1822. uint3 tgpig[[threadgroup_position_in_grid]],
  1823. uint3 tpitg[[thread_position_in_threadgroup]],
  1824. uint3 ntg[[threads_per_threadgroup]]) {
  1825. const int64_t i03 = tgpig[2];
  1826. const int64_t i02 = tgpig[1];
  1827. const int64_t i01 = tgpig[0];
  1828. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1829. const int64_t i3 = n / (ne2*ne1*ne0);
  1830. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1831. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1832. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1833. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1834. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1835. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1836. dst_data[i00] = src[0];
  1837. }
  1838. }
  1839. kernel void kernel_cpy_f32_f32(
  1840. device const float * src0,
  1841. device float * dst,
  1842. constant int64_t & ne00,
  1843. constant int64_t & ne01,
  1844. constant int64_t & ne02,
  1845. constant int64_t & ne03,
  1846. constant uint64_t & nb00,
  1847. constant uint64_t & nb01,
  1848. constant uint64_t & nb02,
  1849. constant uint64_t & nb03,
  1850. constant int64_t & ne0,
  1851. constant int64_t & ne1,
  1852. constant int64_t & ne2,
  1853. constant int64_t & ne3,
  1854. constant uint64_t & nb0,
  1855. constant uint64_t & nb1,
  1856. constant uint64_t & nb2,
  1857. constant uint64_t & nb3,
  1858. uint3 tgpig[[threadgroup_position_in_grid]],
  1859. uint3 tpitg[[thread_position_in_threadgroup]],
  1860. uint3 ntg[[threads_per_threadgroup]]) {
  1861. const int64_t i03 = tgpig[2];
  1862. const int64_t i02 = tgpig[1];
  1863. const int64_t i01 = tgpig[0];
  1864. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1865. const int64_t i3 = n / (ne2*ne1*ne0);
  1866. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1867. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1868. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1869. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1870. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1871. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1872. dst_data[i00] = src[0];
  1873. }
  1874. }
  1875. kernel void kernel_cpy_f32_q8_0(
  1876. device const float * src0,
  1877. device void * dst,
  1878. constant int64_t & ne00,
  1879. constant int64_t & ne01,
  1880. constant int64_t & ne02,
  1881. constant int64_t & ne03,
  1882. constant uint64_t & nb00,
  1883. constant uint64_t & nb01,
  1884. constant uint64_t & nb02,
  1885. constant uint64_t & nb03,
  1886. constant int64_t & ne0,
  1887. constant int64_t & ne1,
  1888. constant int64_t & ne2,
  1889. constant int64_t & ne3,
  1890. constant uint64_t & nb0,
  1891. constant uint64_t & nb1,
  1892. constant uint64_t & nb2,
  1893. constant uint64_t & nb3,
  1894. uint3 tgpig[[threadgroup_position_in_grid]],
  1895. uint3 tpitg[[thread_position_in_threadgroup]],
  1896. uint3 ntg[[threads_per_threadgroup]]) {
  1897. const int64_t i03 = tgpig[2];
  1898. const int64_t i02 = tgpig[1];
  1899. const int64_t i01 = tgpig[0];
  1900. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1901. const int64_t i3 = n / (ne2*ne1*ne0);
  1902. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1903. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1904. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1905. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1906. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1907. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1908. float amax = 0.0f; // absolute max
  1909. for (int j = 0; j < QK8_0; j++) {
  1910. const float v = src[j];
  1911. amax = MAX(amax, fabs(v));
  1912. }
  1913. const float d = amax / ((1 << 7) - 1);
  1914. const float id = d ? 1.0f/d : 0.0f;
  1915. dst_data[i00/QK8_0].d = d;
  1916. for (int j = 0; j < QK8_0; ++j) {
  1917. const float x0 = src[j]*id;
  1918. dst_data[i00/QK8_0].qs[j] = round(x0);
  1919. }
  1920. }
  1921. }
  1922. kernel void kernel_cpy_f32_q4_0(
  1923. device const float * src0,
  1924. device void * dst,
  1925. constant int64_t & ne00,
  1926. constant int64_t & ne01,
  1927. constant int64_t & ne02,
  1928. constant int64_t & ne03,
  1929. constant uint64_t & nb00,
  1930. constant uint64_t & nb01,
  1931. constant uint64_t & nb02,
  1932. constant uint64_t & nb03,
  1933. constant int64_t & ne0,
  1934. constant int64_t & ne1,
  1935. constant int64_t & ne2,
  1936. constant int64_t & ne3,
  1937. constant uint64_t & nb0,
  1938. constant uint64_t & nb1,
  1939. constant uint64_t & nb2,
  1940. constant uint64_t & nb3,
  1941. uint3 tgpig[[threadgroup_position_in_grid]],
  1942. uint3 tpitg[[thread_position_in_threadgroup]],
  1943. uint3 ntg[[threads_per_threadgroup]]) {
  1944. const int64_t i03 = tgpig[2];
  1945. const int64_t i02 = tgpig[1];
  1946. const int64_t i01 = tgpig[0];
  1947. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1948. const int64_t i3 = n / (ne2*ne1*ne0);
  1949. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1950. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1951. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1952. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1953. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1954. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1955. float amax = 0.0f; // absolute max
  1956. float max = 0.0f;
  1957. for (int j = 0; j < QK4_0; j++) {
  1958. const float v = src[j];
  1959. if (amax < fabs(v)) {
  1960. amax = fabs(v);
  1961. max = v;
  1962. }
  1963. }
  1964. const float d = max / -8;
  1965. const float id = d ? 1.0f/d : 0.0f;
  1966. dst_data[i00/QK4_0].d = d;
  1967. for (int j = 0; j < QK4_0/2; ++j) {
  1968. const float x0 = src[0 + j]*id;
  1969. const float x1 = src[QK4_0/2 + j]*id;
  1970. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1971. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1972. dst_data[i00/QK4_0].qs[j] = xi0;
  1973. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1974. }
  1975. }
  1976. }
  1977. kernel void kernel_cpy_f32_q4_1(
  1978. device const float * src0,
  1979. device void * dst,
  1980. constant int64_t & ne00,
  1981. constant int64_t & ne01,
  1982. constant int64_t & ne02,
  1983. constant int64_t & ne03,
  1984. constant uint64_t & nb00,
  1985. constant uint64_t & nb01,
  1986. constant uint64_t & nb02,
  1987. constant uint64_t & nb03,
  1988. constant int64_t & ne0,
  1989. constant int64_t & ne1,
  1990. constant int64_t & ne2,
  1991. constant int64_t & ne3,
  1992. constant uint64_t & nb0,
  1993. constant uint64_t & nb1,
  1994. constant uint64_t & nb2,
  1995. constant uint64_t & nb3,
  1996. uint3 tgpig[[threadgroup_position_in_grid]],
  1997. uint3 tpitg[[thread_position_in_threadgroup]],
  1998. uint3 ntg[[threads_per_threadgroup]]) {
  1999. const int64_t i03 = tgpig[2];
  2000. const int64_t i02 = tgpig[1];
  2001. const int64_t i01 = tgpig[0];
  2002. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  2003. const int64_t i3 = n / (ne2*ne1*ne0);
  2004. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  2005. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  2006. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  2007. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  2008. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  2009. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  2010. float min = FLT_MAX;
  2011. float max = -FLT_MAX;
  2012. for (int j = 0; j < QK4_1; j++) {
  2013. const float v = src[j];
  2014. if (min > v) min = v;
  2015. if (max < v) max = v;
  2016. }
  2017. const float d = (max - min) / ((1 << 4) - 1);
  2018. const float id = d ? 1.0f/d : 0.0f;
  2019. dst_data[i00/QK4_1].d = d;
  2020. dst_data[i00/QK4_1].m = min;
  2021. for (int j = 0; j < QK4_1/2; ++j) {
  2022. const float x0 = (src[0 + j] - min)*id;
  2023. const float x1 = (src[QK4_1/2 + j] - min)*id;
  2024. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  2025. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  2026. dst_data[i00/QK4_1].qs[j] = xi0;
  2027. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  2028. }
  2029. }
  2030. }
  2031. kernel void kernel_concat(
  2032. device const char * src0,
  2033. device const char * src1,
  2034. device char * dst,
  2035. constant int64_t & ne00,
  2036. constant int64_t & ne01,
  2037. constant int64_t & ne02,
  2038. constant int64_t & ne03,
  2039. constant uint64_t & nb00,
  2040. constant uint64_t & nb01,
  2041. constant uint64_t & nb02,
  2042. constant uint64_t & nb03,
  2043. constant int64_t & ne10,
  2044. constant int64_t & ne11,
  2045. constant int64_t & ne12,
  2046. constant int64_t & ne13,
  2047. constant uint64_t & nb10,
  2048. constant uint64_t & nb11,
  2049. constant uint64_t & nb12,
  2050. constant uint64_t & nb13,
  2051. constant int64_t & ne0,
  2052. constant int64_t & ne1,
  2053. constant int64_t & ne2,
  2054. constant int64_t & ne3,
  2055. constant uint64_t & nb0,
  2056. constant uint64_t & nb1,
  2057. constant uint64_t & nb2,
  2058. constant uint64_t & nb3,
  2059. uint3 tgpig[[threadgroup_position_in_grid]],
  2060. uint3 tpitg[[thread_position_in_threadgroup]],
  2061. uint3 ntg[[threads_per_threadgroup]]) {
  2062. const int64_t i03 = tgpig.z;
  2063. const int64_t i02 = tgpig.y;
  2064. const int64_t i01 = tgpig.x;
  2065. const int64_t i13 = i03 % ne13;
  2066. const int64_t i12 = i02 % ne12;
  2067. const int64_t i11 = i01 % ne11;
  2068. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2069. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2070. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2071. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2072. if (i02 < ne02) {
  2073. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2074. src0_ptr += ntg.x*nb00;
  2075. } else {
  2076. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2077. src1_ptr += ntg.x*nb10;
  2078. }
  2079. dst_ptr += ntg.x*nb0;
  2080. }
  2081. }
  2082. //============================================ k-quants ======================================================
  2083. #ifndef QK_K
  2084. #define QK_K 256
  2085. #else
  2086. static_assert(QK_K == 256 || QK_K == 64, "QK_K must be 256 or 64");
  2087. #endif
  2088. #if QK_K == 256
  2089. #define K_SCALE_SIZE 12
  2090. #else
  2091. #define K_SCALE_SIZE 4
  2092. #endif
  2093. typedef struct {
  2094. uint8_t scales[QK_K/16]; // scales and mins, quantized with 4 bits
  2095. uint8_t qs[QK_K/4]; // quants
  2096. half d; // super-block scale for quantized scales
  2097. half dmin; // super-block scale for quantized mins
  2098. } block_q2_K;
  2099. // 84 bytes / block
  2100. typedef struct {
  2101. uint8_t hmask[QK_K/8]; // quants - high bit
  2102. uint8_t qs[QK_K/4]; // quants - low 2 bits
  2103. #if QK_K == 64
  2104. uint8_t scales[2];
  2105. #else
  2106. uint8_t scales[K_SCALE_SIZE]; // scales, quantized with 6 bits
  2107. #endif
  2108. half d; // super-block scale
  2109. } block_q3_K;
  2110. #if QK_K == 64
  2111. typedef struct {
  2112. half d[2]; // super-block scales/mins
  2113. uint8_t scales[2];
  2114. uint8_t qs[QK_K/2]; // 4-bit quants
  2115. } block_q4_K;
  2116. #else
  2117. typedef struct {
  2118. half d; // super-block scale for quantized scales
  2119. half dmin; // super-block scale for quantized mins
  2120. uint8_t scales[K_SCALE_SIZE]; // scales and mins, quantized with 6 bits
  2121. uint8_t qs[QK_K/2]; // 4--bit quants
  2122. } block_q4_K;
  2123. #endif
  2124. #if QK_K == 64
  2125. typedef struct {
  2126. half d; // super-block scales/mins
  2127. int8_t scales[QK_K/16]; // 8-bit block scales
  2128. uint8_t qh[QK_K/8]; // quants, high bit
  2129. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2130. } block_q5_K;
  2131. #else
  2132. typedef struct {
  2133. half d; // super-block scale for quantized scales
  2134. half dmin; // super-block scale for quantized mins
  2135. uint8_t scales[3*QK_K/64]; // scales and mins, quantized with 6 bits
  2136. uint8_t qh[QK_K/8]; // quants, high bit
  2137. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2138. } block_q5_K;
  2139. // 176 bytes / block
  2140. #endif
  2141. typedef struct {
  2142. uint8_t ql[QK_K/2]; // quants, lower 4 bits
  2143. uint8_t qh[QK_K/4]; // quants, upper 2 bits
  2144. int8_t scales[QK_K/16]; // scales, quantized with 8 bits
  2145. half d; // super-block scale
  2146. } block_q6_K;
  2147. // 210 bytes / block
  2148. typedef struct {
  2149. half d;
  2150. uint16_t qs[QK_K/8];
  2151. } block_iq2_xxs;
  2152. // 66 bytes / block for QK_K = 256, so 2.0625 bpw
  2153. typedef struct {
  2154. half d;
  2155. uint16_t qs[QK_K/8];
  2156. uint8_t scales[QK_K/32];
  2157. } block_iq2_xs;
  2158. // 74 bytes / block for QK_K = 256, so 2.3125 bpw
  2159. typedef struct {
  2160. half d;
  2161. uint8_t qs[3*QK_K/8];
  2162. } block_iq3_xxs;
  2163. // 98 bytes / block for QK_K = 256, so 3.0625 bpw
  2164. typedef struct {
  2165. half d;
  2166. uint8_t qs[QK_K/8];
  2167. uint8_t scales[QK_K/16];
  2168. } block_iq1_s;
  2169. //====================================== dot products =========================
  2170. void kernel_mul_mv_q2_K_f32_impl(
  2171. device const void * src0,
  2172. device const float * src1,
  2173. device float * dst,
  2174. constant int64_t & ne00,
  2175. constant int64_t & ne01,
  2176. constant int64_t & ne02,
  2177. constant int64_t & ne10,
  2178. constant int64_t & ne12,
  2179. constant int64_t & ne0,
  2180. constant int64_t & ne1,
  2181. constant uint & r2,
  2182. constant uint & r3,
  2183. uint3 tgpig[[threadgroup_position_in_grid]],
  2184. uint tiisg[[thread_index_in_simdgroup]],
  2185. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2186. const int nb = ne00/QK_K;
  2187. const int r0 = tgpig.x;
  2188. const int r1 = tgpig.y;
  2189. const int im = tgpig.z;
  2190. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2191. const int ib_row = first_row * nb;
  2192. const uint i12 = im%ne12;
  2193. const uint i13 = im/ne12;
  2194. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2195. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2196. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2197. float yl[32];
  2198. float sumf[N_DST]={0.f}, all_sum;
  2199. const int step = sizeof(block_q2_K) * nb;
  2200. #if QK_K == 256
  2201. const int ix = tiisg/8; // 0...3
  2202. const int it = tiisg%8; // 0...7
  2203. const int iq = it/4; // 0 or 1
  2204. const int ir = it%4; // 0...3
  2205. const int is = (8*ir)/16;// 0 or 1
  2206. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2207. for (int ib = ix; ib < nb; ib += 4) {
  2208. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2209. for (int i = 0; i < 8; ++i) {
  2210. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2211. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2212. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2213. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2214. }
  2215. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2216. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2217. device const half * dh = &x[ib].d;
  2218. for (int row = 0; row < N_DST; row++) {
  2219. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2220. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2221. for (int i = 0; i < 8; i += 2) {
  2222. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2223. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2224. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2225. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2226. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2227. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2228. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2229. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2230. }
  2231. float dall = dh[0];
  2232. float dmin = dh[1] * 1.f/16.f;
  2233. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2234. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2235. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2236. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2237. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2238. qs += step/2;
  2239. sc += step;
  2240. dh += step/2;
  2241. }
  2242. y4 += 4 * QK_K;
  2243. }
  2244. #else
  2245. const int ix = tiisg/2; // 0...15
  2246. const int it = tiisg%2; // 0...1
  2247. device const float * y4 = y + ix * QK_K + 8 * it;
  2248. for (int ib = ix; ib < nb; ib += 16) {
  2249. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2250. for (int i = 0; i < 8; ++i) {
  2251. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2252. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2253. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2254. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2255. }
  2256. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2257. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2258. device const half * dh = &x[ib].d;
  2259. for (int row = 0; row < N_DST; row++) {
  2260. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2261. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2262. for (int i = 0; i < 8; i += 2) {
  2263. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2264. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2265. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2266. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2267. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2268. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2269. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2270. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2271. }
  2272. float dall = dh[0];
  2273. float dmin = dh[1];
  2274. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2275. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2276. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2277. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2278. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2279. qs += step/2;
  2280. sc += step;
  2281. dh += step/2;
  2282. }
  2283. y4 += 16 * QK_K;
  2284. }
  2285. #endif
  2286. for (int row = 0; row < N_DST; ++row) {
  2287. all_sum = simd_sum(sumf[row]);
  2288. if (tiisg == 0) {
  2289. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2290. }
  2291. }
  2292. }
  2293. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2294. kernel void kernel_mul_mv_q2_K_f32(
  2295. device const void * src0,
  2296. device const float * src1,
  2297. device float * dst,
  2298. constant int64_t & ne00,
  2299. constant int64_t & ne01,
  2300. constant int64_t & ne02,
  2301. constant uint64_t & nb00,
  2302. constant uint64_t & nb01,
  2303. constant uint64_t & nb02,
  2304. constant int64_t & ne10,
  2305. constant int64_t & ne11,
  2306. constant int64_t & ne12,
  2307. constant uint64_t & nb10,
  2308. constant uint64_t & nb11,
  2309. constant uint64_t & nb12,
  2310. constant int64_t & ne0,
  2311. constant int64_t & ne1,
  2312. constant uint & r2,
  2313. constant uint & r3,
  2314. uint3 tgpig[[threadgroup_position_in_grid]],
  2315. uint tiisg[[thread_index_in_simdgroup]],
  2316. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2317. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2318. }
  2319. #if QK_K == 256
  2320. void kernel_mul_mv_q3_K_f32_impl(
  2321. device const void * src0,
  2322. device const float * src1,
  2323. device float * dst,
  2324. constant int64_t & ne00,
  2325. constant int64_t & ne01,
  2326. constant int64_t & ne02,
  2327. constant int64_t & ne10,
  2328. constant int64_t & ne12,
  2329. constant int64_t & ne0,
  2330. constant int64_t & ne1,
  2331. constant uint & r2,
  2332. constant uint & r3,
  2333. uint3 tgpig[[threadgroup_position_in_grid]],
  2334. uint tiisg[[thread_index_in_simdgroup]],
  2335. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2336. const int nb = ne00/QK_K;
  2337. const int64_t r0 = tgpig.x;
  2338. const int64_t r1 = tgpig.y;
  2339. const int64_t im = tgpig.z;
  2340. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2341. const uint i12 = im%ne12;
  2342. const uint i13 = im/ne12;
  2343. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2344. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2345. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2346. float yl[32];
  2347. //const uint16_t kmask1 = 0x3030;
  2348. //const uint16_t kmask2 = 0x0f0f;
  2349. const int tid = tiisg/4;
  2350. const int ix = tiisg%4;
  2351. const int ip = tid/4; // 0 or 1
  2352. const int il = 2*((tid%4)/2); // 0 or 2
  2353. const int ir = tid%2;
  2354. const int n = 8;
  2355. const int l0 = n*ir;
  2356. // One would think that the Metal compiler would figure out that ip and il can only have
  2357. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2358. // with these two tales.
  2359. //
  2360. // Possible masks for the high bit
  2361. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2362. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2363. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2364. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2365. // Possible masks for the low 2 bits
  2366. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2367. const ushort4 hm = mm[2*ip + il/2];
  2368. const int shift = 2*il;
  2369. const float v1 = il == 0 ? 4.f : 64.f;
  2370. const float v2 = 4.f * v1;
  2371. const uint16_t s_shift1 = 4*ip;
  2372. const uint16_t s_shift2 = s_shift1 + il;
  2373. const int q_offset = 32*ip + l0;
  2374. const int y_offset = 128*ip + 32*il + l0;
  2375. const int step = sizeof(block_q3_K) * nb / 2;
  2376. device const float * y1 = yy + ix*QK_K + y_offset;
  2377. uint32_t scales32, aux32;
  2378. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2379. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2380. float sumf1[2] = {0.f};
  2381. float sumf2[2] = {0.f};
  2382. for (int i = ix; i < nb; i += 4) {
  2383. for (int l = 0; l < 8; ++l) {
  2384. yl[l+ 0] = y1[l+ 0];
  2385. yl[l+ 8] = y1[l+16];
  2386. yl[l+16] = y1[l+32];
  2387. yl[l+24] = y1[l+48];
  2388. }
  2389. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2390. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2391. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2392. device const half * dh = &x[i].d;
  2393. for (int row = 0; row < 2; ++row) {
  2394. const float d_all = (float)dh[0];
  2395. scales16[0] = a[4];
  2396. scales16[1] = a[5];
  2397. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2398. scales16[0] = a[il+0];
  2399. scales16[1] = a[il+1];
  2400. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2401. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2402. for (int l = 0; l < n; l += 2) {
  2403. const int32_t qs = q[l/2];
  2404. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2405. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2406. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2407. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2408. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2409. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2410. }
  2411. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2412. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2413. sumf1[row] += d1 * (scales[0] - 32);
  2414. sumf2[row] += d2 * (scales[2] - 32);
  2415. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2416. for (int l = 0; l < n; l += 2) {
  2417. const int32_t qs = q[l/2+8];
  2418. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2419. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2420. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2421. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2422. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2423. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2424. }
  2425. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2426. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2427. sumf1[row] += d1 * (scales[1] - 32);
  2428. sumf2[row] += d2 * (scales[3] - 32);
  2429. q += step;
  2430. h += step;
  2431. a += step;
  2432. dh += step;
  2433. }
  2434. y1 += 4 * QK_K;
  2435. }
  2436. for (int row = 0; row < 2; ++row) {
  2437. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2438. sumf1[row] = simd_sum(sumf);
  2439. }
  2440. if (tiisg == 0) {
  2441. for (int row = 0; row < 2; ++row) {
  2442. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2443. }
  2444. }
  2445. }
  2446. #else
  2447. void kernel_mul_mv_q3_K_f32_impl(
  2448. device const void * src0,
  2449. device const float * src1,
  2450. device float * dst,
  2451. constant int64_t & ne00,
  2452. constant int64_t & ne01,
  2453. constant int64_t & ne02,
  2454. constant int64_t & ne10,
  2455. constant int64_t & ne12,
  2456. constant int64_t & ne0,
  2457. constant int64_t & ne1,
  2458. constant uint & r2,
  2459. constant uint & r3,
  2460. uint3 tgpig[[threadgroup_position_in_grid]],
  2461. uint tiisg[[thread_index_in_simdgroup]],
  2462. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2463. const int nb = ne00/QK_K;
  2464. const int64_t r0 = tgpig.x;
  2465. const int64_t r1 = tgpig.y;
  2466. const int64_t im = tgpig.z;
  2467. const int row = 2 * r0 + sgitg;
  2468. const uint i12 = im%ne12;
  2469. const uint i13 = im/ne12;
  2470. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2471. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2472. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2473. const int ix = tiisg/4;
  2474. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2475. const int iq = il/8; // 0, 0, 1, 1
  2476. const int in = il%8; // 0, 4, 0, 4
  2477. float2 sum = {0.f, 0.f};
  2478. for (int i = ix; i < nb; i += 8) {
  2479. const float d_all = (float)(x[i].d);
  2480. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2481. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2482. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2483. device const float * y = yy + i * QK_K + il;
  2484. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2485. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2486. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2487. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2488. for (int l = 0; l < 4; l += 2) {
  2489. const uint16_t hm = h[l/2] >> iq;
  2490. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2491. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2492. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2493. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2494. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2495. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2496. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2497. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2498. }
  2499. }
  2500. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2501. const float tot = simd_sum(sumf);
  2502. if (tiisg == 0) {
  2503. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2504. }
  2505. }
  2506. #endif
  2507. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2508. kernel void kernel_mul_mv_q3_K_f32(
  2509. device const void * src0,
  2510. device const float * src1,
  2511. device float * dst,
  2512. constant int64_t & ne00,
  2513. constant int64_t & ne01,
  2514. constant int64_t & ne02,
  2515. constant uint64_t & nb00,
  2516. constant uint64_t & nb01,
  2517. constant uint64_t & nb02,
  2518. constant int64_t & ne10,
  2519. constant int64_t & ne11,
  2520. constant int64_t & ne12,
  2521. constant uint64_t & nb10,
  2522. constant uint64_t & nb11,
  2523. constant uint64_t & nb12,
  2524. constant int64_t & ne0,
  2525. constant int64_t & ne1,
  2526. constant uint & r2,
  2527. constant uint & r3,
  2528. uint3 tgpig[[threadgroup_position_in_grid]],
  2529. uint tiisg[[thread_index_in_simdgroup]],
  2530. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2531. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2532. }
  2533. #if QK_K == 256
  2534. void kernel_mul_mv_q4_K_f32_impl(
  2535. device const void * src0,
  2536. device const float * src1,
  2537. device float * dst,
  2538. constant int64_t & ne00,
  2539. constant int64_t & ne01,
  2540. constant int64_t & ne02,
  2541. constant int64_t & ne10,
  2542. constant int64_t & ne12,
  2543. constant int64_t & ne0,
  2544. constant int64_t & ne1,
  2545. constant uint & r2,
  2546. constant uint & r3,
  2547. uint3 tgpig[[threadgroup_position_in_grid]],
  2548. uint tiisg[[thread_index_in_simdgroup]],
  2549. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2550. const uint16_t kmask1 = 0x3f3f;
  2551. const uint16_t kmask2 = 0x0f0f;
  2552. const uint16_t kmask3 = 0xc0c0;
  2553. const int ix = tiisg/8; // 0...3
  2554. const int it = tiisg%8; // 0...7
  2555. const int iq = it/4; // 0 or 1
  2556. const int ir = it%4; // 0...3
  2557. const int nb = ne00/QK_K;
  2558. const int r0 = tgpig.x;
  2559. const int r1 = tgpig.y;
  2560. const int im = tgpig.z;
  2561. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2562. const int first_row = r0 * N_DST;
  2563. const int ib_row = first_row * nb;
  2564. const uint i12 = im%ne12;
  2565. const uint i13 = im/ne12;
  2566. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2567. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2568. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2569. float yl[16];
  2570. float yh[16];
  2571. float sumf[N_DST]={0.f}, all_sum;
  2572. const int step = sizeof(block_q4_K) * nb / 2;
  2573. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2574. uint16_t sc16[4];
  2575. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2576. for (int ib = ix; ib < nb; ib += 4) {
  2577. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2578. for (int i = 0; i < 8; ++i) {
  2579. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2580. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2581. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2582. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2583. }
  2584. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2585. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2586. device const half * dh = &x[ib].d;
  2587. for (int row = 0; row < N_DST; row++) {
  2588. sc16[0] = sc[0] & kmask1;
  2589. sc16[1] = sc[2] & kmask1;
  2590. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2591. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2592. device const uint16_t * q2 = q1 + 32;
  2593. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2594. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2595. for (int i = 0; i < 8; i += 2) {
  2596. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2597. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2598. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2599. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2600. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2601. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2602. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2603. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2604. }
  2605. float dall = dh[0];
  2606. float dmin = dh[1];
  2607. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2608. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2609. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2610. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2611. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2612. q1 += step;
  2613. sc += step;
  2614. dh += step;
  2615. }
  2616. y4 += 4 * QK_K;
  2617. }
  2618. for (int row = 0; row < N_DST; ++row) {
  2619. all_sum = simd_sum(sumf[row]);
  2620. if (tiisg == 0) {
  2621. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2622. }
  2623. }
  2624. }
  2625. #else
  2626. void kernel_mul_mv_q4_K_f32_impl(
  2627. device const void * src0,
  2628. device const float * src1,
  2629. device float * dst,
  2630. constant int64_t & ne00,
  2631. constant int64_t & ne01,
  2632. constant int64_t & ne02,
  2633. constant int64_t & ne10,
  2634. constant int64_t & ne12,
  2635. constant int64_t & ne0,
  2636. constant int64_t & ne1,
  2637. constant uint & r2,
  2638. constant uint & r3,
  2639. uint3 tgpig[[threadgroup_position_in_grid]],
  2640. uint tiisg[[thread_index_in_simdgroup]],
  2641. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2642. const int ix = tiisg/4; // 0...7
  2643. const int it = tiisg%4; // 0...3
  2644. const int nb = ne00/QK_K;
  2645. const int r0 = tgpig.x;
  2646. const int r1 = tgpig.y;
  2647. const int im = tgpig.z;
  2648. const int first_row = r0 * N_DST;
  2649. const int ib_row = first_row * nb;
  2650. const uint i12 = im%ne12;
  2651. const uint i13 = im/ne12;
  2652. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2653. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2654. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2655. float yl[8];
  2656. float yh[8];
  2657. float sumf[N_DST]={0.f}, all_sum;
  2658. const int step = sizeof(block_q4_K) * nb / 2;
  2659. device const float * y4 = y + ix * QK_K + 8 * it;
  2660. uint16_t sc16[4];
  2661. for (int ib = ix; ib < nb; ib += 8) {
  2662. float2 sumy = {0.f, 0.f};
  2663. for (int i = 0; i < 8; ++i) {
  2664. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2665. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2666. }
  2667. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2668. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2669. device const half * dh = x[ib].d;
  2670. for (int row = 0; row < N_DST; row++) {
  2671. sc16[0] = sc[0] & 0x000f;
  2672. sc16[1] = sc[0] & 0x0f00;
  2673. sc16[2] = sc[0] & 0x00f0;
  2674. sc16[3] = sc[0] & 0xf000;
  2675. float2 acc1 = {0.f, 0.f};
  2676. float2 acc2 = {0.f, 0.f};
  2677. for (int i = 0; i < 8; i += 2) {
  2678. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2679. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2680. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2681. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2682. }
  2683. float dall = dh[0];
  2684. float dmin = dh[1];
  2685. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2686. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2687. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2688. qs += step;
  2689. sc += step;
  2690. dh += step;
  2691. }
  2692. y4 += 8 * QK_K;
  2693. }
  2694. for (int row = 0; row < N_DST; ++row) {
  2695. all_sum = simd_sum(sumf[row]);
  2696. if (tiisg == 0) {
  2697. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2698. }
  2699. }
  2700. }
  2701. #endif
  2702. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2703. kernel void kernel_mul_mv_q4_K_f32(
  2704. device const void * src0,
  2705. device const float * src1,
  2706. device float * dst,
  2707. constant int64_t & ne00,
  2708. constant int64_t & ne01,
  2709. constant int64_t & ne02,
  2710. constant uint64_t & nb00,
  2711. constant uint64_t & nb01,
  2712. constant uint64_t & nb02,
  2713. constant int64_t & ne10,
  2714. constant int64_t & ne11,
  2715. constant int64_t & ne12,
  2716. constant uint64_t & nb10,
  2717. constant uint64_t & nb11,
  2718. constant uint64_t & nb12,
  2719. constant int64_t & ne0,
  2720. constant int64_t & ne1,
  2721. constant uint & r2,
  2722. constant uint & r3,
  2723. uint3 tgpig[[threadgroup_position_in_grid]],
  2724. uint tiisg[[thread_index_in_simdgroup]],
  2725. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2726. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2727. }
  2728. void kernel_mul_mv_q5_K_f32_impl(
  2729. device const void * src0,
  2730. device const float * src1,
  2731. device float * dst,
  2732. constant int64_t & ne00,
  2733. constant int64_t & ne01,
  2734. constant int64_t & ne02,
  2735. constant int64_t & ne10,
  2736. constant int64_t & ne12,
  2737. constant int64_t & ne0,
  2738. constant int64_t & ne1,
  2739. constant uint & r2,
  2740. constant uint & r3,
  2741. uint3 tgpig[[threadgroup_position_in_grid]],
  2742. uint tiisg[[thread_index_in_simdgroup]],
  2743. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2744. const int nb = ne00/QK_K;
  2745. const int64_t r0 = tgpig.x;
  2746. const int64_t r1 = tgpig.y;
  2747. const int im = tgpig.z;
  2748. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2749. const uint i12 = im%ne12;
  2750. const uint i13 = im/ne12;
  2751. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2752. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2753. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2754. float sumf[2]={0.f};
  2755. const int step = sizeof(block_q5_K) * nb;
  2756. #if QK_K == 256
  2757. #
  2758. float yl[16], yh[16];
  2759. const uint16_t kmask1 = 0x3f3f;
  2760. const uint16_t kmask2 = 0x0f0f;
  2761. const uint16_t kmask3 = 0xc0c0;
  2762. const int tid = tiisg/4;
  2763. const int ix = tiisg%4;
  2764. const int iq = tid/4;
  2765. const int ir = tid%4;
  2766. const int n = 8;
  2767. const int l0 = n*ir;
  2768. const int q_offset = 32*iq + l0;
  2769. const int y_offset = 64*iq + l0;
  2770. const uint8_t hm1 = 1u << (2*iq);
  2771. const uint8_t hm2 = hm1 << 1;
  2772. const uint8_t hm3 = hm1 << 4;
  2773. const uint8_t hm4 = hm2 << 4;
  2774. uint16_t sc16[4];
  2775. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2776. device const float * y1 = yy + ix*QK_K + y_offset;
  2777. for (int i = ix; i < nb; i += 4) {
  2778. device const uint8_t * q1 = x[i].qs + q_offset;
  2779. device const uint8_t * qh = x[i].qh + l0;
  2780. device const half * dh = &x[i].d;
  2781. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2782. device const float * y2 = y1 + 128;
  2783. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2784. for (int l = 0; l < 8; ++l) {
  2785. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2786. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2787. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2788. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2789. }
  2790. for (int row = 0; row < 2; ++row) {
  2791. device const uint8_t * q2 = q1 + 64;
  2792. sc16[0] = a[0] & kmask1;
  2793. sc16[1] = a[2] & kmask1;
  2794. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2795. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2796. float4 acc1 = {0.f};
  2797. float4 acc2 = {0.f};
  2798. for (int l = 0; l < n; ++l) {
  2799. uint8_t h = qh[l];
  2800. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2801. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2802. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2803. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2804. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2805. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2806. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2807. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2808. }
  2809. const float dall = dh[0];
  2810. const float dmin = dh[1];
  2811. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2812. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2813. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2814. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2815. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2816. q1 += step;
  2817. qh += step;
  2818. dh += step/2;
  2819. a += step/2;
  2820. }
  2821. y1 += 4 * QK_K;
  2822. }
  2823. #else
  2824. float yl[8], yh[8];
  2825. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2826. const int ix = tiisg%8;
  2827. const int iq = il/8; // 0, 0, 1, 1
  2828. const int in = il%8; // 0, 4, 0, 4
  2829. device const float * y = yy + ix*QK_K + il;
  2830. for (int i = ix; i < nb; i += 8) {
  2831. for (int l = 0; l < 4; ++l) {
  2832. yl[l+0] = y[l+ 0];
  2833. yl[l+4] = y[l+16];
  2834. yh[l+0] = y[l+32];
  2835. yh[l+4] = y[l+48];
  2836. }
  2837. device const half * dh = &x[i].d;
  2838. device const uint8_t * q = x[i].qs + il;
  2839. device const uint8_t * h = x[i].qh + in;
  2840. device const int8_t * s = x[i].scales;
  2841. for (int row = 0; row < 2; ++row) {
  2842. const float d = dh[0];
  2843. float2 acc = {0.f, 0.f};
  2844. for (int l = 0; l < 4; ++l) {
  2845. const uint8_t hl = h[l] >> iq;
  2846. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2847. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2848. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2849. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2850. }
  2851. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2852. q += step;
  2853. h += step;
  2854. s += step;
  2855. dh += step/2;
  2856. }
  2857. y += 8 * QK_K;
  2858. }
  2859. #endif
  2860. for (int row = 0; row < 2; ++row) {
  2861. const float tot = simd_sum(sumf[row]);
  2862. if (tiisg == 0) {
  2863. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2864. }
  2865. }
  2866. }
  2867. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2868. kernel void kernel_mul_mv_q5_K_f32(
  2869. device const void * src0,
  2870. device const float * src1,
  2871. device float * dst,
  2872. constant int64_t & ne00,
  2873. constant int64_t & ne01,
  2874. constant int64_t & ne02,
  2875. constant uint64_t & nb00,
  2876. constant uint64_t & nb01,
  2877. constant uint64_t & nb02,
  2878. constant int64_t & ne10,
  2879. constant int64_t & ne11,
  2880. constant int64_t & ne12,
  2881. constant uint64_t & nb10,
  2882. constant uint64_t & nb11,
  2883. constant uint64_t & nb12,
  2884. constant int64_t & ne0,
  2885. constant int64_t & ne1,
  2886. constant uint & r2,
  2887. constant uint & r3,
  2888. uint3 tgpig[[threadgroup_position_in_grid]],
  2889. uint tiisg[[thread_index_in_simdgroup]],
  2890. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2891. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2892. }
  2893. void kernel_mul_mv_q6_K_f32_impl(
  2894. device const void * src0,
  2895. device const float * src1,
  2896. device float * dst,
  2897. constant int64_t & ne00,
  2898. constant int64_t & ne01,
  2899. constant int64_t & ne02,
  2900. constant int64_t & ne10,
  2901. constant int64_t & ne12,
  2902. constant int64_t & ne0,
  2903. constant int64_t & ne1,
  2904. constant uint & r2,
  2905. constant uint & r3,
  2906. uint3 tgpig[[threadgroup_position_in_grid]],
  2907. uint tiisg[[thread_index_in_simdgroup]],
  2908. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2909. const uint8_t kmask1 = 0x03;
  2910. const uint8_t kmask2 = 0x0C;
  2911. const uint8_t kmask3 = 0x30;
  2912. const uint8_t kmask4 = 0xC0;
  2913. const int nb = ne00/QK_K;
  2914. const int64_t r0 = tgpig.x;
  2915. const int64_t r1 = tgpig.y;
  2916. const int im = tgpig.z;
  2917. const int row = 2 * r0 + sgitg;
  2918. const uint i12 = im%ne12;
  2919. const uint i13 = im/ne12;
  2920. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2921. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  2922. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2923. float sumf = 0;
  2924. #if QK_K == 256
  2925. const int tid = tiisg/2;
  2926. const int ix = tiisg%2;
  2927. const int ip = tid/8; // 0 or 1
  2928. const int il = tid%8;
  2929. const int n = 4;
  2930. const int l0 = n*il;
  2931. const int is = 8*ip + l0/16;
  2932. const int y_offset = 128*ip + l0;
  2933. const int q_offset_l = 64*ip + l0;
  2934. const int q_offset_h = 32*ip + l0;
  2935. for (int i = ix; i < nb; i += 2) {
  2936. device const uint8_t * q1 = x[i].ql + q_offset_l;
  2937. device const uint8_t * q2 = q1 + 32;
  2938. device const uint8_t * qh = x[i].qh + q_offset_h;
  2939. device const int8_t * sc = x[i].scales + is;
  2940. device const float * y = yy + i * QK_K + y_offset;
  2941. const float dall = x[i].d;
  2942. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2943. for (int l = 0; l < n; ++l) {
  2944. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2945. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2946. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  2947. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2948. }
  2949. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  2950. }
  2951. #else
  2952. const int ix = tiisg/4;
  2953. const int il = 4*(tiisg%4);
  2954. for (int i = ix; i < nb; i += 8) {
  2955. device const float * y = yy + i * QK_K + il;
  2956. device const uint8_t * ql = x[i].ql + il;
  2957. device const uint8_t * qh = x[i].qh + il;
  2958. device const int8_t * s = x[i].scales;
  2959. const float d = x[i].d;
  2960. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2961. for (int l = 0; l < 4; ++l) {
  2962. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2963. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2964. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  2965. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2966. }
  2967. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  2968. }
  2969. #endif
  2970. const float tot = simd_sum(sumf);
  2971. if (tiisg == 0) {
  2972. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2973. }
  2974. }
  2975. [[host_name("kernel_mul_mv_q6_K_f32")]]
  2976. kernel void kernel_mul_mv_q6_K_f32(
  2977. device const void * src0,
  2978. device const float * src1,
  2979. device float * dst,
  2980. constant int64_t & ne00,
  2981. constant int64_t & ne01,
  2982. constant int64_t & ne02,
  2983. constant uint64_t & nb00,
  2984. constant uint64_t & nb01,
  2985. constant uint64_t & nb02,
  2986. constant int64_t & ne10,
  2987. constant int64_t & ne11,
  2988. constant int64_t & ne12,
  2989. constant uint64_t & nb10,
  2990. constant uint64_t & nb11,
  2991. constant uint64_t & nb12,
  2992. constant int64_t & ne0,
  2993. constant int64_t & ne1,
  2994. constant uint & r2,
  2995. constant uint & r3,
  2996. uint3 tgpig[[threadgroup_position_in_grid]],
  2997. uint tiisg[[thread_index_in_simdgroup]],
  2998. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2999. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3000. }
  3001. // ======================= "True" 2-bit
  3002. constexpr constant static uint64_t iq2xxs_grid[256] = {
  3003. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  3004. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x08080808082b0808,
  3005. 0x08080808082b082b, 0x08080808082b2b08, 0x08080808082b2b2b, 0x0808080819080819,
  3006. 0x0808080819081908, 0x0808080819190808, 0x0808080819192b08, 0x08080808192b0819,
  3007. 0x08080808192b1908, 0x080808082b080808, 0x080808082b08082b, 0x080808082b082b2b,
  3008. 0x080808082b2b082b, 0x0808081908080819, 0x0808081908081908, 0x0808081908190808,
  3009. 0x0808081908191919, 0x0808081919080808, 0x080808192b081908, 0x080808192b192b08,
  3010. 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b082b082b, 0x0808082b2b08082b,
  3011. 0x0808190808080819, 0x0808190808081908, 0x0808190808190808, 0x08081908082b0819,
  3012. 0x08081908082b1908, 0x0808190819080808, 0x080819081908082b, 0x0808190819082b08,
  3013. 0x08081908192b0808, 0x080819082b080819, 0x080819082b081908, 0x080819082b190808,
  3014. 0x080819082b2b1908, 0x0808191908080808, 0x080819190808082b, 0x0808191908082b08,
  3015. 0x08081919082b0808, 0x080819191908192b, 0x08081919192b2b19, 0x080819192b080808,
  3016. 0x080819192b190819, 0x0808192b08082b19, 0x0808192b08190808, 0x0808192b19080808,
  3017. 0x0808192b2b081908, 0x0808192b2b2b1908, 0x08082b0808080808, 0x08082b0808081919,
  3018. 0x08082b0808082b08, 0x08082b0808191908, 0x08082b08082b2b08, 0x08082b0819080819,
  3019. 0x08082b0819081908, 0x08082b0819190808, 0x08082b081919082b, 0x08082b082b082b08,
  3020. 0x08082b1908081908, 0x08082b1919080808, 0x08082b2b0808082b, 0x08082b2b08191908,
  3021. 0x0819080808080819, 0x0819080808081908, 0x0819080808190808, 0x08190808082b0819,
  3022. 0x0819080819080808, 0x08190808192b0808, 0x081908082b081908, 0x081908082b190808,
  3023. 0x081908082b191919, 0x0819081908080808, 0x0819081908082b08, 0x08190819082b0808,
  3024. 0x0819081919190808, 0x0819081919192b2b, 0x081908192b080808, 0x0819082b082b1908,
  3025. 0x0819082b19081919, 0x0819190808080808, 0x0819190808082b08, 0x08191908082b0808,
  3026. 0x08191908082b1919, 0x0819190819082b19, 0x081919082b080808, 0x0819191908192b08,
  3027. 0x08191919192b082b, 0x0819192b08080808, 0x0819192b0819192b, 0x08192b0808080819,
  3028. 0x08192b0808081908, 0x08192b0808190808, 0x08192b0819080808, 0x08192b082b080819,
  3029. 0x08192b1908080808, 0x08192b1908081919, 0x08192b192b2b0808, 0x08192b2b19190819,
  3030. 0x082b080808080808, 0x082b08080808082b, 0x082b080808082b2b, 0x082b080819081908,
  3031. 0x082b0808192b0819, 0x082b08082b080808, 0x082b08082b08082b, 0x082b0819082b2b19,
  3032. 0x082b081919082b08, 0x082b082b08080808, 0x082b082b0808082b, 0x082b190808080819,
  3033. 0x082b190808081908, 0x082b190808190808, 0x082b190819080808, 0x082b19081919192b,
  3034. 0x082b191908080808, 0x082b191919080819, 0x082b1919192b1908, 0x082b192b2b190808,
  3035. 0x082b2b0808082b08, 0x082b2b08082b0808, 0x082b2b082b191908, 0x082b2b2b19081908,
  3036. 0x1908080808080819, 0x1908080808081908, 0x1908080808190808, 0x1908080808192b08,
  3037. 0x19080808082b0819, 0x19080808082b1908, 0x1908080819080808, 0x1908080819082b08,
  3038. 0x190808081919192b, 0x19080808192b0808, 0x190808082b080819, 0x190808082b081908,
  3039. 0x190808082b190808, 0x1908081908080808, 0x19080819082b0808, 0x19080819192b0819,
  3040. 0x190808192b080808, 0x190808192b081919, 0x1908082b08080819, 0x1908082b08190808,
  3041. 0x1908082b19082b08, 0x1908082b1919192b, 0x1908082b192b2b08, 0x1908190808080808,
  3042. 0x1908190808082b08, 0x19081908082b0808, 0x190819082b080808, 0x190819082b192b19,
  3043. 0x190819190819082b, 0x19081919082b1908, 0x1908192b08080808, 0x19082b0808080819,
  3044. 0x19082b0808081908, 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919,
  3045. 0x19082b1908080808, 0x19082b1919192b08, 0x19082b19192b0819, 0x19082b192b08082b,
  3046. 0x19082b2b19081919, 0x19082b2b2b190808, 0x1919080808080808, 0x1919080808082b08,
  3047. 0x1919080808190819, 0x1919080808192b19, 0x19190808082b0808, 0x191908082b080808,
  3048. 0x191908082b082b08, 0x1919081908081908, 0x191908191908082b, 0x191908192b2b1908,
  3049. 0x1919082b2b190819, 0x191919082b190808, 0x191919082b19082b, 0x1919191908082b2b,
  3050. 0x1919192b08080819, 0x1919192b19191908, 0x19192b0808080808, 0x19192b0808190819,
  3051. 0x19192b0808192b19, 0x19192b08192b1908, 0x19192b1919080808, 0x19192b2b08082b08,
  3052. 0x192b080808081908, 0x192b080808190808, 0x192b080819080808, 0x192b0808192b2b08,
  3053. 0x192b081908080808, 0x192b081919191919, 0x192b082b08192b08, 0x192b082b192b0808,
  3054. 0x192b190808080808, 0x192b190808081919, 0x192b191908190808, 0x192b19190819082b,
  3055. 0x192b19192b081908, 0x192b2b081908082b, 0x2b08080808080808, 0x2b0808080808082b,
  3056. 0x2b08080808082b2b, 0x2b08080819080819, 0x2b0808082b08082b, 0x2b08081908081908,
  3057. 0x2b08081908192b08, 0x2b08081919080808, 0x2b08082b08190819, 0x2b08190808080819,
  3058. 0x2b08190808081908, 0x2b08190808190808, 0x2b08190808191919, 0x2b08190819080808,
  3059. 0x2b081908192b0808, 0x2b08191908080808, 0x2b0819191908192b, 0x2b0819192b191908,
  3060. 0x2b08192b08082b19, 0x2b08192b19080808, 0x2b08192b192b0808, 0x2b082b080808082b,
  3061. 0x2b082b1908081908, 0x2b082b2b08190819, 0x2b19080808081908, 0x2b19080808190808,
  3062. 0x2b190808082b1908, 0x2b19080819080808, 0x2b1908082b2b0819, 0x2b1908190819192b,
  3063. 0x2b1908192b080808, 0x2b19082b19081919, 0x2b19190808080808, 0x2b191908082b082b,
  3064. 0x2b19190819081908, 0x2b19191919190819, 0x2b192b082b080819, 0x2b192b19082b0808,
  3065. 0x2b2b08080808082b, 0x2b2b080819190808, 0x2b2b08082b081919, 0x2b2b081908082b19,
  3066. 0x2b2b082b08080808, 0x2b2b190808192b08, 0x2b2b2b0819190808, 0x2b2b2b1908081908,
  3067. };
  3068. constexpr constant static uint64_t iq2xs_grid[512] = {
  3069. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  3070. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x080808080819192b,
  3071. 0x0808080808192b19, 0x08080808082b0808, 0x08080808082b082b, 0x08080808082b1919,
  3072. 0x08080808082b2b08, 0x0808080819080819, 0x0808080819081908, 0x080808081908192b,
  3073. 0x0808080819082b19, 0x0808080819190808, 0x080808081919082b, 0x0808080819191919,
  3074. 0x0808080819192b08, 0x08080808192b0819, 0x08080808192b1908, 0x080808082b080808,
  3075. 0x080808082b08082b, 0x080808082b081919, 0x080808082b082b08, 0x080808082b190819,
  3076. 0x080808082b191908, 0x080808082b192b19, 0x080808082b2b0808, 0x0808081908080819,
  3077. 0x0808081908081908, 0x080808190808192b, 0x0808081908082b19, 0x0808081908190808,
  3078. 0x080808190819082b, 0x0808081908191919, 0x0808081908192b08, 0x0808081908192b2b,
  3079. 0x08080819082b0819, 0x08080819082b1908, 0x0808081919080808, 0x080808191908082b,
  3080. 0x0808081919081919, 0x0808081919082b08, 0x0808081919190819, 0x0808081919191908,
  3081. 0x08080819192b0808, 0x08080819192b2b08, 0x080808192b080819, 0x080808192b081908,
  3082. 0x080808192b190808, 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b08081919,
  3083. 0x0808082b08082b08, 0x0808082b08190819, 0x0808082b08191908, 0x0808082b082b0808,
  3084. 0x0808082b19080819, 0x0808082b19081908, 0x0808082b19190808, 0x0808082b19191919,
  3085. 0x0808082b2b080808, 0x0808082b2b082b2b, 0x0808190808080819, 0x0808190808081908,
  3086. 0x080819080808192b, 0x0808190808082b19, 0x0808190808190808, 0x080819080819082b,
  3087. 0x0808190808191919, 0x0808190808192b08, 0x08081908082b0819, 0x08081908082b1908,
  3088. 0x0808190819080808, 0x080819081908082b, 0x0808190819081919, 0x0808190819082b08,
  3089. 0x0808190819190819, 0x0808190819191908, 0x080819081919192b, 0x08081908192b0808,
  3090. 0x080819082b080819, 0x080819082b081908, 0x080819082b190808, 0x0808191908080808,
  3091. 0x080819190808082b, 0x0808191908081919, 0x0808191908082b08, 0x0808191908190819,
  3092. 0x0808191908191908, 0x08081919082b0808, 0x0808191919080819, 0x0808191919081908,
  3093. 0x0808191919190808, 0x08081919192b0819, 0x080819192b080808, 0x0808192b08080819,
  3094. 0x0808192b08081908, 0x0808192b08190808, 0x0808192b082b192b, 0x0808192b19080808,
  3095. 0x0808192b1908082b, 0x0808192b2b081908, 0x08082b0808080808, 0x08082b080808082b,
  3096. 0x08082b0808081919, 0x08082b0808082b08, 0x08082b0808082b2b, 0x08082b0808190819,
  3097. 0x08082b0808191908, 0x08082b08082b0808, 0x08082b08082b1919, 0x08082b0819080819,
  3098. 0x08082b0819081908, 0x08082b0819190808, 0x08082b0819192b08, 0x08082b082b080808,
  3099. 0x08082b082b2b0808, 0x08082b082b2b2b2b, 0x08082b1908080819, 0x08082b1908081908,
  3100. 0x08082b1908190808, 0x08082b1919080808, 0x08082b192b080819, 0x08082b192b082b19,
  3101. 0x08082b2b08080808, 0x08082b2b082b0808, 0x08082b2b082b2b08, 0x08082b2b2b19192b,
  3102. 0x08082b2b2b2b0808, 0x0819080808080819, 0x0819080808081908, 0x081908080808192b,
  3103. 0x0819080808082b19, 0x0819080808190808, 0x081908080819082b, 0x0819080808191919,
  3104. 0x0819080808192b08, 0x08190808082b0819, 0x08190808082b1908, 0x0819080819080808,
  3105. 0x081908081908082b, 0x0819080819081919, 0x0819080819082b08, 0x0819080819190819,
  3106. 0x0819080819191908, 0x08190808192b0808, 0x08190808192b2b2b, 0x081908082b080819,
  3107. 0x081908082b081908, 0x081908082b190808, 0x0819081908080808, 0x081908190808082b,
  3108. 0x0819081908081919, 0x0819081908082b08, 0x0819081908190819, 0x0819081908191908,
  3109. 0x08190819082b0808, 0x0819081919080819, 0x0819081919081908, 0x0819081919190808,
  3110. 0x081908192b080808, 0x081908192b191908, 0x081908192b19192b, 0x0819082b08080819,
  3111. 0x0819082b08081908, 0x0819082b0808192b, 0x0819082b08190808, 0x0819082b19080808,
  3112. 0x0819082b192b0808, 0x0819190808080808, 0x081919080808082b, 0x0819190808081919,
  3113. 0x0819190808082b08, 0x0819190808190819, 0x0819190808191908, 0x08191908082b0808,
  3114. 0x0819190819080819, 0x0819190819081908, 0x0819190819082b19, 0x0819190819190808,
  3115. 0x08191908192b1908, 0x081919082b080808, 0x0819191908080819, 0x0819191908081908,
  3116. 0x0819191908190808, 0x0819191919080808, 0x0819192b08080808, 0x0819192b08191908,
  3117. 0x0819192b19082b19, 0x08192b0808080819, 0x08192b0808081908, 0x08192b0808190808,
  3118. 0x08192b080819082b, 0x08192b0819080808, 0x08192b0819191908, 0x08192b082b08192b,
  3119. 0x08192b1908080808, 0x08192b1908081919, 0x08192b19192b192b, 0x08192b2b19190819,
  3120. 0x08192b2b2b2b2b19, 0x082b080808080808, 0x082b08080808082b, 0x082b080808081919,
  3121. 0x082b080808082b08, 0x082b080808082b2b, 0x082b080808190819, 0x082b080808191908,
  3122. 0x082b0808082b0808, 0x082b080819080819, 0x082b080819081908, 0x082b080819190808,
  3123. 0x082b08082b080808, 0x082b08082b2b0808, 0x082b081908080819, 0x082b081908081908,
  3124. 0x082b081908190808, 0x082b081919080808, 0x082b081919082b08, 0x082b0819192b1919,
  3125. 0x082b082b08080808, 0x082b082b082b082b, 0x082b082b2b080808, 0x082b082b2b2b2b08,
  3126. 0x082b190808080819, 0x082b190808081908, 0x082b190808190808, 0x082b1908082b2b19,
  3127. 0x082b190819080808, 0x082b191908080808, 0x082b191919080819, 0x082b19191919082b,
  3128. 0x082b19192b192b19, 0x082b192b08080819, 0x082b192b08192b2b, 0x082b192b2b2b192b,
  3129. 0x082b2b0808080808, 0x082b2b0808082b08, 0x082b2b0808082b2b, 0x082b2b08082b0808,
  3130. 0x082b2b0819191919, 0x082b2b082b082b08, 0x082b2b082b2b082b, 0x082b2b19192b2b08,
  3131. 0x082b2b192b190808, 0x082b2b2b08082b08, 0x082b2b2b082b0808, 0x082b2b2b2b08082b,
  3132. 0x082b2b2b2b082b08, 0x082b2b2b2b082b2b, 0x1908080808080819, 0x1908080808081908,
  3133. 0x190808080808192b, 0x1908080808082b19, 0x1908080808190808, 0x190808080819082b,
  3134. 0x1908080808191919, 0x1908080808192b08, 0x19080808082b0819, 0x19080808082b1908,
  3135. 0x1908080819080808, 0x190808081908082b, 0x1908080819081919, 0x1908080819082b08,
  3136. 0x1908080819082b2b, 0x1908080819190819, 0x1908080819191908, 0x19080808192b0808,
  3137. 0x19080808192b1919, 0x190808082b080819, 0x190808082b081908, 0x190808082b190808,
  3138. 0x1908081908080808, 0x190808190808082b, 0x1908081908081919, 0x1908081908082b08,
  3139. 0x1908081908190819, 0x1908081908191908, 0x19080819082b0808, 0x1908081919080819,
  3140. 0x1908081919081908, 0x1908081919190808, 0x190808192b080808, 0x190808192b081919,
  3141. 0x190808192b2b082b, 0x1908082b08080819, 0x1908082b08081908, 0x1908082b08190808,
  3142. 0x1908082b0819082b, 0x1908082b082b2b19, 0x1908082b19080808, 0x1908190808080808,
  3143. 0x190819080808082b, 0x1908190808081919, 0x1908190808082b08, 0x1908190808190819,
  3144. 0x1908190808191908, 0x1908190808192b19, 0x19081908082b0808, 0x1908190819080819,
  3145. 0x1908190819081908, 0x1908190819190808, 0x190819082b080808, 0x190819082b191908,
  3146. 0x1908191908080819, 0x1908191908081908, 0x1908191908190808, 0x19081919082b1908,
  3147. 0x1908191919080808, 0x190819192b192b2b, 0x1908192b08080808, 0x1908192b08082b2b,
  3148. 0x1908192b19081908, 0x1908192b19190808, 0x19082b0808080819, 0x19082b0808081908,
  3149. 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919, 0x19082b0819191908,
  3150. 0x19082b08192b082b, 0x19082b1908080808, 0x19082b1908190819, 0x19082b1919081908,
  3151. 0x19082b1919190808, 0x19082b19192b2b19, 0x19082b2b08081908, 0x1919080808080808,
  3152. 0x191908080808082b, 0x1919080808081919, 0x1919080808082b08, 0x1919080808190819,
  3153. 0x1919080808191908, 0x19190808082b0808, 0x19190808082b2b08, 0x1919080819080819,
  3154. 0x1919080819081908, 0x1919080819190808, 0x191908082b080808, 0x1919081908080819,
  3155. 0x1919081908081908, 0x1919081908190808, 0x1919081908191919, 0x1919081919080808,
  3156. 0x191908191908082b, 0x1919082b08080808, 0x1919082b19081908, 0x1919082b2b2b2b2b,
  3157. 0x1919190808080819, 0x1919190808081908, 0x1919190808190808, 0x19191908082b0819,
  3158. 0x1919190819080808, 0x19191908192b0808, 0x191919082b080819, 0x191919082b2b0819,
  3159. 0x1919191908080808, 0x1919191908082b08, 0x191919192b080808, 0x191919192b082b08,
  3160. 0x1919192b082b0819, 0x1919192b192b2b08, 0x1919192b2b2b0819, 0x19192b0808080808,
  3161. 0x19192b0808191908, 0x19192b0819080819, 0x19192b0819190808, 0x19192b082b192b19,
  3162. 0x19192b1908192b2b, 0x19192b1919080808, 0x19192b191908082b, 0x19192b2b2b081919,
  3163. 0x192b080808080819, 0x192b080808081908, 0x192b080808190808, 0x192b080819080808,
  3164. 0x192b080819191908, 0x192b0808192b082b, 0x192b08082b08192b, 0x192b08082b2b2b19,
  3165. 0x192b081908080808, 0x192b082b082b1908, 0x192b082b19082b2b, 0x192b082b2b19082b,
  3166. 0x192b190808080808, 0x192b19080819192b, 0x192b191908190808, 0x192b191919080808,
  3167. 0x192b191919081919, 0x192b19192b2b1908, 0x192b2b0808080819, 0x192b2b08192b2b2b,
  3168. 0x192b2b19082b1919, 0x192b2b2b0808192b, 0x192b2b2b19191908, 0x192b2b2b192b082b,
  3169. 0x2b08080808080808, 0x2b0808080808082b, 0x2b08080808081919, 0x2b08080808082b08,
  3170. 0x2b08080808190819, 0x2b08080808191908, 0x2b080808082b0808, 0x2b080808082b2b2b,
  3171. 0x2b08080819080819, 0x2b08080819081908, 0x2b08080819190808, 0x2b0808082b080808,
  3172. 0x2b0808082b08082b, 0x2b0808082b2b2b08, 0x2b0808082b2b2b2b, 0x2b08081908080819,
  3173. 0x2b08081908081908, 0x2b0808190808192b, 0x2b08081908190808, 0x2b08081919080808,
  3174. 0x2b08081919190819, 0x2b08081919192b19, 0x2b08082b08080808, 0x2b08082b082b0808,
  3175. 0x2b08082b2b080808, 0x2b08082b2b08082b, 0x2b08082b2b2b0808, 0x2b08082b2b2b2b08,
  3176. 0x2b08190808080819, 0x2b08190808081908, 0x2b08190808190808, 0x2b0819080819082b,
  3177. 0x2b08190808191919, 0x2b08190819080808, 0x2b081908192b0808, 0x2b0819082b082b19,
  3178. 0x2b08191908080808, 0x2b08191919081908, 0x2b0819192b2b1919, 0x2b08192b08192b08,
  3179. 0x2b08192b192b2b2b, 0x2b082b0808080808, 0x2b082b0808082b08, 0x2b082b08082b1919,
  3180. 0x2b082b0819192b2b, 0x2b082b082b080808, 0x2b082b082b08082b, 0x2b082b082b2b2b08,
  3181. 0x2b082b190808192b, 0x2b082b2b082b082b, 0x2b082b2b2b080808, 0x2b082b2b2b082b08,
  3182. 0x2b082b2b2b19192b, 0x2b082b2b2b2b2b08, 0x2b19080808080819, 0x2b19080808081908,
  3183. 0x2b19080808190808, 0x2b19080819080808, 0x2b1908081919192b, 0x2b1908082b081908,
  3184. 0x2b19081908080808, 0x2b190819082b082b, 0x2b190819192b1908, 0x2b19082b1919192b,
  3185. 0x2b19082b2b082b19, 0x2b19190808080808, 0x2b19190808081919, 0x2b19190819081908,
  3186. 0x2b19190819190808, 0x2b19190819192b08, 0x2b191919082b2b19, 0x2b1919192b190808,
  3187. 0x2b1919192b19082b, 0x2b19192b19080819, 0x2b192b0819190819, 0x2b192b082b2b192b,
  3188. 0x2b192b1919082b19, 0x2b192b2b08191919, 0x2b192b2b192b0808, 0x2b2b080808080808,
  3189. 0x2b2b08080808082b, 0x2b2b080808082b08, 0x2b2b080808082b2b, 0x2b2b0808082b0808,
  3190. 0x2b2b0808082b2b2b, 0x2b2b08082b2b0808, 0x2b2b081919190819, 0x2b2b081919192b19,
  3191. 0x2b2b08192b2b192b, 0x2b2b082b08080808, 0x2b2b082b0808082b, 0x2b2b082b08082b08,
  3192. 0x2b2b082b082b2b2b, 0x2b2b082b2b080808, 0x2b2b082b2b2b0808, 0x2b2b190819080808,
  3193. 0x2b2b19082b191919, 0x2b2b192b192b1919, 0x2b2b192b2b192b08, 0x2b2b2b0808082b2b,
  3194. 0x2b2b2b08082b0808, 0x2b2b2b08082b082b, 0x2b2b2b08082b2b08, 0x2b2b2b082b2b0808,
  3195. 0x2b2b2b082b2b2b08, 0x2b2b2b1908081908, 0x2b2b2b192b081908, 0x2b2b2b192b08192b,
  3196. 0x2b2b2b2b082b2b08, 0x2b2b2b2b082b2b2b, 0x2b2b2b2b2b190819, 0x2b2b2b2b2b2b2b2b,
  3197. };
  3198. constexpr constant static uint32_t iq3xxs_grid[256] = {
  3199. 0x04040404, 0x04040414, 0x04040424, 0x04040c0c, 0x04040c1c, 0x04040c3e, 0x04041404, 0x04041414,
  3200. 0x04041c0c, 0x04042414, 0x04043e1c, 0x04043e2c, 0x040c040c, 0x040c041c, 0x040c0c04, 0x040c0c14,
  3201. 0x040c140c, 0x040c142c, 0x040c1c04, 0x040c1c14, 0x040c240c, 0x040c2c24, 0x040c3e04, 0x04140404,
  3202. 0x04140414, 0x04140424, 0x04140c0c, 0x04141404, 0x04141414, 0x04141c0c, 0x04141c1c, 0x04141c3e,
  3203. 0x04142c0c, 0x04142c3e, 0x04143e2c, 0x041c040c, 0x041c043e, 0x041c0c04, 0x041c0c14, 0x041c142c,
  3204. 0x041c3e04, 0x04240c1c, 0x04241c3e, 0x04242424, 0x04242c3e, 0x04243e1c, 0x04243e2c, 0x042c040c,
  3205. 0x042c043e, 0x042c1c14, 0x042c2c14, 0x04341c2c, 0x04343424, 0x043e0c04, 0x043e0c24, 0x043e0c34,
  3206. 0x043e241c, 0x043e340c, 0x0c04040c, 0x0c04041c, 0x0c040c04, 0x0c040c14, 0x0c04140c, 0x0c04141c,
  3207. 0x0c041c04, 0x0c041c14, 0x0c041c24, 0x0c04243e, 0x0c042c04, 0x0c0c0404, 0x0c0c0414, 0x0c0c0c0c,
  3208. 0x0c0c1404, 0x0c0c1414, 0x0c14040c, 0x0c14041c, 0x0c140c04, 0x0c140c14, 0x0c14140c, 0x0c141c04,
  3209. 0x0c143e14, 0x0c1c0404, 0x0c1c0414, 0x0c1c1404, 0x0c1c1c0c, 0x0c1c2434, 0x0c1c3434, 0x0c24040c,
  3210. 0x0c24042c, 0x0c242c04, 0x0c2c1404, 0x0c2c1424, 0x0c2c2434, 0x0c2c3e0c, 0x0c34042c, 0x0c3e1414,
  3211. 0x0c3e2404, 0x14040404, 0x14040414, 0x14040c0c, 0x14040c1c, 0x14041404, 0x14041414, 0x14041434,
  3212. 0x14041c0c, 0x14042414, 0x140c040c, 0x140c041c, 0x140c042c, 0x140c0c04, 0x140c0c14, 0x140c140c,
  3213. 0x140c1c04, 0x140c341c, 0x140c343e, 0x140c3e04, 0x14140404, 0x14140414, 0x14140c0c, 0x14140c3e,
  3214. 0x14141404, 0x14141414, 0x14141c3e, 0x14142404, 0x14142c2c, 0x141c040c, 0x141c0c04, 0x141c0c24,
  3215. 0x141c3e04, 0x141c3e24, 0x14241c2c, 0x14242c1c, 0x142c041c, 0x142c143e, 0x142c240c, 0x142c3e24,
  3216. 0x143e040c, 0x143e041c, 0x143e0c34, 0x143e242c, 0x1c04040c, 0x1c040c04, 0x1c040c14, 0x1c04140c,
  3217. 0x1c04141c, 0x1c042c04, 0x1c04342c, 0x1c043e14, 0x1c0c0404, 0x1c0c0414, 0x1c0c1404, 0x1c0c1c0c,
  3218. 0x1c0c2424, 0x1c0c2434, 0x1c14040c, 0x1c14041c, 0x1c140c04, 0x1c14142c, 0x1c142c14, 0x1c143e14,
  3219. 0x1c1c0c0c, 0x1c1c1c1c, 0x1c241c04, 0x1c24243e, 0x1c243e14, 0x1c2c0404, 0x1c2c0434, 0x1c2c1414,
  3220. 0x1c2c2c2c, 0x1c340c24, 0x1c341c34, 0x1c34341c, 0x1c3e1c1c, 0x1c3e3404, 0x24040424, 0x24040c3e,
  3221. 0x24041c2c, 0x24041c3e, 0x24042c1c, 0x24042c3e, 0x240c3e24, 0x24141404, 0x24141c3e, 0x24142404,
  3222. 0x24143404, 0x24143434, 0x241c043e, 0x241c242c, 0x24240424, 0x24242c0c, 0x24243424, 0x242c142c,
  3223. 0x242c241c, 0x242c3e04, 0x243e042c, 0x243e0c04, 0x243e0c14, 0x243e1c04, 0x2c040c14, 0x2c04240c,
  3224. 0x2c043e04, 0x2c0c0404, 0x2c0c0434, 0x2c0c1434, 0x2c0c2c2c, 0x2c140c24, 0x2c141c14, 0x2c143e14,
  3225. 0x2c1c0414, 0x2c1c2c1c, 0x2c240c04, 0x2c24141c, 0x2c24143e, 0x2c243e14, 0x2c2c0414, 0x2c2c1c0c,
  3226. 0x2c342c04, 0x2c3e1424, 0x2c3e2414, 0x34041424, 0x34042424, 0x34042434, 0x34043424, 0x340c140c,
  3227. 0x340c340c, 0x34140c3e, 0x34143424, 0x341c1c04, 0x341c1c34, 0x34242424, 0x342c042c, 0x342c2c14,
  3228. 0x34341c1c, 0x343e041c, 0x343e140c, 0x3e04041c, 0x3e04042c, 0x3e04043e, 0x3e040c04, 0x3e041c14,
  3229. 0x3e042c14, 0x3e0c1434, 0x3e0c2404, 0x3e140c14, 0x3e14242c, 0x3e142c14, 0x3e1c0404, 0x3e1c0c2c,
  3230. 0x3e1c1c1c, 0x3e1c3404, 0x3e24140c, 0x3e24240c, 0x3e2c0404, 0x3e2c0414, 0x3e2c1424, 0x3e341c04,
  3231. };
  3232. #define NGRID_IQ1S 512
  3233. constexpr constant static uint64_t iq1s_grid[NGRID_IQ1S] = {
  3234. 0xffffffffffff0101, 0xffffffffff01ff00, 0xffffffffff010100, 0xffffffff00000000,
  3235. 0xffffffff01ff00ff, 0xffffffff01ff0001, 0xffffffff0101ffff, 0xffffffff0101ff01,
  3236. 0xffffff00ff000000, 0xffffff000000ff00, 0xffffff00000000ff, 0xffffff0000000100,
  3237. 0xffffff0000010000, 0xffffff0001000000, 0xffffff01ffff00ff, 0xffffff01ff01ff00,
  3238. 0xffffff01ff010100, 0xffffff0100000001, 0xffffff0101ffff00, 0xffffff0101ff0101,
  3239. 0xffffff0101010100, 0xffff00ffff00ff01, 0xffff00ffff0000ff, 0xffff00ff00ff0100,
  3240. 0xffff00ff0100ff00, 0xffff00ff010001ff, 0xffff0000ff0101ff, 0xffff000000ffff00,
  3241. 0xffff000000000000, 0xffff00000001ff01, 0xffff000001000101, 0xffff0000010100ff,
  3242. 0xffff0001ffff0100, 0xffff00010000ff00, 0xffff000100010101, 0xffff000101000000,
  3243. 0xffff01ffffff0000, 0xffff01ffff01ffff, 0xffff01ffff010100, 0xffff01ff00000000,
  3244. 0xffff01ff01ffffff, 0xffff01ff01ff0001, 0xffff01ff0101ffff, 0xffff01ff01010001,
  3245. 0xffff0100ffffff01, 0xffff01000000ffff, 0xffff010000000100, 0xffff010001ff01ff,
  3246. 0xffff010001000000, 0xffff0101ff000000, 0xffff0101000101ff, 0xffff010101ffff01,
  3247. 0xffff01010101ff00, 0xff00ffffff000000, 0xff00ffff00ffff00, 0xff00ffff00000001,
  3248. 0xff00ffff000001ff, 0xff00ffff01010000, 0xff00ff00ffff0000, 0xff00ff00ff00ff00,
  3249. 0xff00ff00ff0000ff, 0xff00ff00ff000100, 0xff00ff00ff010001, 0xff00ff0000ff0001,
  3250. 0xff00ff000000ffff, 0xff00ff0000000000, 0xff00ff000001ff00, 0xff00ff0000010100,
  3251. 0xff00ff0001ff0000, 0xff00ff000100ff00, 0xff00ff0001000100, 0xff00ff01ff000000,
  3252. 0xff00ff0100ff0000, 0xff00ff01000001ff, 0xff00ff0101010001, 0xff0000ff00000000,
  3253. 0xff0000ff0001ff00, 0xff0000ff00010100, 0xff000000ffff0101, 0xff000000ff000000,
  3254. 0xff000000ff01ff00, 0xff00000000ff0000, 0xff0000000000ff00, 0xff000000000000ff,
  3255. 0xff00000000000000, 0xff00000000000001, 0xff00000000000100, 0xff0000000001ffff,
  3256. 0xff00000000010000, 0xff00000001000000, 0xff00000001010100, 0xff000001ff00ff01,
  3257. 0xff000001ff0100ff, 0xff00000100000000, 0xff0000010001ff00, 0xff00000101ff0100,
  3258. 0xff0000010100ff00, 0xff0001ff00ff00ff, 0xff0001ff00000101, 0xff0001ff000100ff,
  3259. 0xff0001ff01000000, 0xff000100ff0001ff, 0xff0001000000ff01, 0xff00010000000000,
  3260. 0xff00010000010001, 0xff00010000010100, 0xff00010001ffff00, 0xff00010001ff0101,
  3261. 0xff00010001010000, 0xff000101ffffffff, 0xff000101ff000101, 0xff00010101ff00ff,
  3262. 0xff00010101000001, 0xff000101010100ff, 0xff01ffffff000101, 0xff01ffffff01ffff,
  3263. 0xff01ffffff01ff01, 0xff01ffffff0101ff, 0xff01ffff00000000, 0xff01ffff01ff0001,
  3264. 0xff01ffff0101ff01, 0xff01ff00ff000000, 0xff01ff0000ff0100, 0xff01ff000000ff01,
  3265. 0xff01ff0000010000, 0xff01ff00010000ff, 0xff01ff01ff01ff00, 0xff01ff0100000101,
  3266. 0xff0100ffffff0000, 0xff0100ffff010000, 0xff0100ff01ff00ff, 0xff0100ff01000100,
  3267. 0xff0100ff010100ff, 0xff010000ffffff01, 0xff01000000000000, 0xff0100000101ff00,
  3268. 0xff010001ffff00ff, 0xff010001ff000100, 0xff01000100ffff00, 0xff01000100010001,
  3269. 0xff01000101ff0001, 0xff010001010001ff, 0xff0101ffffffffff, 0xff0101ffff01ffff,
  3270. 0xff0101ffff010101, 0xff0101ff0000ff00, 0xff0101ff01010001, 0xff010100ff000000,
  3271. 0xff010100ff01ff01, 0xff01010000ff0001, 0xff01010000000100, 0xff01010001000000,
  3272. 0xff0101010100ffff, 0x00ffffff0000ff01, 0x00ffffff000000ff, 0x00ffffff00000100,
  3273. 0x00ffffff00010000, 0x00ffff00ffff0001, 0x00ffff00ff0000ff, 0x00ffff00ff000100,
  3274. 0x00ffff0000000000, 0x00ffff0001000100, 0x00ffff0001010001, 0x00ffff01ff00ff01,
  3275. 0x00ffff0100ff0100, 0x00ffff010000ff00, 0x00ffff01000100ff, 0x00ffff0101ff00ff,
  3276. 0x00ffff010101ff00, 0x00ff00ffffffffff, 0x00ff00ffffff01ff, 0x00ff00ffff000101,
  3277. 0x00ff00ff00000000, 0x00ff00ff000101ff, 0x00ff00ff01010101, 0x00ff0000ff000000,
  3278. 0x00ff0000ff01ffff, 0x00ff000000ff0000, 0x00ff00000000ff00, 0x00ff0000000000ff,
  3279. 0x00ff000000000000, 0x00ff000000000001, 0x00ff000000000100, 0x00ff000000010000,
  3280. 0x00ff000001ffff01, 0x00ff000001000000, 0x00ff0001ff000101, 0x00ff000100ffffff,
  3281. 0x00ff000100000000, 0x00ff0001010001ff, 0x00ff01ffff000000, 0x00ff01ff0001ff00,
  3282. 0x00ff01ff01ff0100, 0x00ff0100ff01ff01, 0x00ff010000ff00ff, 0x00ff010000ff0101,
  3283. 0x00ff010000000000, 0x00ff010000010101, 0x00ff01000100ff00, 0x00ff010001010000,
  3284. 0x00ff0101ffffff00, 0x00ff01010000ff01, 0x00ff010100000100, 0x00ff010101ff0000,
  3285. 0x0000ffffffff0100, 0x0000ffffff00ff00, 0x0000ffffff0000ff, 0x0000ffffff010000,
  3286. 0x0000ffff00000000, 0x0000ffff00010101, 0x0000ffff01ffff01, 0x0000ffff01000100,
  3287. 0x0000ff00ff000000, 0x0000ff00ff01ff00, 0x0000ff00ff0101ff, 0x0000ff0000ff0000,
  3288. 0x0000ff000000ff00, 0x0000ff00000000ff, 0x0000ff0000000000, 0x0000ff0000000001,
  3289. 0x0000ff0000000100, 0x0000ff0000010000, 0x0000ff0001ffffff, 0x0000ff0001ff01ff,
  3290. 0x0000ff0001000000, 0x0000ff000101ffff, 0x0000ff01ffff0101, 0x0000ff01ff010000,
  3291. 0x0000ff0100000000, 0x0000ff0101000101, 0x000000ffffff0001, 0x000000ffff000000,
  3292. 0x000000ff00ff0000, 0x000000ff0000ff00, 0x000000ff000000ff, 0x000000ff00000000,
  3293. 0x000000ff00000001, 0x000000ff00000100, 0x000000ff00010000, 0x000000ff01000000,
  3294. 0x000000ff0101ff00, 0x00000000ffff0000, 0x00000000ff00ff00, 0x00000000ff0000ff,
  3295. 0x00000000ff000000, 0x00000000ff000001, 0x00000000ff000100, 0x00000000ff010000,
  3296. 0x0000000000ffff00, 0x0000000000ff00ff, 0x0000000000ff0000, 0x0000000000ff0001,
  3297. 0x0000000000ff0100, 0x000000000000ffff, 0x000000000000ff00, 0x000000000000ff01,
  3298. 0x00000000000000ff, 0x0000000000000001, 0x00000000000001ff, 0x0000000000000100,
  3299. 0x0000000000000101, 0x000000000001ff00, 0x00000000000100ff, 0x0000000000010000,
  3300. 0x0000000000010001, 0x0000000000010100, 0x0000000001ff0000, 0x000000000100ff00,
  3301. 0x00000000010000ff, 0x0000000001000000, 0x0000000001000001, 0x0000000001000100,
  3302. 0x0000000001010000, 0x00000001ffff01ff, 0x00000001ff000000, 0x0000000100ff0000,
  3303. 0x000000010000ff00, 0x00000001000000ff, 0x0000000100000000, 0x0000000100000001,
  3304. 0x0000000100000100, 0x0000000100010000, 0x0000000101000000, 0x000001ffff00ff00,
  3305. 0x000001ffff010001, 0x000001ffff0101ff, 0x000001ff00ffff01, 0x000001ff0000ffff,
  3306. 0x000001ff00000000, 0x000001ff010000ff, 0x000001ff01010100, 0x00000100ffff0100,
  3307. 0x00000100ff000000, 0x0000010000ff0000, 0x000001000000ff00, 0x00000100000000ff,
  3308. 0x0000010000000000, 0x0000010000000001, 0x0000010000000100, 0x0000010000010000,
  3309. 0x0000010001000000, 0x000001000101ff01, 0x00000101ffff0001, 0x00000101ff01ffff,
  3310. 0x0000010100000000, 0x0000010101010100, 0x0001ffffff000000, 0x0001ffff00ffffff,
  3311. 0x0001ffff00000100, 0x0001ffff0001ff00, 0x0001ffff01000000, 0x0001ff00ffffff00,
  3312. 0x0001ff00ffff01ff, 0x0001ff00ff010000, 0x0001ff0000000000, 0x0001ff0000010001,
  3313. 0x0001ff0001ff0000, 0x0001ff0001010100, 0x0001ff01ff0000ff, 0x0001ff01ff000001,
  3314. 0x0001ff0100ffffff, 0x0001ff010001ffff, 0x0001ff01000101ff, 0x0001ff010100ff01,
  3315. 0x000100ffff00ffff, 0x000100ffff00ff01, 0x000100ffff000100, 0x000100ff00000000,
  3316. 0x000100ff000101ff, 0x000100ff01ff0101, 0x000100ff0100ffff, 0x000100ff01010101,
  3317. 0x00010000ff000000, 0x00010000ff010100, 0x0001000000ff0000, 0x000100000000ff00,
  3318. 0x00010000000000ff, 0x0001000000000000, 0x0001000000000001, 0x0001000000000100,
  3319. 0x0001000000010000, 0x0001000001ffff01, 0x0001000001000000, 0x0001000100ff0101,
  3320. 0x0001000100000000, 0x00010001010100ff, 0x000101ffffff01ff, 0x000101ffffff0101,
  3321. 0x000101ff00010000, 0x000101ff01ff0000, 0x000101ff0100ff01, 0x00010100ffff0000,
  3322. 0x0001010000000000, 0x000101000001ffff, 0x0001010000010101, 0x00010100010001ff,
  3323. 0x00010101ff00ff00, 0x00010101ff010001, 0x0001010100ffffff, 0x0001010100ff01ff,
  3324. 0x00010101000101ff, 0x0001010101ff0000, 0x000101010100ff01, 0x0001010101000101,
  3325. 0x01ffffffffff0101, 0x01ffffffff01ffff, 0x01ffffffff01ff01, 0x01ffffffff0101ff,
  3326. 0x01ffffffff010101, 0x01ffffff00000000, 0x01ffffff01ff01ff, 0x01ffffff01000101,
  3327. 0x01ffffff0101ff01, 0x01ffffff010100ff, 0x01ffff000000ff00, 0x01ffff0000000001,
  3328. 0x01ffff00000001ff, 0x01ffff0000010000, 0x01ffff0001ff0000, 0x01ffff01ffffffff,
  3329. 0x01ffff01ffff01ff, 0x01ffff01ff000000, 0x01ffff01ff01ffff, 0x01ffff01ff0101ff,
  3330. 0x01ffff010100ffff, 0x01ff00ffffff0000, 0x01ff00ffff010000, 0x01ff00ff00ffff01,
  3331. 0x01ff0000ff0000ff, 0x01ff000000000000, 0x01ff00000001ff01, 0x01ff000001ffffff,
  3332. 0x01ff000001010100, 0x01ff0001ffffff01, 0x01ff0001ff010001, 0x01ff000101ff0100,
  3333. 0x01ff000101000001, 0x01ff0001010100ff, 0x01ff01ffff00ffff, 0x01ff01ff00010001,
  3334. 0x01ff01ff01000000, 0x01ff01ff010101ff, 0x01ff0100ff000001, 0x01ff010000ffff00,
  3335. 0x01ff010000000100, 0x01ff010001ff01ff, 0x01ff01000101ffff, 0x01ff0101ffff00ff,
  3336. 0x01ff0101ffff0101, 0x01ff0101ff0101ff, 0x01ff010100010000, 0x0100ffff00ff00ff,
  3337. 0x0100ffff00ff0001, 0x0100ffff00000100, 0x0100ffff0100ff00, 0x0100ff00ffff0000,
  3338. 0x0100ff00ff00ffff, 0x0100ff00ff00ff01, 0x0100ff00ff000100, 0x0100ff00ff010000,
  3339. 0x0100ff0000000000, 0x0100ff00000100ff, 0x0100ff0001ff0101, 0x0100ff0001010101,
  3340. 0x0100ff0100ff00ff, 0x0100ff0100ff0001, 0x0100ff0100000100, 0x0100ff0100010001,
  3341. 0x0100ff0101000000, 0x010000ffff00ff00, 0x010000ff0000ffff, 0x010000ff00000000,
  3342. 0x010000ff010001ff, 0x010000ff01010001, 0x01000000ffffff00, 0x01000000ffff0101,
  3343. 0x01000000ff000000, 0x01000000ff0100ff, 0x01000000ff010101, 0x0100000000ff0000,
  3344. 0x010000000000ff00, 0x01000000000000ff, 0x0100000000000000, 0x0100000000000001,
  3345. 0x0100000000000100, 0x0100000000010000, 0x0100000001000000, 0x0100000100000000,
  3346. 0x01000001000101ff, 0x0100000101ffff01, 0x010001ffff000101, 0x010001ff00ff0100,
  3347. 0x010001ff0000ff00, 0x010001ff000100ff, 0x010001ff01ffffff, 0x01000100ffff0000,
  3348. 0x01000100ff0001ff, 0x0100010000000000, 0x010001000001ff00, 0x0100010001ff0000,
  3349. 0x01000100010000ff, 0x0100010001000101, 0x01000101ff00ff01, 0x0100010100ff0100,
  3350. 0x010001010000ffff, 0x0100010101010001, 0x0101ffffffff0101, 0x0101ffffff0001ff,
  3351. 0x0101ffffff01ffff, 0x0101ffffff010101, 0x0101ffff00000000, 0x0101ffff0101ffff,
  3352. 0x0101ffff010101ff, 0x0101ff00ff000000, 0x0101ff0000ff0100, 0x0101ff000000ff00,
  3353. 0x0101ff0000010000, 0x0101ff00010000ff, 0x0101ff0001000001, 0x0101ff01ff010101,
  3354. 0x0101ff0100000000, 0x0101ff010101ff00, 0x010100ffffff0000, 0x010100ffff010000,
  3355. 0x010100ff00ff01ff, 0x010100ff000000ff, 0x010100ff00000101, 0x010100ff01ffff00,
  3356. 0x01010000ffffff01, 0x01010000ff000100, 0x01010000ff01ff01, 0x0101000000000000,
  3357. 0x01010000000100ff, 0x010100000101ff01, 0x01010001ffff0000, 0x01010001ff00ffff,
  3358. 0x01010001ff010000, 0x0101000101ffffff, 0x0101000101ff01ff, 0x0101000101010101,
  3359. 0x010101ffff01ffff, 0x010101ff00000000, 0x010101ff0001ff01, 0x010101ff0101ffff,
  3360. 0x010101ff010101ff, 0x01010100ffffffff, 0x01010100ff000001, 0x010101000000ff00,
  3361. 0x0101010001010000, 0x0101010100ff0001, 0x010101010001ff01, 0x010101010101ffff,
  3362. };
  3363. constexpr constant static uint8_t ksigns_iq2xs[128] = {
  3364. 0, 129, 130, 3, 132, 5, 6, 135, 136, 9, 10, 139, 12, 141, 142, 15,
  3365. 144, 17, 18, 147, 20, 149, 150, 23, 24, 153, 154, 27, 156, 29, 30, 159,
  3366. 160, 33, 34, 163, 36, 165, 166, 39, 40, 169, 170, 43, 172, 45, 46, 175,
  3367. 48, 177, 178, 51, 180, 53, 54, 183, 184, 57, 58, 187, 60, 189, 190, 63,
  3368. 192, 65, 66, 195, 68, 197, 198, 71, 72, 201, 202, 75, 204, 77, 78, 207,
  3369. 80, 209, 210, 83, 212, 85, 86, 215, 216, 89, 90, 219, 92, 221, 222, 95,
  3370. 96, 225, 226, 99, 228, 101, 102, 231, 232, 105, 106, 235, 108, 237, 238, 111,
  3371. 240, 113, 114, 243, 116, 245, 246, 119, 120, 249, 250, 123, 252, 125, 126, 255,
  3372. };
  3373. constexpr constant static uint8_t kmask_iq2xs[8] = {1, 2, 4, 8, 16, 32, 64, 128};
  3374. void kernel_mul_mv_iq2_xxs_f32_impl(
  3375. device const void * src0,
  3376. device const float * src1,
  3377. device float * dst,
  3378. constant int64_t & ne00,
  3379. constant int64_t & ne01,
  3380. constant int64_t & ne02,
  3381. constant int64_t & ne10,
  3382. constant int64_t & ne12,
  3383. constant int64_t & ne0,
  3384. constant int64_t & ne1,
  3385. constant uint & r2,
  3386. constant uint & r3,
  3387. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3388. uint3 tgpig[[threadgroup_position_in_grid]],
  3389. uint tiisg[[thread_index_in_simdgroup]],
  3390. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3391. const int nb = ne00/QK_K;
  3392. const int r0 = tgpig.x;
  3393. const int r1 = tgpig.y;
  3394. const int im = tgpig.z;
  3395. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3396. const int ib_row = first_row * nb;
  3397. const uint i12 = im%ne12;
  3398. const uint i13 = im/ne12;
  3399. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3400. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3401. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3402. float yl[32];
  3403. float sumf[N_DST]={0.f}, all_sum;
  3404. const int nb32 = nb * (QK_K / 32);
  3405. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3406. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3407. {
  3408. int nval = 4;
  3409. int pos = (32*sgitg + tiisg)*nval;
  3410. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3411. nval = 2;
  3412. pos = (32*sgitg + tiisg)*nval;
  3413. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3414. threadgroup_barrier(mem_flags::mem_threadgroup);
  3415. }
  3416. #if QK_K == 256
  3417. const int ix = tiisg;
  3418. device const float * y4 = y + 32 * ix;
  3419. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3420. for (int i = 0; i < 32; ++i) {
  3421. yl[i] = y4[i];
  3422. }
  3423. const int ibl = ib32 / (QK_K / 32);
  3424. const int ib = ib32 % (QK_K / 32);
  3425. device const block_iq2_xxs * xr = x + ibl;
  3426. device const uint16_t * q2 = xr->qs + 4 * ib;
  3427. device const half * dh = &xr->d;
  3428. for (int row = 0; row < N_DST; row++) {
  3429. const float db = dh[0];
  3430. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3431. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3432. const float d = db * (0.5f + (aux32 >> 28));
  3433. float sum = 0;
  3434. for (int l = 0; l < 4; ++l) {
  3435. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3436. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3437. for (int j = 0; j < 8; ++j) {
  3438. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3439. }
  3440. }
  3441. sumf[row] += d * sum;
  3442. dh += nb*sizeof(block_iq2_xxs)/2;
  3443. q2 += nb*sizeof(block_iq2_xxs)/2;
  3444. }
  3445. y4 += 32 * 32;
  3446. }
  3447. #else
  3448. (void) x;
  3449. (void) y;
  3450. (void) yl;
  3451. (void) nb32;
  3452. #endif
  3453. for (int row = 0; row < N_DST; ++row) {
  3454. all_sum = simd_sum(sumf[row]);
  3455. if (tiisg == 0) {
  3456. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3457. }
  3458. }
  3459. }
  3460. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3461. kernel void kernel_mul_mv_iq2_xxs_f32(
  3462. device const void * src0,
  3463. device const float * src1,
  3464. device float * dst,
  3465. constant int64_t & ne00,
  3466. constant int64_t & ne01,
  3467. constant int64_t & ne02,
  3468. constant uint64_t & nb00,
  3469. constant uint64_t & nb01,
  3470. constant uint64_t & nb02,
  3471. constant int64_t & ne10,
  3472. constant int64_t & ne11,
  3473. constant int64_t & ne12,
  3474. constant uint64_t & nb10,
  3475. constant uint64_t & nb11,
  3476. constant uint64_t & nb12,
  3477. constant int64_t & ne0,
  3478. constant int64_t & ne1,
  3479. constant uint & r2,
  3480. constant uint & r3,
  3481. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3482. uint3 tgpig[[threadgroup_position_in_grid]],
  3483. uint tiisg[[thread_index_in_simdgroup]],
  3484. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3485. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3486. }
  3487. void kernel_mul_mv_iq2_xs_f32_impl(
  3488. device const void * src0,
  3489. device const float * src1,
  3490. device float * dst,
  3491. constant int64_t & ne00,
  3492. constant int64_t & ne01,
  3493. constant int64_t & ne02,
  3494. constant int64_t & ne10,
  3495. constant int64_t & ne12,
  3496. constant int64_t & ne0,
  3497. constant int64_t & ne1,
  3498. constant uint & r2,
  3499. constant uint & r3,
  3500. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3501. uint3 tgpig[[threadgroup_position_in_grid]],
  3502. uint tiisg[[thread_index_in_simdgroup]],
  3503. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3504. const int nb = ne00/QK_K;
  3505. const int r0 = tgpig.x;
  3506. const int r1 = tgpig.y;
  3507. const int im = tgpig.z;
  3508. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3509. const int ib_row = first_row * nb;
  3510. const uint i12 = im%ne12;
  3511. const uint i13 = im/ne12;
  3512. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3513. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3514. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3515. float yl[32];
  3516. float sumf[N_DST]={0.f}, all_sum;
  3517. const int nb32 = nb * (QK_K / 32);
  3518. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3519. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3520. {
  3521. int nval = 8;
  3522. int pos = (32*sgitg + tiisg)*nval;
  3523. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3524. nval = 2;
  3525. pos = (32*sgitg + tiisg)*nval;
  3526. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3527. threadgroup_barrier(mem_flags::mem_threadgroup);
  3528. }
  3529. #if QK_K == 256
  3530. const int ix = tiisg;
  3531. device const float * y4 = y + 32 * ix;
  3532. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3533. for (int i = 0; i < 32; ++i) {
  3534. yl[i] = y4[i];
  3535. }
  3536. const int ibl = ib32 / (QK_K / 32);
  3537. const int ib = ib32 % (QK_K / 32);
  3538. device const block_iq2_xs * xr = x + ibl;
  3539. device const uint16_t * q2 = xr->qs + 4 * ib;
  3540. device const uint8_t * sc = xr->scales + ib;
  3541. device const half * dh = &xr->d;
  3542. for (int row = 0; row < N_DST; row++) {
  3543. const float db = dh[0];
  3544. const uint8_t ls1 = sc[0] & 0xf;
  3545. const uint8_t ls2 = sc[0] >> 4;
  3546. const float d1 = db * (0.5f + ls1);
  3547. const float d2 = db * (0.5f + ls2);
  3548. float sum1 = 0, sum2 = 0;
  3549. for (int l = 0; l < 2; ++l) {
  3550. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3551. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3552. for (int j = 0; j < 8; ++j) {
  3553. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3554. }
  3555. }
  3556. for (int l = 2; l < 4; ++l) {
  3557. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3558. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3559. for (int j = 0; j < 8; ++j) {
  3560. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3561. }
  3562. }
  3563. sumf[row] += d1 * sum1 + d2 * sum2;
  3564. dh += nb*sizeof(block_iq2_xs)/2;
  3565. q2 += nb*sizeof(block_iq2_xs)/2;
  3566. sc += nb*sizeof(block_iq2_xs);
  3567. }
  3568. y4 += 32 * 32;
  3569. }
  3570. #else
  3571. (void) x;
  3572. (void) y;
  3573. (void) yl;
  3574. (void) nb32;
  3575. #endif
  3576. for (int row = 0; row < N_DST; ++row) {
  3577. all_sum = simd_sum(sumf[row]);
  3578. if (tiisg == 0) {
  3579. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3580. }
  3581. }
  3582. }
  3583. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3584. kernel void kernel_mul_mv_iq2_xs_f32(
  3585. device const void * src0,
  3586. device const float * src1,
  3587. device float * dst,
  3588. constant int64_t & ne00,
  3589. constant int64_t & ne01,
  3590. constant int64_t & ne02,
  3591. constant uint64_t & nb00,
  3592. constant uint64_t & nb01,
  3593. constant uint64_t & nb02,
  3594. constant int64_t & ne10,
  3595. constant int64_t & ne11,
  3596. constant int64_t & ne12,
  3597. constant uint64_t & nb10,
  3598. constant uint64_t & nb11,
  3599. constant uint64_t & nb12,
  3600. constant int64_t & ne0,
  3601. constant int64_t & ne1,
  3602. constant uint & r2,
  3603. constant uint & r3,
  3604. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3605. uint3 tgpig[[threadgroup_position_in_grid]],
  3606. uint tiisg[[thread_index_in_simdgroup]],
  3607. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3608. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3609. }
  3610. void kernel_mul_mv_iq3_xxs_f32_impl(
  3611. device const void * src0,
  3612. device const float * src1,
  3613. device float * dst,
  3614. constant int64_t & ne00,
  3615. constant int64_t & ne01,
  3616. constant int64_t & ne02,
  3617. constant int64_t & ne10,
  3618. constant int64_t & ne12,
  3619. constant int64_t & ne0,
  3620. constant int64_t & ne1,
  3621. constant uint & r2,
  3622. constant uint & r3,
  3623. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3624. uint3 tgpig[[threadgroup_position_in_grid]],
  3625. uint tiisg[[thread_index_in_simdgroup]],
  3626. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3627. const int nb = ne00/QK_K;
  3628. const int r0 = tgpig.x;
  3629. const int r1 = tgpig.y;
  3630. const int im = tgpig.z;
  3631. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3632. const int ib_row = first_row * nb;
  3633. const uint i12 = im%ne12;
  3634. const uint i13 = im/ne12;
  3635. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3636. device const block_iq3_xxs * x = (device const block_iq3_xxs *) src0 + ib_row + offset0;
  3637. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3638. float yl[32];
  3639. float sumf[N_DST]={0.f}, all_sum;
  3640. const int nb32 = nb * (QK_K / 32);
  3641. threadgroup uint32_t * values = (threadgroup uint32_t *)shared_values;
  3642. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3643. {
  3644. int nval = 4;
  3645. int pos = (32*sgitg + tiisg)*nval;
  3646. for (int i = 0; i < nval; ++i) values[pos + i] = iq3xxs_grid[pos + i];
  3647. nval = 2;
  3648. pos = (32*sgitg + tiisg)*nval;
  3649. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3650. threadgroup_barrier(mem_flags::mem_threadgroup);
  3651. }
  3652. #if QK_K == 256
  3653. const int ix = tiisg;
  3654. device const float * y4 = y + 32 * ix;
  3655. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3656. for (int i = 0; i < 32; ++i) {
  3657. yl[i] = y4[i];
  3658. }
  3659. const int ibl = ib32 / (QK_K / 32);
  3660. const int ib = ib32 % (QK_K / 32);
  3661. device const block_iq3_xxs * xr = x + ibl;
  3662. device const uint8_t * q3 = xr->qs + 8 * ib;
  3663. device const uint16_t * gas = (device const uint16_t *)(xr->qs + QK_K/4) + 2 * ib;
  3664. device const half * dh = &xr->d;
  3665. for (int row = 0; row < N_DST; row++) {
  3666. const float db = dh[0];
  3667. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  3668. const float d = db * (0.5f + (aux32 >> 28));
  3669. float2 sum = {0};
  3670. for (int l = 0; l < 4; ++l) {
  3671. const threadgroup uint8_t * grid1 = (const threadgroup uint8_t *)(values + q3[2*l+0]);
  3672. const threadgroup uint8_t * grid2 = (const threadgroup uint8_t *)(values + q3[2*l+1]);
  3673. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3674. for (int j = 0; j < 4; ++j) {
  3675. sum[0] += yl[8*l + j + 0] * grid1[j] * (signs & kmask_iq2xs[j+0] ? -1.f : 1.f);
  3676. sum[1] += yl[8*l + j + 4] * grid2[j] * (signs & kmask_iq2xs[j+4] ? -1.f : 1.f);
  3677. }
  3678. }
  3679. sumf[row] += d * (sum[0] + sum[1]);
  3680. dh += nb*sizeof(block_iq3_xxs)/2;
  3681. q3 += nb*sizeof(block_iq3_xxs);
  3682. gas += nb*sizeof(block_iq3_xxs)/2;
  3683. }
  3684. y4 += 32 * 32;
  3685. }
  3686. #else
  3687. (void) x;
  3688. (void) y;
  3689. (void) yl;
  3690. (void) nb32;
  3691. #endif
  3692. for (int row = 0; row < N_DST; ++row) {
  3693. all_sum = simd_sum(sumf[row]);
  3694. if (tiisg == 0) {
  3695. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.5f;
  3696. }
  3697. }
  3698. }
  3699. [[host_name("kernel_mul_mv_iq3_xxs_f32")]]
  3700. kernel void kernel_mul_mv_iq3_xxs_f32(
  3701. device const void * src0,
  3702. device const float * src1,
  3703. device float * dst,
  3704. constant int64_t & ne00,
  3705. constant int64_t & ne01,
  3706. constant int64_t & ne02,
  3707. constant uint64_t & nb00,
  3708. constant uint64_t & nb01,
  3709. constant uint64_t & nb02,
  3710. constant int64_t & ne10,
  3711. constant int64_t & ne11,
  3712. constant int64_t & ne12,
  3713. constant uint64_t & nb10,
  3714. constant uint64_t & nb11,
  3715. constant uint64_t & nb12,
  3716. constant int64_t & ne0,
  3717. constant int64_t & ne1,
  3718. constant uint & r2,
  3719. constant uint & r3,
  3720. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3721. uint3 tgpig[[threadgroup_position_in_grid]],
  3722. uint tiisg[[thread_index_in_simdgroup]],
  3723. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3724. kernel_mul_mv_iq3_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3725. }
  3726. void kernel_mul_mv_iq1_s_f32_impl(
  3727. device const void * src0,
  3728. device const float * src1,
  3729. device float * dst,
  3730. constant int64_t & ne00,
  3731. constant int64_t & ne01,
  3732. constant int64_t & ne02,
  3733. constant int64_t & ne10,
  3734. constant int64_t & ne12,
  3735. constant int64_t & ne0,
  3736. constant int64_t & ne1,
  3737. constant uint & r2,
  3738. constant uint & r3,
  3739. uint3 tgpig[[threadgroup_position_in_grid]],
  3740. uint tiisg[[thread_index_in_simdgroup]],
  3741. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3742. const int nb = ne00/QK_K;
  3743. const int r0 = tgpig.x;
  3744. const int r1 = tgpig.y;
  3745. const int im = tgpig.z;
  3746. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3747. const int ib_row = first_row * nb;
  3748. const uint i12 = im%ne12;
  3749. const uint i13 = im/ne12;
  3750. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3751. device const block_iq1_s * x = (device const block_iq1_s *) src0 + ib_row + offset0;
  3752. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3753. float yl[16];
  3754. float sumf[N_DST]={0.f}, all_sum;
  3755. const int nb32 = nb * (QK_K / 32);
  3756. #if QK_K == 256
  3757. const int ix = tiisg/2;
  3758. const int il = tiisg%2;
  3759. device const float * y4 = y + 32 * ix + 16 * il;
  3760. for (int ib32 = ix; ib32 < nb32; ib32 += 16) {
  3761. for (int i = 0; i < 16; ++i) {
  3762. yl[i] = y4[i];
  3763. }
  3764. const int ibl = ib32 / (QK_K / 32);
  3765. const int ib = ib32 % (QK_K / 32);
  3766. device const block_iq1_s * xr = x + ibl;
  3767. device const uint8_t * qs = xr->qs + 4 * ib + 2 * il;
  3768. device const uint8_t * sc = xr->scales + 2 * ib + il;
  3769. device const half * dh = &xr->d;
  3770. for (int row = 0; row < N_DST; row++) {
  3771. constant int8_t * grid1 = (constant int8_t *)(iq1s_grid + (qs[0] | ((sc[0] & 0x08) << 5)));
  3772. constant int8_t * grid2 = (constant int8_t *)(iq1s_grid + (qs[1] | ((sc[0] & 0x80) << 1)));
  3773. float2 sum = {0};
  3774. for (int j = 0; j < 8; ++j) {
  3775. sum[0] += yl[j+ 0] * grid1[j];
  3776. sum[1] += yl[j+ 8] * grid2[j];
  3777. }
  3778. sumf[row] += (float)dh[0] * (sum[0] * (2*(sc[0] & 7) + 1) + sum[1] * (2*((sc[0] >> 4) & 7) + 1));
  3779. dh += nb*sizeof(block_iq1_s)/2;
  3780. qs += nb*sizeof(block_iq1_s);
  3781. sc += nb*sizeof(block_iq1_s);
  3782. }
  3783. y4 += 16 * 32;
  3784. }
  3785. #else
  3786. (void) x;
  3787. (void) y;
  3788. (void) yl;
  3789. (void) nb32;
  3790. #endif
  3791. for (int row = 0; row < N_DST; ++row) {
  3792. all_sum = simd_sum(sumf[row]);
  3793. if (tiisg == 0) {
  3794. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  3795. }
  3796. }
  3797. }
  3798. [[host_name("kernel_mul_mv_iq1_s_f32")]]
  3799. kernel void kernel_mul_mv_iq1_s_f32(
  3800. device const void * src0,
  3801. device const float * src1,
  3802. device float * dst,
  3803. constant int64_t & ne00,
  3804. constant int64_t & ne01,
  3805. constant int64_t & ne02,
  3806. constant uint64_t & nb00,
  3807. constant uint64_t & nb01,
  3808. constant uint64_t & nb02,
  3809. constant int64_t & ne10,
  3810. constant int64_t & ne11,
  3811. constant int64_t & ne12,
  3812. constant uint64_t & nb10,
  3813. constant uint64_t & nb11,
  3814. constant uint64_t & nb12,
  3815. constant int64_t & ne0,
  3816. constant int64_t & ne1,
  3817. constant uint & r2,
  3818. constant uint & r3,
  3819. uint3 tgpig[[threadgroup_position_in_grid]],
  3820. uint tiisg[[thread_index_in_simdgroup]],
  3821. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3822. kernel_mul_mv_iq1_s_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  3823. }
  3824. //============================= templates and their specializations =============================
  3825. // NOTE: this is not dequantizing - we are simply fitting the template
  3826. template <typename type4x4>
  3827. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  3828. float4x4 temp = *(((device float4x4 *)src));
  3829. for (int i = 0; i < 16; i++){
  3830. reg[i/4][i%4] = temp[i/4][i%4];
  3831. }
  3832. }
  3833. template <typename type4x4>
  3834. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  3835. half4x4 temp = *(((device half4x4 *)src));
  3836. for (int i = 0; i < 16; i++){
  3837. reg[i/4][i%4] = temp[i/4][i%4];
  3838. }
  3839. }
  3840. template <typename type4x4>
  3841. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  3842. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  3843. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3844. const float d2 = d1 / 256.f;
  3845. const float md = -8.h * xb->d;
  3846. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3847. const ushort mask1 = mask0 << 8;
  3848. for (int i=0;i<8;i++) {
  3849. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  3850. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  3851. }
  3852. }
  3853. template <typename type4x4>
  3854. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  3855. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  3856. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3857. const float d2 = d1 / 256.f;
  3858. const float m = xb->m;
  3859. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3860. const ushort mask1 = mask0 << 8;
  3861. for (int i=0;i<8;i++) {
  3862. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  3863. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  3864. }
  3865. }
  3866. template <typename type4x4>
  3867. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  3868. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  3869. const float d = xb->d;
  3870. const float md = -16.h * xb->d;
  3871. const ushort mask = il ? 0x00F0 : 0x000F;
  3872. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3873. const int x_mv = il ? 4 : 0;
  3874. const int gh_mv = il ? 12 : 0;
  3875. const int gh_bk = il ? 0 : 4;
  3876. for (int i = 0; i < 8; i++) {
  3877. // extract the 5-th bits for x0 and x1
  3878. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3879. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3880. // combine the 4-bits from qs with the 5th bit
  3881. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3882. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3883. reg[i/2][2*(i%2)+0] = d * x0 + md;
  3884. reg[i/2][2*(i%2)+1] = d * x1 + md;
  3885. }
  3886. }
  3887. template <typename type4x4>
  3888. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  3889. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  3890. const float d = xb->d;
  3891. const float m = xb->m;
  3892. const ushort mask = il ? 0x00F0 : 0x000F;
  3893. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3894. const int x_mv = il ? 4 : 0;
  3895. const int gh_mv = il ? 12 : 0;
  3896. const int gh_bk = il ? 0 : 4;
  3897. for (int i = 0; i < 8; i++) {
  3898. // extract the 5-th bits for x0 and x1
  3899. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3900. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3901. // combine the 4-bits from qs with the 5th bit
  3902. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3903. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3904. reg[i/2][2*(i%2)+0] = d * x0 + m;
  3905. reg[i/2][2*(i%2)+1] = d * x1 + m;
  3906. }
  3907. }
  3908. template <typename type4x4>
  3909. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  3910. device const int8_t * qs = ((device const int8_t *)xb->qs);
  3911. const half d = xb->d;
  3912. for (int i = 0; i < 16; i++) {
  3913. reg[i/4][i%4] = (qs[i + 16*il] * d);
  3914. }
  3915. }
  3916. template <typename type4x4>
  3917. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  3918. const float d = xb->d;
  3919. const float min = xb->dmin;
  3920. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3921. float dl, ml;
  3922. uint8_t sc = xb->scales[il];
  3923. #if QK_K == 256
  3924. q = q + 32*(il/8) + 16*(il&1);
  3925. il = (il/2)%4;
  3926. #endif
  3927. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3928. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3929. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  3930. for (int i = 0; i < 16; ++i) {
  3931. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3932. }
  3933. }
  3934. template <typename type4x4>
  3935. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  3936. const half d_all = xb->d;
  3937. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3938. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  3939. device const int8_t * scales = (device const int8_t *)xb->scales;
  3940. #if QK_K == 256
  3941. q = q + 32 * (il/8) + 16 * (il&1);
  3942. h = h + 16 * (il&1);
  3943. uint8_t m = 1 << (il/2);
  3944. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  3945. ((il/4)>0 ? 12 : 3);
  3946. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  3947. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  3948. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  3949. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  3950. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  3951. const float ml = 4.f * dl;
  3952. il = (il/2) & 3;
  3953. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3954. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3955. dl *= coef;
  3956. for (int i = 0; i < 16; ++i) {
  3957. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  3958. }
  3959. #else
  3960. float kcoef = il&1 ? 1.f/16.f : 1.f;
  3961. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  3962. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  3963. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3964. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3965. uint8_t m = 1<<(il*2);
  3966. for (int i = 0; i < 16; ++i) {
  3967. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  3968. }
  3969. #endif
  3970. }
  3971. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  3972. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  3973. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  3974. }
  3975. template <typename type4x4>
  3976. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  3977. device const uchar * q = xb->qs;
  3978. #if QK_K == 256
  3979. short is = (il/4) * 2;
  3980. q = q + (il/4) * 32 + 16 * (il&1);
  3981. il = il & 3;
  3982. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3983. const float d = il < 2 ? xb->d : xb->d / 16.h;
  3984. const float min = xb->dmin;
  3985. const float dl = d * sc[0];
  3986. const float ml = min * sc[1];
  3987. #else
  3988. (void) get_scale_min_k4_just2;
  3989. q = q + 16 * (il&1);
  3990. device const uint8_t * s = xb->scales;
  3991. device const half2 * dh = (device const half2 *)xb->d;
  3992. const float2 d = (float2)dh[0];
  3993. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  3994. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  3995. #endif
  3996. const ushort mask = il<2 ? 0x0F : 0xF0;
  3997. for (int i = 0; i < 16; ++i) {
  3998. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3999. }
  4000. }
  4001. template <typename type4x4>
  4002. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  4003. device const uint8_t * q = xb->qs;
  4004. device const uint8_t * qh = xb->qh;
  4005. #if QK_K == 256
  4006. short is = (il/4) * 2;
  4007. q = q + 32 * (il/4) + 16 * (il&1);
  4008. qh = qh + 16 * (il&1);
  4009. uint8_t ul = 1 << (il/2);
  4010. il = il & 3;
  4011. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  4012. const float d = il < 2 ? xb->d : xb->d / 16.f;
  4013. const float min = xb->dmin;
  4014. const float dl = d * sc[0];
  4015. const float ml = min * sc[1];
  4016. const ushort mask = il<2 ? 0x0F : 0xF0;
  4017. const float qh_val = il<2 ? 16.f : 256.f;
  4018. for (int i = 0; i < 16; ++i) {
  4019. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  4020. }
  4021. #else
  4022. q = q + 16 * (il&1);
  4023. device const int8_t * s = xb->scales;
  4024. const float dl = xb->d * s[il];
  4025. uint8_t m = 1<<(il*2);
  4026. const float coef = il<2 ? 1.f : 1.f/16.f;
  4027. const ushort mask = il<2 ? 0x0F : 0xF0;
  4028. for (int i = 0; i < 16; ++i) {
  4029. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  4030. }
  4031. #endif
  4032. }
  4033. template <typename type4x4>
  4034. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  4035. const half d_all = xb->d;
  4036. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  4037. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  4038. device const int8_t * scales = (device const int8_t *)xb->scales;
  4039. #if QK_K == 256
  4040. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  4041. qh = qh + 32*(il/8) + 16*(il&1);
  4042. float sc = scales[(il%2) + 2 * ((il/2))];
  4043. il = (il/2) & 3;
  4044. #else
  4045. ql = ql + 16 * (il&1);
  4046. float sc = scales[il];
  4047. #endif
  4048. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  4049. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  4050. const float coef = il>1 ? 1.f/16.f : 1.f;
  4051. const float ml = d_all * sc * 32.f;
  4052. const float dl = d_all * sc * coef;
  4053. for (int i = 0; i < 16; ++i) {
  4054. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  4055. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  4056. reg[i/4][i%4] = dl * q - ml;
  4057. }
  4058. }
  4059. template <typename type4x4>
  4060. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  4061. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4062. const float d = xb->d;
  4063. const int ib32 = il/2;
  4064. il = il%2;
  4065. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4066. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  4067. device const uint16_t * q2 = xb->qs + 4*ib32;
  4068. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  4069. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  4070. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  4071. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  4072. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  4073. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  4074. for (int i = 0; i < 8; ++i) {
  4075. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4076. }
  4077. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  4078. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  4079. for (int i = 0; i < 8; ++i) {
  4080. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4081. }
  4082. }
  4083. template <typename type4x4>
  4084. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  4085. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4086. const float d = xb->d;
  4087. const int ib32 = il/2;
  4088. il = il%2;
  4089. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4090. device const uint16_t * q2 = xb->qs + 4*ib32;
  4091. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  4092. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  4093. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  4094. for (int i = 0; i < 8; ++i) {
  4095. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4096. }
  4097. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  4098. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  4099. for (int i = 0; i < 8; ++i) {
  4100. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  4101. }
  4102. }
  4103. template <typename type4x4>
  4104. void dequantize_iq3_xxs(device const block_iq3_xxs * xb, short il, thread type4x4 & reg) {
  4105. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4106. const float d = xb->d;
  4107. const int ib32 = il/2;
  4108. il = il%2;
  4109. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  4110. device const uint8_t * q3 = xb->qs + 8*ib32;
  4111. device const uint16_t * gas = (device const uint16_t *)(xb->qs + QK_K/4) + 2*ib32;
  4112. const uint32_t aux32 = gas[0] | (gas[1] << 16);
  4113. const float dl = d * (0.5f + (aux32 >> 28)) * 0.5f;
  4114. constant uint8_t * grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+0]);
  4115. constant uint8_t * grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+1]);
  4116. uint8_t signs = ksigns_iq2xs[(aux32 >> 14*il) & 127];
  4117. for (int i = 0; i < 4; ++i) {
  4118. reg[0][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4119. reg[1][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4120. }
  4121. grid1 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+2]);
  4122. grid2 = (constant uint8_t *)(iq3xxs_grid + q3[4*il+3]);
  4123. signs = ksigns_iq2xs[(aux32 >> (14*il+7)) & 127];
  4124. for (int i = 0; i < 4; ++i) {
  4125. reg[2][i] = dl * grid1[i] * (signs & kmask_iq2xs[i+0] ? -1.f : 1.f);
  4126. reg[3][i] = dl * grid2[i] * (signs & kmask_iq2xs[i+4] ? -1.f : 1.f);
  4127. }
  4128. }
  4129. template <typename type4x4>
  4130. void dequantize_iq1_s(device const block_iq1_s * xb, short il, thread type4x4 & reg) {
  4131. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  4132. const float d = xb->d;
  4133. device const uint8_t * qs = xb->qs + 2*il;
  4134. device const uint8_t * sc = xb->scales + il;
  4135. const float dl1 = d * (2*(sc[0] & 7) + 1);
  4136. const float dl2 = d * (2*((sc[0] >> 4) & 7) + 1);
  4137. constant int8_t * grid1 = (constant int8_t *)(iq1s_grid + (qs[0] | ((sc[0] & 0x08) << 5)));
  4138. constant int8_t * grid2 = (constant int8_t *)(iq1s_grid + (qs[1] | ((sc[0] & 0x80) << 1)));
  4139. for (int i = 0; i < 8; ++i) {
  4140. reg[i/4+0][i%4] = dl1 * grid1[i];
  4141. reg[i/4+2][i%4] = dl2 * grid2[i];
  4142. }
  4143. }
  4144. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  4145. kernel void kernel_get_rows(
  4146. device const void * src0,
  4147. device const char * src1,
  4148. device float * dst,
  4149. constant int64_t & ne00,
  4150. constant uint64_t & nb01,
  4151. constant uint64_t & nb02,
  4152. constant int64_t & ne10,
  4153. constant uint64_t & nb10,
  4154. constant uint64_t & nb11,
  4155. constant uint64_t & nb1,
  4156. constant uint64_t & nb2,
  4157. uint3 tgpig[[threadgroup_position_in_grid]],
  4158. uint tiitg[[thread_index_in_threadgroup]],
  4159. uint3 tptg [[threads_per_threadgroup]]) {
  4160. //const int64_t i = tgpig;
  4161. //const int64_t r = ((device int32_t *) src1)[i];
  4162. const int64_t i10 = tgpig.x;
  4163. const int64_t i11 = tgpig.y;
  4164. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4165. const int64_t i02 = i11;
  4166. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  4167. float4x4 temp;
  4168. dequantize_func(
  4169. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  4170. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  4171. }
  4172. }
  4173. kernel void kernel_get_rows_f32(
  4174. device const void * src0,
  4175. device const char * src1,
  4176. device float * dst,
  4177. constant int64_t & ne00,
  4178. constant uint64_t & nb01,
  4179. constant uint64_t & nb02,
  4180. constant int64_t & ne10,
  4181. constant uint64_t & nb10,
  4182. constant uint64_t & nb11,
  4183. constant uint64_t & nb1,
  4184. constant uint64_t & nb2,
  4185. uint3 tgpig[[threadgroup_position_in_grid]],
  4186. uint tiitg[[thread_index_in_threadgroup]],
  4187. uint3 tptg [[threads_per_threadgroup]]) {
  4188. const int64_t i10 = tgpig.x;
  4189. const int64_t i11 = tgpig.y;
  4190. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4191. const int64_t i02 = i11;
  4192. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4193. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4194. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4195. }
  4196. }
  4197. kernel void kernel_get_rows_f16(
  4198. device const void * src0,
  4199. device const char * src1,
  4200. device float * dst,
  4201. constant int64_t & ne00,
  4202. constant uint64_t & nb01,
  4203. constant uint64_t & nb02,
  4204. constant int64_t & ne10,
  4205. constant uint64_t & nb10,
  4206. constant uint64_t & nb11,
  4207. constant uint64_t & nb1,
  4208. constant uint64_t & nb2,
  4209. uint3 tgpig[[threadgroup_position_in_grid]],
  4210. uint tiitg[[thread_index_in_threadgroup]],
  4211. uint3 tptg [[threads_per_threadgroup]]) {
  4212. const int64_t i10 = tgpig.x;
  4213. const int64_t i11 = tgpig.y;
  4214. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4215. const int64_t i02 = i11;
  4216. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4217. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4218. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4219. }
  4220. }
  4221. kernel void kernel_get_rows_i32(
  4222. device const void * src0,
  4223. device const char * src1,
  4224. device int32_t * dst,
  4225. constant int64_t & ne00,
  4226. constant uint64_t & nb01,
  4227. constant uint64_t & nb02,
  4228. constant int64_t & ne10,
  4229. constant uint64_t & nb10,
  4230. constant uint64_t & nb11,
  4231. constant uint64_t & nb1,
  4232. constant uint64_t & nb2,
  4233. uint3 tgpig[[threadgroup_position_in_grid]],
  4234. uint tiitg[[thread_index_in_threadgroup]],
  4235. uint3 tptg [[threads_per_threadgroup]]) {
  4236. const int64_t i10 = tgpig.x;
  4237. const int64_t i11 = tgpig.y;
  4238. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  4239. const int64_t i02 = i11;
  4240. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  4241. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  4242. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  4243. }
  4244. }
  4245. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  4246. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  4247. #define BLOCK_SIZE_K 32
  4248. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  4249. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  4250. #define THREAD_PER_BLOCK 128
  4251. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  4252. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  4253. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  4254. #define SG_MAT_ROW 8
  4255. // each block_q contains 16*nl weights
  4256. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4257. void kernel_mul_mm_impl(device const uchar * src0,
  4258. device const uchar * src1,
  4259. device float * dst,
  4260. constant int64_t & ne00,
  4261. constant int64_t & ne02,
  4262. constant uint64_t & nb01,
  4263. constant uint64_t & nb02,
  4264. constant int64_t & ne12,
  4265. constant uint64_t & nb10,
  4266. constant uint64_t & nb11,
  4267. constant uint64_t & nb12,
  4268. constant int64_t & ne0,
  4269. constant int64_t & ne1,
  4270. constant uint & r2,
  4271. constant uint & r3,
  4272. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4273. uint3 tgpig[[threadgroup_position_in_grid]],
  4274. uint tiitg[[thread_index_in_threadgroup]],
  4275. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4276. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4277. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4278. const uint r0 = tgpig.y;
  4279. const uint r1 = tgpig.x;
  4280. const uint im = tgpig.z;
  4281. // if this block is of 64x32 shape or smaller
  4282. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4283. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4284. // a thread shouldn't load data outside of the matrix
  4285. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4286. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4287. simdgroup_half8x8 ma[4];
  4288. simdgroup_float8x8 mb[2];
  4289. simdgroup_float8x8 c_res[8];
  4290. for (int i = 0; i < 8; i++){
  4291. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4292. }
  4293. short il = (tiitg % THREAD_PER_ROW);
  4294. const uint i12 = im%ne12;
  4295. const uint i13 = im/ne12;
  4296. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4297. ushort offset1 = il/nl;
  4298. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4299. device const float * y = (device const float *)(src1
  4300. + nb12 * im
  4301. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  4302. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4303. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4304. // load data and store to threadgroup memory
  4305. half4x4 temp_a;
  4306. dequantize_func(x, il, temp_a);
  4307. threadgroup_barrier(mem_flags::mem_threadgroup);
  4308. #pragma unroll(16)
  4309. for (int i = 0; i < 16; i++) {
  4310. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4311. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4312. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4313. }
  4314. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4315. il = (il + 2 < nl) ? il + 2 : il % 2;
  4316. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4317. y += BLOCK_SIZE_K;
  4318. threadgroup_barrier(mem_flags::mem_threadgroup);
  4319. // load matrices from threadgroup memory and conduct outer products
  4320. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4321. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4322. #pragma unroll(4)
  4323. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4324. #pragma unroll(4)
  4325. for (int i = 0; i < 4; i++) {
  4326. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4327. }
  4328. simdgroup_barrier(mem_flags::mem_none);
  4329. #pragma unroll(2)
  4330. for (int i = 0; i < 2; i++) {
  4331. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4332. }
  4333. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4334. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4335. #pragma unroll(8)
  4336. for (int i = 0; i < 8; i++){
  4337. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4338. }
  4339. }
  4340. }
  4341. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  4342. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  4343. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  4344. for (int i = 0; i < 8; i++) {
  4345. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  4346. }
  4347. } else {
  4348. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  4349. threadgroup_barrier(mem_flags::mem_threadgroup);
  4350. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4351. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4352. for (int i = 0; i < 8; i++) {
  4353. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4354. }
  4355. threadgroup_barrier(mem_flags::mem_threadgroup);
  4356. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  4357. if (sgitg == 0) {
  4358. for (int i = 0; i < n_rows; i++) {
  4359. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4360. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4361. }
  4362. }
  4363. }
  4364. }
  4365. }
  4366. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  4367. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4368. void kernel_mul_mm_id_impl(
  4369. device const uchar * src0,
  4370. device const uchar * src1,
  4371. thread short * src1ids,
  4372. device float * dst,
  4373. constant int64_t & ne00,
  4374. constant int64_t & ne02,
  4375. constant uint64_t & nb01,
  4376. constant uint64_t & nb02,
  4377. constant int64_t & ne12,
  4378. constant uint64_t & nb10,
  4379. constant uint64_t & nb11,
  4380. constant uint64_t & nb12,
  4381. constant int64_t & ne0,
  4382. int64_t ne1,
  4383. constant uint & r2,
  4384. constant uint & r3,
  4385. threadgroup uchar * shared_memory,
  4386. uint3 tgpig[[threadgroup_position_in_grid]],
  4387. uint tiitg[[thread_index_in_threadgroup]],
  4388. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4389. threadgroup half * sa = (threadgroup half *)(shared_memory);
  4390. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  4391. const uint r0 = tgpig.y;
  4392. const uint r1 = tgpig.x;
  4393. const uint im = tgpig.z;
  4394. if (r1 * BLOCK_SIZE_N >= ne1) return;
  4395. // if this block is of 64x32 shape or smaller
  4396. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  4397. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  4398. // a thread shouldn't load data outside of the matrix
  4399. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  4400. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  4401. simdgroup_half8x8 ma[4];
  4402. simdgroup_float8x8 mb[2];
  4403. simdgroup_float8x8 c_res[8];
  4404. for (int i = 0; i < 8; i++){
  4405. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  4406. }
  4407. short il = (tiitg % THREAD_PER_ROW);
  4408. const uint i12 = im%ne12;
  4409. const uint i13 = im/ne12;
  4410. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  4411. ushort offset1 = il/nl;
  4412. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  4413. device const float * y = (device const float *)(src1
  4414. + nb12 * im
  4415. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  4416. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  4417. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  4418. // load data and store to threadgroup memory
  4419. half4x4 temp_a;
  4420. dequantize_func(x, il, temp_a);
  4421. threadgroup_barrier(mem_flags::mem_threadgroup);
  4422. for (int i = 0; i < 16; i++) {
  4423. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  4424. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  4425. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  4426. }
  4427. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  4428. il = (il + 2 < nl) ? il + 2 : il % 2;
  4429. x = (il < 2) ? x + (2+nl-1)/nl : x;
  4430. y += BLOCK_SIZE_K;
  4431. threadgroup_barrier(mem_flags::mem_threadgroup);
  4432. // load matrices from threadgroup memory and conduct outer products
  4433. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  4434. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  4435. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  4436. for (int i = 0; i < 4; i++) {
  4437. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  4438. }
  4439. simdgroup_barrier(mem_flags::mem_none);
  4440. for (int i = 0; i < 2; i++) {
  4441. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  4442. }
  4443. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  4444. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  4445. for (int i = 0; i < 8; i++){
  4446. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  4447. }
  4448. }
  4449. }
  4450. {
  4451. threadgroup_barrier(mem_flags::mem_threadgroup);
  4452. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  4453. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  4454. for (int i = 0; i < 8; i++) {
  4455. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  4456. }
  4457. threadgroup_barrier(mem_flags::mem_threadgroup);
  4458. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  4459. if (sgitg == 0) {
  4460. for (int i = 0; i < n_rows; i++) {
  4461. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  4462. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  4463. }
  4464. }
  4465. }
  4466. }
  4467. }
  4468. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4469. kernel void kernel_mul_mm(device const uchar * src0,
  4470. device const uchar * src1,
  4471. device float * dst,
  4472. constant int64_t & ne00,
  4473. constant int64_t & ne02,
  4474. constant uint64_t & nb01,
  4475. constant uint64_t & nb02,
  4476. constant int64_t & ne12,
  4477. constant uint64_t & nb10,
  4478. constant uint64_t & nb11,
  4479. constant uint64_t & nb12,
  4480. constant int64_t & ne0,
  4481. constant int64_t & ne1,
  4482. constant uint & r2,
  4483. constant uint & r3,
  4484. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4485. uint3 tgpig[[threadgroup_position_in_grid]],
  4486. uint tiitg[[thread_index_in_threadgroup]],
  4487. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4488. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4489. src0,
  4490. src1,
  4491. dst,
  4492. ne00,
  4493. ne02,
  4494. nb01,
  4495. nb02,
  4496. ne12,
  4497. nb10,
  4498. nb11,
  4499. nb12,
  4500. ne0,
  4501. ne1,
  4502. r2,
  4503. r3,
  4504. shared_memory,
  4505. tgpig,
  4506. tiitg,
  4507. sgitg);
  4508. }
  4509. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4510. kernel void kernel_mul_mm_id(
  4511. device const uchar * ids,
  4512. device const uchar * src1,
  4513. device float * dst,
  4514. constant uint64_t & nbi1,
  4515. constant int64_t & ne00,
  4516. constant int64_t & ne02,
  4517. constant uint64_t & nb01,
  4518. constant uint64_t & nb02,
  4519. constant int64_t & ne12,
  4520. constant int64_t & ne13,
  4521. constant uint64_t & nb10,
  4522. constant uint64_t & nb11,
  4523. constant uint64_t & nb12,
  4524. constant int64_t & ne0,
  4525. constant int64_t & ne1,
  4526. constant uint64_t & nb1,
  4527. constant uint & r2,
  4528. constant uint & r3,
  4529. constant int & idx,
  4530. device const uchar * src00,
  4531. device const uchar * src01,
  4532. device const uchar * src02,
  4533. device const uchar * src03,
  4534. device const uchar * src04,
  4535. device const uchar * src05,
  4536. device const uchar * src06,
  4537. device const uchar * src07,
  4538. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4539. uint3 tgpig[[threadgroup_position_in_grid]],
  4540. uint tiitg[[thread_index_in_threadgroup]],
  4541. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4542. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4543. // expert id
  4544. const int32_t id = tgpig.z/(ne12*ne13);
  4545. tgpig.z = tgpig.z%(ne12*ne13);
  4546. // row indices of src1 for expert id
  4547. int64_t _ne1 = 0;
  4548. short src1ids[512];
  4549. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4550. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4551. src1ids[_ne1++] = i1;
  4552. }
  4553. }
  4554. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4555. src0s[id],
  4556. src1,
  4557. src1ids,
  4558. dst,
  4559. ne00,
  4560. ne02,
  4561. nb01,
  4562. nb02,
  4563. ne12,
  4564. nb10,
  4565. nb11,
  4566. nb12,
  4567. ne0,
  4568. _ne1,
  4569. r2,
  4570. r3,
  4571. shared_memory,
  4572. tgpig,
  4573. tiitg,
  4574. sgitg);
  4575. }
  4576. #if QK_K == 256
  4577. #define QK_NL 16
  4578. #else
  4579. #define QK_NL 4
  4580. #endif
  4581. //
  4582. // get rows
  4583. //
  4584. typedef void (get_rows_t)(
  4585. device const void * src0,
  4586. device const char * src1,
  4587. device float * dst,
  4588. constant int64_t & ne00,
  4589. constant uint64_t & nb01,
  4590. constant uint64_t & nb02,
  4591. constant int64_t & ne10,
  4592. constant uint64_t & nb10,
  4593. constant uint64_t & nb11,
  4594. constant uint64_t & nb1,
  4595. constant uint64_t & nb2,
  4596. uint3, uint, uint3);
  4597. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4598. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4599. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4600. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4601. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4602. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4603. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4604. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4605. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4606. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4607. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4608. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4609. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4610. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4611. template [[host_name("kernel_get_rows_iq3_xxs")]] kernel get_rows_t kernel_get_rows<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4612. template [[host_name("kernel_get_rows_iq1_s")]] kernel get_rows_t kernel_get_rows<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4613. //
  4614. // matrix-matrix multiplication
  4615. //
  4616. typedef void (mat_mm_t)(
  4617. device const uchar * src0,
  4618. device const uchar * src1,
  4619. device float * dst,
  4620. constant int64_t & ne00,
  4621. constant int64_t & ne02,
  4622. constant uint64_t & nb01,
  4623. constant uint64_t & nb02,
  4624. constant int64_t & ne12,
  4625. constant uint64_t & nb10,
  4626. constant uint64_t & nb11,
  4627. constant uint64_t & nb12,
  4628. constant int64_t & ne0,
  4629. constant int64_t & ne1,
  4630. constant uint & r2,
  4631. constant uint & r3,
  4632. threadgroup uchar *,
  4633. uint3, uint, uint);
  4634. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  4635. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  4636. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  4637. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  4638. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  4639. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  4640. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  4641. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  4642. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  4643. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  4644. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  4645. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  4646. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4647. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4648. template [[host_name("kernel_mul_mm_iq3_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4649. template [[host_name("kernel_mul_mm_iq1_s_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4650. //
  4651. // indirect matrix-matrix multiplication
  4652. //
  4653. typedef void (mat_mm_id_t)(
  4654. device const uchar * ids,
  4655. device const uchar * src1,
  4656. device float * dst,
  4657. constant uint64_t & nbi1,
  4658. constant int64_t & ne00,
  4659. constant int64_t & ne02,
  4660. constant uint64_t & nb01,
  4661. constant uint64_t & nb02,
  4662. constant int64_t & ne12,
  4663. constant int64_t & ne13,
  4664. constant uint64_t & nb10,
  4665. constant uint64_t & nb11,
  4666. constant uint64_t & nb12,
  4667. constant int64_t & ne0,
  4668. constant int64_t & ne1,
  4669. constant uint64_t & nb1,
  4670. constant uint & r2,
  4671. constant uint & r3,
  4672. constant int & idx,
  4673. device const uchar * src00,
  4674. device const uchar * src01,
  4675. device const uchar * src02,
  4676. device const uchar * src03,
  4677. device const uchar * src04,
  4678. device const uchar * src05,
  4679. device const uchar * src06,
  4680. device const uchar * src07,
  4681. threadgroup uchar *,
  4682. uint3, uint, uint);
  4683. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  4684. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  4685. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  4686. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  4687. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  4688. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  4689. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  4690. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  4691. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  4692. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  4693. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  4694. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  4695. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4696. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4697. template [[host_name("kernel_mul_mm_id_iq3_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq3_xxs, QK_NL, dequantize_iq3_xxs>;
  4698. template [[host_name("kernel_mul_mm_id_iq1_s_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq1_s, QK_NL, dequantize_iq1_s>;
  4699. //
  4700. // matrix-vector multiplication
  4701. //
  4702. [[host_name("kernel_mul_mv_id_f32_f32")]]
  4703. kernel void kernel_mul_mv_id_f32_f32(
  4704. device const char * ids,
  4705. device const char * src1,
  4706. device float * dst,
  4707. constant uint64_t & nbi1,
  4708. constant int64_t & ne00,
  4709. constant int64_t & ne01,
  4710. constant int64_t & ne02,
  4711. constant uint64_t & nb00,
  4712. constant uint64_t & nb01,
  4713. constant uint64_t & nb02,
  4714. constant int64_t & ne10,
  4715. constant int64_t & ne11,
  4716. constant int64_t & ne12,
  4717. constant int64_t & ne13,
  4718. constant uint64_t & nb10,
  4719. constant uint64_t & nb11,
  4720. constant uint64_t & nb12,
  4721. constant int64_t & ne0,
  4722. constant int64_t & ne1,
  4723. constant uint64_t & nb1,
  4724. constant uint & r2,
  4725. constant uint & r3,
  4726. constant int & idx,
  4727. device const char * src00,
  4728. device const char * src01,
  4729. device const char * src02,
  4730. device const char * src03,
  4731. device const char * src04,
  4732. device const char * src05,
  4733. device const char * src06,
  4734. device const char * src07,
  4735. uint3 tgpig[[threadgroup_position_in_grid]],
  4736. uint tiitg[[thread_index_in_threadgroup]],
  4737. uint tiisg[[thread_index_in_simdgroup]],
  4738. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4739. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4740. const int64_t bid = tgpig.z/(ne12*ne13);
  4741. tgpig.z = tgpig.z%(ne12*ne13);
  4742. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4743. kernel_mul_mv_f32_f32_impl(
  4744. src0[id],
  4745. src1 + bid*nb11,
  4746. dst + bid*ne0,
  4747. ne00,
  4748. ne01,
  4749. ne02,
  4750. nb00,
  4751. nb01,
  4752. nb02,
  4753. ne10,
  4754. ne11,
  4755. ne12,
  4756. nb10,
  4757. nb11,
  4758. nb12,
  4759. ne0,
  4760. ne1,
  4761. r2,
  4762. r3,
  4763. tgpig,
  4764. tiisg);
  4765. }
  4766. [[host_name("kernel_mul_mv_id_f16_f32")]]
  4767. kernel void kernel_mul_mv_id_f16_f32(
  4768. device const char * ids,
  4769. device const char * src1,
  4770. device float * dst,
  4771. constant uint64_t & nbi1,
  4772. constant int64_t & ne00,
  4773. constant int64_t & ne01,
  4774. constant int64_t & ne02,
  4775. constant uint64_t & nb00,
  4776. constant uint64_t & nb01,
  4777. constant uint64_t & nb02,
  4778. constant int64_t & ne10,
  4779. constant int64_t & ne11,
  4780. constant int64_t & ne12,
  4781. constant int64_t & ne13,
  4782. constant uint64_t & nb10,
  4783. constant uint64_t & nb11,
  4784. constant uint64_t & nb12,
  4785. constant int64_t & ne0,
  4786. constant int64_t & ne1,
  4787. constant uint64_t & nb1,
  4788. constant uint & r2,
  4789. constant uint & r3,
  4790. constant int & idx,
  4791. device const char * src00,
  4792. device const char * src01,
  4793. device const char * src02,
  4794. device const char * src03,
  4795. device const char * src04,
  4796. device const char * src05,
  4797. device const char * src06,
  4798. device const char * src07,
  4799. uint3 tgpig[[threadgroup_position_in_grid]],
  4800. uint tiitg[[thread_index_in_threadgroup]],
  4801. uint tiisg[[thread_index_in_simdgroup]],
  4802. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4803. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4804. const int64_t bid = tgpig.z/(ne12*ne13);
  4805. tgpig.z = tgpig.z%(ne12*ne13);
  4806. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4807. kernel_mul_mv_f16_f32_impl(
  4808. src0[id],
  4809. src1 + bid*nb11,
  4810. dst + bid*ne0,
  4811. ne00,
  4812. ne01,
  4813. ne02,
  4814. nb00,
  4815. nb01,
  4816. nb02,
  4817. ne10,
  4818. ne11,
  4819. ne12,
  4820. nb10,
  4821. nb11,
  4822. nb12,
  4823. ne0,
  4824. ne1,
  4825. r2,
  4826. r3,
  4827. tgpig,
  4828. tiisg);
  4829. }
  4830. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  4831. kernel void kernel_mul_mv_id_q8_0_f32(
  4832. device const char * ids,
  4833. device const char * src1,
  4834. device float * dst,
  4835. constant uint64_t & nbi1,
  4836. constant int64_t & ne00,
  4837. constant int64_t & ne01,
  4838. constant int64_t & ne02,
  4839. constant uint64_t & nb00,
  4840. constant uint64_t & nb01,
  4841. constant uint64_t & nb02,
  4842. constant int64_t & ne10,
  4843. constant int64_t & ne11,
  4844. constant int64_t & ne12,
  4845. constant int64_t & ne13,
  4846. constant uint64_t & nb10,
  4847. constant uint64_t & nb11,
  4848. constant uint64_t & nb12,
  4849. constant int64_t & ne0,
  4850. constant int64_t & ne1,
  4851. constant uint64_t & nb1,
  4852. constant uint & r2,
  4853. constant uint & r3,
  4854. constant int & idx,
  4855. device const char * src00,
  4856. device const char * src01,
  4857. device const char * src02,
  4858. device const char * src03,
  4859. device const char * src04,
  4860. device const char * src05,
  4861. device const char * src06,
  4862. device const char * src07,
  4863. uint3 tgpig[[threadgroup_position_in_grid]],
  4864. uint tiitg[[thread_index_in_threadgroup]],
  4865. uint tiisg[[thread_index_in_simdgroup]],
  4866. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4867. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4868. const int64_t bid = tgpig.z/(ne12*ne13);
  4869. tgpig.z = tgpig.z%(ne12*ne13);
  4870. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4871. kernel_mul_mv_q8_0_f32_impl(
  4872. src0[id],
  4873. (device const float *) (src1 + bid*nb11),
  4874. dst + bid*ne0,
  4875. ne00,
  4876. ne01,
  4877. ne02,
  4878. ne10,
  4879. ne12,
  4880. ne0,
  4881. ne1,
  4882. r2,
  4883. r3,
  4884. tgpig,
  4885. tiisg,
  4886. sgitg);
  4887. }
  4888. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  4889. kernel void kernel_mul_mv_id_q4_0_f32(
  4890. device const char * ids,
  4891. device const char * src1,
  4892. device float * dst,
  4893. constant uint64_t & nbi1,
  4894. constant int64_t & ne00,
  4895. constant int64_t & ne01,
  4896. constant int64_t & ne02,
  4897. constant uint64_t & nb00,
  4898. constant uint64_t & nb01,
  4899. constant uint64_t & nb02,
  4900. constant int64_t & ne10,
  4901. constant int64_t & ne11,
  4902. constant int64_t & ne12,
  4903. constant int64_t & ne13,
  4904. constant uint64_t & nb10,
  4905. constant uint64_t & nb11,
  4906. constant uint64_t & nb12,
  4907. constant int64_t & ne0,
  4908. constant int64_t & ne1,
  4909. constant uint64_t & nb1,
  4910. constant uint & r2,
  4911. constant uint & r3,
  4912. constant int & idx,
  4913. device const char * src00,
  4914. device const char * src01,
  4915. device const char * src02,
  4916. device const char * src03,
  4917. device const char * src04,
  4918. device const char * src05,
  4919. device const char * src06,
  4920. device const char * src07,
  4921. uint3 tgpig[[threadgroup_position_in_grid]],
  4922. uint tiitg[[thread_index_in_threadgroup]],
  4923. uint tiisg[[thread_index_in_simdgroup]],
  4924. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4925. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4926. const int64_t bid = tgpig.z/(ne12*ne13);
  4927. tgpig.z = tgpig.z%(ne12*ne13);
  4928. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4929. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4930. src0[id],
  4931. (device const float *) (src1 + bid*nb11),
  4932. dst + bid*ne0,
  4933. ne00,
  4934. ne01,
  4935. ne02,
  4936. ne10,
  4937. ne12,
  4938. ne0,
  4939. ne1,
  4940. r2,
  4941. r3,
  4942. tgpig,
  4943. tiisg,
  4944. sgitg);
  4945. }
  4946. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  4947. kernel void kernel_mul_mv_id_q4_1_f32(
  4948. device const char * ids,
  4949. device const char * src1,
  4950. device float * dst,
  4951. constant uint64_t & nbi1,
  4952. constant int64_t & ne00,
  4953. constant int64_t & ne01,
  4954. constant int64_t & ne02,
  4955. constant uint64_t & nb00,
  4956. constant uint64_t & nb01,
  4957. constant uint64_t & nb02,
  4958. constant int64_t & ne10,
  4959. constant int64_t & ne11,
  4960. constant int64_t & ne12,
  4961. constant int64_t & ne13,
  4962. constant uint64_t & nb10,
  4963. constant uint64_t & nb11,
  4964. constant uint64_t & nb12,
  4965. constant int64_t & ne0,
  4966. constant int64_t & ne1,
  4967. constant uint64_t & nb1,
  4968. constant uint & r2,
  4969. constant uint & r3,
  4970. constant int & idx,
  4971. device const char * src00,
  4972. device const char * src01,
  4973. device const char * src02,
  4974. device const char * src03,
  4975. device const char * src04,
  4976. device const char * src05,
  4977. device const char * src06,
  4978. device const char * src07,
  4979. uint3 tgpig[[threadgroup_position_in_grid]],
  4980. uint tiitg[[thread_index_in_threadgroup]],
  4981. uint tiisg[[thread_index_in_simdgroup]],
  4982. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4983. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4984. const int64_t bid = tgpig.z/(ne12*ne13);
  4985. tgpig.z = tgpig.z%(ne12*ne13);
  4986. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4987. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4988. src0[id],
  4989. (device const float *) (src1 + bid*nb11),
  4990. dst + bid*ne0,
  4991. ne00,
  4992. ne01,
  4993. ne02,
  4994. ne10,
  4995. ne12,
  4996. ne0,
  4997. ne1,
  4998. r2,
  4999. r3,
  5000. tgpig,
  5001. tiisg,
  5002. sgitg);
  5003. }
  5004. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  5005. kernel void kernel_mul_mv_id_q5_0_f32(
  5006. device const char * ids,
  5007. device const char * src1,
  5008. device float * dst,
  5009. constant uint64_t & nbi1,
  5010. constant int64_t & ne00,
  5011. constant int64_t & ne01,
  5012. constant int64_t & ne02,
  5013. constant uint64_t & nb00,
  5014. constant uint64_t & nb01,
  5015. constant uint64_t & nb02,
  5016. constant int64_t & ne10,
  5017. constant int64_t & ne11,
  5018. constant int64_t & ne12,
  5019. constant int64_t & ne13,
  5020. constant uint64_t & nb10,
  5021. constant uint64_t & nb11,
  5022. constant uint64_t & nb12,
  5023. constant int64_t & ne0,
  5024. constant int64_t & ne1,
  5025. constant uint64_t & nb1,
  5026. constant uint & r2,
  5027. constant uint & r3,
  5028. constant int & idx,
  5029. device const char * src00,
  5030. device const char * src01,
  5031. device const char * src02,
  5032. device const char * src03,
  5033. device const char * src04,
  5034. device const char * src05,
  5035. device const char * src06,
  5036. device const char * src07,
  5037. uint3 tgpig[[threadgroup_position_in_grid]],
  5038. uint tiitg[[thread_index_in_threadgroup]],
  5039. uint tiisg[[thread_index_in_simdgroup]],
  5040. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5041. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5042. const int64_t bid = tgpig.z/(ne12*ne13);
  5043. tgpig.z = tgpig.z%(ne12*ne13);
  5044. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5045. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5046. src0[id],
  5047. (device const float *) (src1 + bid*nb11),
  5048. dst + bid*ne0,
  5049. ne00,
  5050. ne01,
  5051. ne02,
  5052. ne10,
  5053. ne12,
  5054. ne0,
  5055. ne1,
  5056. r2,
  5057. r3,
  5058. tgpig,
  5059. tiisg,
  5060. sgitg);
  5061. }
  5062. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  5063. kernel void kernel_mul_mv_id_q5_1_f32(
  5064. device const char * ids,
  5065. device const char * src1,
  5066. device float * dst,
  5067. constant uint64_t & nbi1,
  5068. constant int64_t & ne00,
  5069. constant int64_t & ne01,
  5070. constant int64_t & ne02,
  5071. constant uint64_t & nb00,
  5072. constant uint64_t & nb01,
  5073. constant uint64_t & nb02,
  5074. constant int64_t & ne10,
  5075. constant int64_t & ne11,
  5076. constant int64_t & ne12,
  5077. constant int64_t & ne13,
  5078. constant uint64_t & nb10,
  5079. constant uint64_t & nb11,
  5080. constant uint64_t & nb12,
  5081. constant int64_t & ne0,
  5082. constant int64_t & ne1,
  5083. constant uint64_t & nb1,
  5084. constant uint & r2,
  5085. constant uint & r3,
  5086. constant int & idx,
  5087. device const char * src00,
  5088. device const char * src01,
  5089. device const char * src02,
  5090. device const char * src03,
  5091. device const char * src04,
  5092. device const char * src05,
  5093. device const char * src06,
  5094. device const char * src07,
  5095. uint3 tgpig[[threadgroup_position_in_grid]],
  5096. uint tiitg[[thread_index_in_threadgroup]],
  5097. uint tiisg[[thread_index_in_simdgroup]],
  5098. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5099. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5100. const int64_t bid = tgpig.z/(ne12*ne13);
  5101. tgpig.z = tgpig.z%(ne12*ne13);
  5102. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5103. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  5104. src0[id],
  5105. (device const float *) (src1 + bid*nb11),
  5106. dst + bid*ne0,
  5107. ne00,
  5108. ne01,
  5109. ne02,
  5110. ne10,
  5111. ne12,
  5112. ne0,
  5113. ne1,
  5114. r2,
  5115. r3,
  5116. tgpig,
  5117. tiisg,
  5118. sgitg);
  5119. }
  5120. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  5121. kernel void kernel_mul_mv_id_q2_K_f32(
  5122. device const char * ids,
  5123. device const char * src1,
  5124. device float * dst,
  5125. constant uint64_t & nbi1,
  5126. constant int64_t & ne00,
  5127. constant int64_t & ne01,
  5128. constant int64_t & ne02,
  5129. constant uint64_t & nb00,
  5130. constant uint64_t & nb01,
  5131. constant uint64_t & nb02,
  5132. constant int64_t & ne10,
  5133. constant int64_t & ne11,
  5134. constant int64_t & ne12,
  5135. constant int64_t & ne13,
  5136. constant uint64_t & nb10,
  5137. constant uint64_t & nb11,
  5138. constant uint64_t & nb12,
  5139. constant int64_t & ne0,
  5140. constant int64_t & ne1,
  5141. constant uint64_t & nb1,
  5142. constant uint & r2,
  5143. constant uint & r3,
  5144. constant int & idx,
  5145. device const char * src00,
  5146. device const char * src01,
  5147. device const char * src02,
  5148. device const char * src03,
  5149. device const char * src04,
  5150. device const char * src05,
  5151. device const char * src06,
  5152. device const char * src07,
  5153. uint3 tgpig[[threadgroup_position_in_grid]],
  5154. uint tiitg[[thread_index_in_threadgroup]],
  5155. uint tiisg[[thread_index_in_simdgroup]],
  5156. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5157. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5158. const int64_t bid = tgpig.z/(ne12*ne13);
  5159. tgpig.z = tgpig.z%(ne12*ne13);
  5160. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5161. kernel_mul_mv_q2_K_f32_impl(
  5162. src0[id],
  5163. (device const float *) (src1 + bid*nb11),
  5164. dst + bid*ne0,
  5165. ne00,
  5166. ne01,
  5167. ne02,
  5168. ne10,
  5169. ne12,
  5170. ne0,
  5171. ne1,
  5172. r2,
  5173. r3,
  5174. tgpig,
  5175. tiisg,
  5176. sgitg);
  5177. }
  5178. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  5179. kernel void kernel_mul_mv_id_q3_K_f32(
  5180. device const char * ids,
  5181. device const char * src1,
  5182. device float * dst,
  5183. constant uint64_t & nbi1,
  5184. constant int64_t & ne00,
  5185. constant int64_t & ne01,
  5186. constant int64_t & ne02,
  5187. constant uint64_t & nb00,
  5188. constant uint64_t & nb01,
  5189. constant uint64_t & nb02,
  5190. constant int64_t & ne10,
  5191. constant int64_t & ne11,
  5192. constant int64_t & ne12,
  5193. constant int64_t & ne13,
  5194. constant uint64_t & nb10,
  5195. constant uint64_t & nb11,
  5196. constant uint64_t & nb12,
  5197. constant int64_t & ne0,
  5198. constant int64_t & ne1,
  5199. constant uint64_t & nb1,
  5200. constant uint & r2,
  5201. constant uint & r3,
  5202. constant int & idx,
  5203. device const char * src00,
  5204. device const char * src01,
  5205. device const char * src02,
  5206. device const char * src03,
  5207. device const char * src04,
  5208. device const char * src05,
  5209. device const char * src06,
  5210. device const char * src07,
  5211. uint3 tgpig[[threadgroup_position_in_grid]],
  5212. uint tiitg[[thread_index_in_threadgroup]],
  5213. uint tiisg[[thread_index_in_simdgroup]],
  5214. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5215. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5216. const int64_t bid = tgpig.z/(ne12*ne13);
  5217. tgpig.z = tgpig.z%(ne12*ne13);
  5218. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5219. kernel_mul_mv_q3_K_f32_impl(
  5220. src0[id],
  5221. (device const float *) (src1 + bid*nb11),
  5222. dst + bid*ne0,
  5223. ne00,
  5224. ne01,
  5225. ne02,
  5226. ne10,
  5227. ne12,
  5228. ne0,
  5229. ne1,
  5230. r2,
  5231. r3,
  5232. tgpig,
  5233. tiisg,
  5234. sgitg);
  5235. }
  5236. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  5237. kernel void kernel_mul_mv_id_q4_K_f32(
  5238. device const char * ids,
  5239. device const char * src1,
  5240. device float * dst,
  5241. constant uint64_t & nbi1,
  5242. constant int64_t & ne00,
  5243. constant int64_t & ne01,
  5244. constant int64_t & ne02,
  5245. constant uint64_t & nb00,
  5246. constant uint64_t & nb01,
  5247. constant uint64_t & nb02,
  5248. constant int64_t & ne10,
  5249. constant int64_t & ne11,
  5250. constant int64_t & ne12,
  5251. constant int64_t & ne13,
  5252. constant uint64_t & nb10,
  5253. constant uint64_t & nb11,
  5254. constant uint64_t & nb12,
  5255. constant int64_t & ne0,
  5256. constant int64_t & ne1,
  5257. constant uint64_t & nb1,
  5258. constant uint & r2,
  5259. constant uint & r3,
  5260. constant int & idx,
  5261. device const char * src00,
  5262. device const char * src01,
  5263. device const char * src02,
  5264. device const char * src03,
  5265. device const char * src04,
  5266. device const char * src05,
  5267. device const char * src06,
  5268. device const char * src07,
  5269. uint3 tgpig[[threadgroup_position_in_grid]],
  5270. uint tiitg[[thread_index_in_threadgroup]],
  5271. uint tiisg[[thread_index_in_simdgroup]],
  5272. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5273. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5274. const int64_t bid = tgpig.z/(ne12*ne13);
  5275. tgpig.z = tgpig.z%(ne12*ne13);
  5276. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5277. kernel_mul_mv_q4_K_f32_impl(
  5278. src0[id],
  5279. (device const float *) (src1 + bid*nb11),
  5280. dst + bid*ne0,
  5281. ne00,
  5282. ne01,
  5283. ne02,
  5284. ne10,
  5285. ne12,
  5286. ne0,
  5287. ne1,
  5288. r2,
  5289. r3,
  5290. tgpig,
  5291. tiisg,
  5292. sgitg);
  5293. }
  5294. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  5295. kernel void kernel_mul_mv_id_q5_K_f32(
  5296. device const char * ids,
  5297. device const char * src1,
  5298. device float * dst,
  5299. constant uint64_t & nbi1,
  5300. constant int64_t & ne00,
  5301. constant int64_t & ne01,
  5302. constant int64_t & ne02,
  5303. constant uint64_t & nb00,
  5304. constant uint64_t & nb01,
  5305. constant uint64_t & nb02,
  5306. constant int64_t & ne10,
  5307. constant int64_t & ne11,
  5308. constant int64_t & ne12,
  5309. constant int64_t & ne13,
  5310. constant uint64_t & nb10,
  5311. constant uint64_t & nb11,
  5312. constant uint64_t & nb12,
  5313. constant int64_t & ne0,
  5314. constant int64_t & ne1,
  5315. constant uint64_t & nb1,
  5316. constant uint & r2,
  5317. constant uint & r3,
  5318. constant int & idx,
  5319. device const char * src00,
  5320. device const char * src01,
  5321. device const char * src02,
  5322. device const char * src03,
  5323. device const char * src04,
  5324. device const char * src05,
  5325. device const char * src06,
  5326. device const char * src07,
  5327. uint3 tgpig[[threadgroup_position_in_grid]],
  5328. uint tiitg[[thread_index_in_threadgroup]],
  5329. uint tiisg[[thread_index_in_simdgroup]],
  5330. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5331. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5332. const int64_t bid = tgpig.z/(ne12*ne13);
  5333. tgpig.z = tgpig.z%(ne12*ne13);
  5334. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5335. kernel_mul_mv_q5_K_f32_impl(
  5336. src0[id],
  5337. (device const float *) (src1 + bid*nb11),
  5338. dst + bid*ne0,
  5339. ne00,
  5340. ne01,
  5341. ne02,
  5342. ne10,
  5343. ne12,
  5344. ne0,
  5345. ne1,
  5346. r2,
  5347. r3,
  5348. tgpig,
  5349. tiisg,
  5350. sgitg);
  5351. }
  5352. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  5353. kernel void kernel_mul_mv_id_q6_K_f32(
  5354. device const char * ids,
  5355. device const char * src1,
  5356. device float * dst,
  5357. constant uint64_t & nbi1,
  5358. constant int64_t & ne00,
  5359. constant int64_t & ne01,
  5360. constant int64_t & ne02,
  5361. constant uint64_t & nb00,
  5362. constant uint64_t & nb01,
  5363. constant uint64_t & nb02,
  5364. constant int64_t & ne10,
  5365. constant int64_t & ne11,
  5366. constant int64_t & ne12,
  5367. constant int64_t & ne13,
  5368. constant uint64_t & nb10,
  5369. constant uint64_t & nb11,
  5370. constant uint64_t & nb12,
  5371. constant int64_t & ne0,
  5372. constant int64_t & ne1,
  5373. constant uint64_t & nb1,
  5374. constant uint & r2,
  5375. constant uint & r3,
  5376. constant int & idx,
  5377. device const char * src00,
  5378. device const char * src01,
  5379. device const char * src02,
  5380. device const char * src03,
  5381. device const char * src04,
  5382. device const char * src05,
  5383. device const char * src06,
  5384. device const char * src07,
  5385. uint3 tgpig[[threadgroup_position_in_grid]],
  5386. uint tiitg[[thread_index_in_threadgroup]],
  5387. uint tiisg[[thread_index_in_simdgroup]],
  5388. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5389. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5390. const int64_t bid = tgpig.z/(ne12*ne13);
  5391. tgpig.z = tgpig.z%(ne12*ne13);
  5392. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5393. kernel_mul_mv_q6_K_f32_impl(
  5394. src0[id],
  5395. (device const float *) (src1 + bid*nb11),
  5396. dst + bid*ne0,
  5397. ne00,
  5398. ne01,
  5399. ne02,
  5400. ne10,
  5401. ne12,
  5402. ne0,
  5403. ne1,
  5404. r2,
  5405. r3,
  5406. tgpig,
  5407. tiisg,
  5408. sgitg);
  5409. }
  5410. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  5411. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  5412. device const char * ids,
  5413. device const char * src1,
  5414. device float * dst,
  5415. constant uint64_t & nbi1,
  5416. constant int64_t & ne00,
  5417. constant int64_t & ne01,
  5418. constant int64_t & ne02,
  5419. constant uint64_t & nb00,
  5420. constant uint64_t & nb01,
  5421. constant uint64_t & nb02,
  5422. constant int64_t & ne10,
  5423. constant int64_t & ne11,
  5424. constant int64_t & ne12,
  5425. constant int64_t & ne13,
  5426. constant uint64_t & nb10,
  5427. constant uint64_t & nb11,
  5428. constant uint64_t & nb12,
  5429. constant int64_t & ne0,
  5430. constant int64_t & ne1,
  5431. constant uint64_t & nb1,
  5432. constant uint & r2,
  5433. constant uint & r3,
  5434. constant int & idx,
  5435. device const char * src00,
  5436. device const char * src01,
  5437. device const char * src02,
  5438. device const char * src03,
  5439. device const char * src04,
  5440. device const char * src05,
  5441. device const char * src06,
  5442. device const char * src07,
  5443. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5444. uint3 tgpig[[threadgroup_position_in_grid]],
  5445. uint tiitg[[thread_index_in_threadgroup]],
  5446. uint tiisg[[thread_index_in_simdgroup]],
  5447. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5448. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5449. const int64_t bid = tgpig.z/(ne12*ne13);
  5450. tgpig.z = tgpig.z%(ne12*ne13);
  5451. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5452. kernel_mul_mv_iq2_xxs_f32_impl(
  5453. src0[id],
  5454. (device const float *) (src1 + bid*nb11),
  5455. dst + bid*ne0,
  5456. ne00,
  5457. ne01,
  5458. ne02,
  5459. ne10,
  5460. ne12,
  5461. ne0,
  5462. ne1,
  5463. r2,
  5464. r3,
  5465. shared_values,
  5466. tgpig,
  5467. tiisg,
  5468. sgitg);
  5469. }
  5470. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  5471. kernel void kernel_mul_mv_id_iq2_xs_f32(
  5472. device const char * ids,
  5473. device const char * src1,
  5474. device float * dst,
  5475. constant uint64_t & nbi1,
  5476. constant int64_t & ne00,
  5477. constant int64_t & ne01,
  5478. constant int64_t & ne02,
  5479. constant uint64_t & nb00,
  5480. constant uint64_t & nb01,
  5481. constant uint64_t & nb02,
  5482. constant int64_t & ne10,
  5483. constant int64_t & ne11,
  5484. constant int64_t & ne12,
  5485. constant int64_t & ne13,
  5486. constant uint64_t & nb10,
  5487. constant uint64_t & nb11,
  5488. constant uint64_t & nb12,
  5489. constant int64_t & ne0,
  5490. constant int64_t & ne1,
  5491. constant uint64_t & nb1,
  5492. constant uint & r2,
  5493. constant uint & r3,
  5494. constant int & idx,
  5495. device const char * src00,
  5496. device const char * src01,
  5497. device const char * src02,
  5498. device const char * src03,
  5499. device const char * src04,
  5500. device const char * src05,
  5501. device const char * src06,
  5502. device const char * src07,
  5503. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5504. uint3 tgpig[[threadgroup_position_in_grid]],
  5505. uint tiitg[[thread_index_in_threadgroup]],
  5506. uint tiisg[[thread_index_in_simdgroup]],
  5507. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5508. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5509. const int64_t bid = tgpig.z/(ne12*ne13);
  5510. tgpig.z = tgpig.z%(ne12*ne13);
  5511. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5512. kernel_mul_mv_iq2_xs_f32_impl(
  5513. src0[id],
  5514. (device const float *) (src1 + bid*nb11),
  5515. dst + bid*ne0,
  5516. ne00,
  5517. ne01,
  5518. ne02,
  5519. ne10,
  5520. ne12,
  5521. ne0,
  5522. ne1,
  5523. r2,
  5524. r3,
  5525. shared_values,
  5526. tgpig,
  5527. tiisg,
  5528. sgitg);
  5529. }
  5530. [[host_name("kernel_mul_mv_id_iq3_xxs_f32")]]
  5531. kernel void kernel_mul_mv_id_iq3_xxs_f32(
  5532. device const char * ids,
  5533. device const char * src1,
  5534. device float * dst,
  5535. constant uint64_t & nbi1,
  5536. constant int64_t & ne00,
  5537. constant int64_t & ne01,
  5538. constant int64_t & ne02,
  5539. constant uint64_t & nb00,
  5540. constant uint64_t & nb01,
  5541. constant uint64_t & nb02,
  5542. constant int64_t & ne10,
  5543. constant int64_t & ne11,
  5544. constant int64_t & ne12,
  5545. constant int64_t & ne13,
  5546. constant uint64_t & nb10,
  5547. constant uint64_t & nb11,
  5548. constant uint64_t & nb12,
  5549. constant int64_t & ne0,
  5550. constant int64_t & ne1,
  5551. constant uint64_t & nb1,
  5552. constant uint & r2,
  5553. constant uint & r3,
  5554. constant int & idx,
  5555. device const char * src00,
  5556. device const char * src01,
  5557. device const char * src02,
  5558. device const char * src03,
  5559. device const char * src04,
  5560. device const char * src05,
  5561. device const char * src06,
  5562. device const char * src07,
  5563. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5564. uint3 tgpig[[threadgroup_position_in_grid]],
  5565. uint tiitg[[thread_index_in_threadgroup]],
  5566. uint tiisg[[thread_index_in_simdgroup]],
  5567. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5568. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5569. const int64_t bid = tgpig.z/(ne12*ne13);
  5570. tgpig.z = tgpig.z%(ne12*ne13);
  5571. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5572. kernel_mul_mv_iq3_xxs_f32_impl(
  5573. src0[id],
  5574. (device const float *) (src1 + bid*nb11),
  5575. dst + bid*ne0,
  5576. ne00,
  5577. ne01,
  5578. ne02,
  5579. ne10,
  5580. ne12,
  5581. ne0,
  5582. ne1,
  5583. r2,
  5584. r3,
  5585. shared_values,
  5586. tgpig,
  5587. tiisg,
  5588. sgitg);
  5589. }
  5590. [[host_name("kernel_mul_mv_id_iq1_s_f32")]]
  5591. kernel void kernel_mul_mv_id_iq1_s_f32(
  5592. device const char * ids,
  5593. device const char * src1,
  5594. device float * dst,
  5595. constant uint64_t & nbi1,
  5596. constant int64_t & ne00,
  5597. constant int64_t & ne01,
  5598. constant int64_t & ne02,
  5599. constant uint64_t & nb00,
  5600. constant uint64_t & nb01,
  5601. constant uint64_t & nb02,
  5602. constant int64_t & ne10,
  5603. constant int64_t & ne11,
  5604. constant int64_t & ne12,
  5605. constant int64_t & ne13,
  5606. constant uint64_t & nb10,
  5607. constant uint64_t & nb11,
  5608. constant uint64_t & nb12,
  5609. constant int64_t & ne0,
  5610. constant int64_t & ne1,
  5611. constant uint64_t & nb1,
  5612. constant uint & r2,
  5613. constant uint & r3,
  5614. constant int & idx,
  5615. device const char * src00,
  5616. device const char * src01,
  5617. device const char * src02,
  5618. device const char * src03,
  5619. device const char * src04,
  5620. device const char * src05,
  5621. device const char * src06,
  5622. device const char * src07,
  5623. uint3 tgpig[[threadgroup_position_in_grid]],
  5624. uint tiitg[[thread_index_in_threadgroup]],
  5625. uint tiisg[[thread_index_in_simdgroup]],
  5626. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5627. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5628. const int64_t bid = tgpig.z/(ne12*ne13);
  5629. tgpig.z = tgpig.z%(ne12*ne13);
  5630. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5631. kernel_mul_mv_iq1_s_f32_impl(
  5632. src0[id],
  5633. (device const float *) (src1 + bid*nb11),
  5634. dst + bid*ne0,
  5635. ne00,
  5636. ne01,
  5637. ne02,
  5638. ne10,
  5639. ne12,
  5640. ne0,
  5641. ne1,
  5642. r2,
  5643. r3,
  5644. tgpig,
  5645. tiisg,
  5646. sgitg);
  5647. }