ggml-metal.metal 209 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820
  1. #include <metal_stdlib>
  2. using namespace metal;
  3. #define MAX(x, y) ((x) > (y) ? (x) : (y))
  4. #define MIN(x, y) ((x) < (y) ? (x) : (y))
  5. #define SWAP(x, y) { auto tmp = (x); (x) = (y); (y) = tmp; }
  6. #define QK4_0 32
  7. #define QR4_0 2
  8. typedef struct {
  9. half d; // delta
  10. uint8_t qs[QK4_0 / 2]; // nibbles / quants
  11. } block_q4_0;
  12. #define QK4_1 32
  13. typedef struct {
  14. half d; // delta
  15. half m; // min
  16. uint8_t qs[QK4_1 / 2]; // nibbles / quants
  17. } block_q4_1;
  18. #define QK5_0 32
  19. typedef struct {
  20. half d; // delta
  21. uint8_t qh[4]; // 5-th bit of quants
  22. uint8_t qs[QK5_0 / 2]; // nibbles / quants
  23. } block_q5_0;
  24. #define QK5_1 32
  25. typedef struct {
  26. half d; // delta
  27. half m; // min
  28. uint8_t qh[4]; // 5-th bit of quants
  29. uint8_t qs[QK5_1 / 2]; // nibbles / quants
  30. } block_q5_1;
  31. #define QK8_0 32
  32. typedef struct {
  33. half d; // delta
  34. int8_t qs[QK8_0]; // quants
  35. } block_q8_0;
  36. #define N_SIMDWIDTH 32 // assuming SIMD group size is 32
  37. enum ggml_sort_order {
  38. GGML_SORT_ASC,
  39. GGML_SORT_DESC,
  40. };
  41. // general-purpose kernel for addition, multiplication and division of two tensors
  42. // pros: works for non-contiguous tensors, supports broadcast across all dims
  43. // cons: not very efficient
  44. kernel void kernel_add(
  45. device const char * src0,
  46. device const char * src1,
  47. device char * dst,
  48. constant int64_t & ne00,
  49. constant int64_t & ne01,
  50. constant int64_t & ne02,
  51. constant int64_t & ne03,
  52. constant uint64_t & nb00,
  53. constant uint64_t & nb01,
  54. constant uint64_t & nb02,
  55. constant uint64_t & nb03,
  56. constant int64_t & ne10,
  57. constant int64_t & ne11,
  58. constant int64_t & ne12,
  59. constant int64_t & ne13,
  60. constant uint64_t & nb10,
  61. constant uint64_t & nb11,
  62. constant uint64_t & nb12,
  63. constant uint64_t & nb13,
  64. constant int64_t & ne0,
  65. constant int64_t & ne1,
  66. constant int64_t & ne2,
  67. constant int64_t & ne3,
  68. constant uint64_t & nb0,
  69. constant uint64_t & nb1,
  70. constant uint64_t & nb2,
  71. constant uint64_t & nb3,
  72. constant int64_t & offs,
  73. uint3 tgpig[[threadgroup_position_in_grid]],
  74. uint3 tpitg[[thread_position_in_threadgroup]],
  75. uint3 ntg[[threads_per_threadgroup]]) {
  76. const int64_t i03 = tgpig.z;
  77. const int64_t i02 = tgpig.y;
  78. const int64_t i01 = tgpig.x;
  79. const int64_t i13 = i03 % ne13;
  80. const int64_t i12 = i02 % ne12;
  81. const int64_t i11 = i01 % ne11;
  82. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + offs;
  83. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  84. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + offs;
  85. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  86. const int i10 = i0 % ne10;
  87. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) + *((device float *)(src1_ptr + i10*nb10));
  88. }
  89. }
  90. kernel void kernel_mul(
  91. device const char * src0,
  92. device const char * src1,
  93. device char * dst,
  94. constant int64_t & ne00,
  95. constant int64_t & ne01,
  96. constant int64_t & ne02,
  97. constant int64_t & ne03,
  98. constant uint64_t & nb00,
  99. constant uint64_t & nb01,
  100. constant uint64_t & nb02,
  101. constant uint64_t & nb03,
  102. constant int64_t & ne10,
  103. constant int64_t & ne11,
  104. constant int64_t & ne12,
  105. constant int64_t & ne13,
  106. constant uint64_t & nb10,
  107. constant uint64_t & nb11,
  108. constant uint64_t & nb12,
  109. constant uint64_t & nb13,
  110. constant int64_t & ne0,
  111. constant int64_t & ne1,
  112. constant int64_t & ne2,
  113. constant int64_t & ne3,
  114. constant uint64_t & nb0,
  115. constant uint64_t & nb1,
  116. constant uint64_t & nb2,
  117. constant uint64_t & nb3,
  118. uint3 tgpig[[threadgroup_position_in_grid]],
  119. uint3 tpitg[[thread_position_in_threadgroup]],
  120. uint3 ntg[[threads_per_threadgroup]]) {
  121. const int64_t i03 = tgpig.z;
  122. const int64_t i02 = tgpig.y;
  123. const int64_t i01 = tgpig.x;
  124. const int64_t i13 = i03 % ne13;
  125. const int64_t i12 = i02 % ne12;
  126. const int64_t i11 = i01 % ne11;
  127. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  128. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  129. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  130. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  131. const int i10 = i0 % ne10;
  132. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) * *((device float *)(src1_ptr + i10*nb10));
  133. }
  134. }
  135. kernel void kernel_div(
  136. device const char * src0,
  137. device const char * src1,
  138. device char * dst,
  139. constant int64_t & ne00,
  140. constant int64_t & ne01,
  141. constant int64_t & ne02,
  142. constant int64_t & ne03,
  143. constant uint64_t & nb00,
  144. constant uint64_t & nb01,
  145. constant uint64_t & nb02,
  146. constant uint64_t & nb03,
  147. constant int64_t & ne10,
  148. constant int64_t & ne11,
  149. constant int64_t & ne12,
  150. constant int64_t & ne13,
  151. constant uint64_t & nb10,
  152. constant uint64_t & nb11,
  153. constant uint64_t & nb12,
  154. constant uint64_t & nb13,
  155. constant int64_t & ne0,
  156. constant int64_t & ne1,
  157. constant int64_t & ne2,
  158. constant int64_t & ne3,
  159. constant uint64_t & nb0,
  160. constant uint64_t & nb1,
  161. constant uint64_t & nb2,
  162. constant uint64_t & nb3,
  163. uint3 tgpig[[threadgroup_position_in_grid]],
  164. uint3 tpitg[[thread_position_in_threadgroup]],
  165. uint3 ntg[[threads_per_threadgroup]]) {
  166. const int64_t i03 = tgpig.z;
  167. const int64_t i02 = tgpig.y;
  168. const int64_t i01 = tgpig.x;
  169. const int64_t i13 = i03 % ne13;
  170. const int64_t i12 = i02 % ne12;
  171. const int64_t i11 = i01 % ne11;
  172. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01;
  173. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11;
  174. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1;
  175. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  176. const int i10 = i0 % ne10;
  177. *((device float *)(dst_ptr + i0*nb0)) = *((device float *)(src0_ptr + i0*nb00)) / *((device float *)(src1_ptr + i10*nb10));
  178. }
  179. }
  180. // assumption: src1 is a row
  181. // broadcast src1 into src0
  182. kernel void kernel_add_row(
  183. device const float4 * src0,
  184. device const float4 * src1,
  185. device float4 * dst,
  186. constant uint64_t & nb [[buffer(28)]],
  187. uint tpig[[thread_position_in_grid]]) {
  188. dst[tpig] = src0[tpig] + src1[tpig % nb];
  189. }
  190. kernel void kernel_mul_row(
  191. device const float4 * src0,
  192. device const float4 * src1,
  193. device float4 * dst,
  194. constant uint64_t & nb [[buffer(28)]],
  195. uint tpig[[thread_position_in_grid]]) {
  196. dst[tpig] = src0[tpig] * src1[tpig % nb];
  197. }
  198. kernel void kernel_div_row(
  199. device const float4 * src0,
  200. device const float4 * src1,
  201. device float4 * dst,
  202. constant uint64_t & nb [[buffer(28)]],
  203. uint tpig[[thread_position_in_grid]]) {
  204. dst[tpig] = src0[tpig] / src1[tpig % nb];
  205. }
  206. kernel void kernel_scale(
  207. device const float * src0,
  208. device float * dst,
  209. constant float & scale,
  210. uint tpig[[thread_position_in_grid]]) {
  211. dst[tpig] = src0[tpig] * scale;
  212. }
  213. kernel void kernel_scale_4(
  214. device const float4 * src0,
  215. device float4 * dst,
  216. constant float & scale,
  217. uint tpig[[thread_position_in_grid]]) {
  218. dst[tpig] = src0[tpig] * scale;
  219. }
  220. kernel void kernel_relu(
  221. device const float * src0,
  222. device float * dst,
  223. uint tpig[[thread_position_in_grid]]) {
  224. dst[tpig] = max(0.0f, src0[tpig]);
  225. }
  226. kernel void kernel_tanh(
  227. device const float * src0,
  228. device float * dst,
  229. uint tpig[[thread_position_in_grid]]) {
  230. device const float & x = src0[tpig];
  231. dst[tpig] = precise::tanh(x);
  232. }
  233. constant float GELU_COEF_A = 0.044715f;
  234. constant float GELU_QUICK_COEF = -1.702f;
  235. constant float SQRT_2_OVER_PI = 0.79788456080286535587989211986876f;
  236. kernel void kernel_gelu(
  237. device const float4 * src0,
  238. device float4 * dst,
  239. uint tpig[[thread_position_in_grid]]) {
  240. device const float4 & x = src0[tpig];
  241. // BEWARE !!!
  242. // Simply using "tanh" instead of "precise::tanh" will sometimes results in NaNs!
  243. // This was observed with Falcon 7B and 40B models
  244. //
  245. dst[tpig] = 0.5f*x*(1.0f + precise::tanh(SQRT_2_OVER_PI*x*(1.0f + GELU_COEF_A*x*x)));
  246. }
  247. kernel void kernel_gelu_quick(
  248. device const float4 * src0,
  249. device float4 * dst,
  250. uint tpig[[thread_position_in_grid]]) {
  251. device const float4 & x = src0[tpig];
  252. dst[tpig] = x*(1.0f/(1.0f+exp(GELU_QUICK_COEF*x)));
  253. }
  254. kernel void kernel_silu(
  255. device const float4 * src0,
  256. device float4 * dst,
  257. uint tpig[[thread_position_in_grid]]) {
  258. device const float4 & x = src0[tpig];
  259. dst[tpig] = x / (1.0f + exp(-x));
  260. }
  261. kernel void kernel_sqr(
  262. device const float * src0,
  263. device float * dst,
  264. uint tpig[[thread_position_in_grid]]) {
  265. dst[tpig] = src0[tpig] * src0[tpig];
  266. }
  267. kernel void kernel_sum_rows(
  268. device const float * src0,
  269. device float * dst,
  270. constant int64_t & ne00,
  271. constant int64_t & ne01,
  272. constant int64_t & ne02,
  273. constant int64_t & ne03,
  274. constant uint64_t & nb00,
  275. constant uint64_t & nb01,
  276. constant uint64_t & nb02,
  277. constant uint64_t & nb03,
  278. constant int64_t & ne10,
  279. constant int64_t & ne11,
  280. constant int64_t & ne12,
  281. constant int64_t & ne13,
  282. constant uint64_t & nb10,
  283. constant uint64_t & nb11,
  284. constant uint64_t & nb12,
  285. constant uint64_t & nb13,
  286. constant int64_t & ne0,
  287. constant int64_t & ne1,
  288. constant int64_t & ne2,
  289. constant int64_t & ne3,
  290. constant uint64_t & nb0,
  291. constant uint64_t & nb1,
  292. constant uint64_t & nb2,
  293. constant uint64_t & nb3,
  294. uint3 tpig[[thread_position_in_grid]]) {
  295. int64_t i3 = tpig.z;
  296. int64_t i2 = tpig.y;
  297. int64_t i1 = tpig.x;
  298. if (i3 >= ne03 || i2 >= ne02 || i1 >= ne01) {
  299. return;
  300. }
  301. device const float * src_row = (device const float *) ((device const char *) src0 + i1*nb01 + i2*nb02 + i3*nb03);
  302. device float * dst_row = (device float *) ((device char *) dst + i1*nb1 + i2*nb2 + i3*nb3);
  303. float row_sum = 0;
  304. for (int64_t i0 = 0; i0 < ne00; i0++) {
  305. row_sum += src_row[i0];
  306. }
  307. dst_row[0] = row_sum;
  308. }
  309. kernel void kernel_soft_max(
  310. device const float * src0,
  311. device const float * src1,
  312. device float * dst,
  313. constant int64_t & ne00,
  314. constant int64_t & ne01,
  315. constant int64_t & ne02,
  316. constant float & scale,
  317. threadgroup float * buf [[threadgroup(0)]],
  318. uint tgpig[[threadgroup_position_in_grid]],
  319. uint tpitg[[thread_position_in_threadgroup]],
  320. uint sgitg[[simdgroup_index_in_threadgroup]],
  321. uint tiisg[[thread_index_in_simdgroup]],
  322. uint ntg[[threads_per_threadgroup]]) {
  323. const int64_t i03 = (tgpig) / (ne02*ne01);
  324. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  325. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  326. device const float * psrc0 = src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  327. device const float * pmask = src1 != src0 ? src1 + i01*ne00 : nullptr;
  328. device float * pdst = dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  329. // parallel max
  330. float lmax = -INFINITY;
  331. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  332. lmax = MAX(lmax, psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f));
  333. }
  334. // find the max value in the block
  335. float max_val = simd_max(lmax);
  336. if (ntg > N_SIMDWIDTH) {
  337. if (sgitg == 0) {
  338. buf[tiisg] = -INFINITY;
  339. }
  340. threadgroup_barrier(mem_flags::mem_threadgroup);
  341. if (tiisg == 0) {
  342. buf[sgitg] = max_val;
  343. }
  344. threadgroup_barrier(mem_flags::mem_threadgroup);
  345. max_val = buf[tiisg];
  346. max_val = simd_max(max_val);
  347. }
  348. // parallel sum
  349. float lsum = 0.0f;
  350. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  351. const float exp_psrc0 = exp((psrc0[i00]*scale + (pmask ? pmask[i00] : 0.0f)) - max_val);
  352. lsum += exp_psrc0;
  353. pdst[i00] = exp_psrc0;
  354. }
  355. // This barrier fixes a failing test
  356. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  357. threadgroup_barrier(mem_flags::mem_none);
  358. float sum = simd_sum(lsum);
  359. if (ntg > N_SIMDWIDTH) {
  360. if (sgitg == 0) {
  361. buf[tiisg] = 0.0f;
  362. }
  363. threadgroup_barrier(mem_flags::mem_threadgroup);
  364. if (tiisg == 0) {
  365. buf[sgitg] = sum;
  366. }
  367. threadgroup_barrier(mem_flags::mem_threadgroup);
  368. sum = buf[tiisg];
  369. sum = simd_sum(sum);
  370. }
  371. const float inv_sum = 1.0f/sum;
  372. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  373. pdst[i00] *= inv_sum;
  374. }
  375. }
  376. kernel void kernel_soft_max_4(
  377. device const float * src0,
  378. device const float * src1,
  379. device float * dst,
  380. constant int64_t & ne00,
  381. constant int64_t & ne01,
  382. constant int64_t & ne02,
  383. constant float & scale,
  384. threadgroup float * buf [[threadgroup(0)]],
  385. uint tgpig[[threadgroup_position_in_grid]],
  386. uint tpitg[[thread_position_in_threadgroup]],
  387. uint sgitg[[simdgroup_index_in_threadgroup]],
  388. uint tiisg[[thread_index_in_simdgroup]],
  389. uint ntg[[threads_per_threadgroup]]) {
  390. const int64_t i03 = (tgpig) / (ne02*ne01);
  391. const int64_t i02 = (tgpig - i03*ne02*ne01) / ne01;
  392. const int64_t i01 = (tgpig - i03*ne02*ne01 - i02*ne01);
  393. device const float4 * psrc4 = (device const float4 *)(src0 + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  394. device const float4 * pmask = src1 != src0 ? (device const float4 *)(src1 + i01*ne00) : nullptr;
  395. device float4 * pdst4 = (device float4 *)(dst + i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00);
  396. // parallel max
  397. float4 lmax4 = -INFINITY;
  398. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  399. lmax4 = fmax(lmax4, psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f));
  400. }
  401. const float lmax = MAX(MAX(lmax4[0], lmax4[1]), MAX(lmax4[2], lmax4[3]));
  402. float max_val = simd_max(lmax);
  403. if (ntg > N_SIMDWIDTH) {
  404. if (sgitg == 0) {
  405. buf[tiisg] = -INFINITY;
  406. }
  407. threadgroup_barrier(mem_flags::mem_threadgroup);
  408. if (tiisg == 0) {
  409. buf[sgitg] = max_val;
  410. }
  411. threadgroup_barrier(mem_flags::mem_threadgroup);
  412. max_val = buf[tiisg];
  413. max_val = simd_max(max_val);
  414. }
  415. // parallel sum
  416. float4 lsum4 = 0.0f;
  417. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  418. const float4 exp_psrc4 = exp((psrc4[i00]*scale + (pmask ? pmask[i00] : 0.0f)) - max_val);
  419. lsum4 += exp_psrc4;
  420. pdst4[i00] = exp_psrc4;
  421. }
  422. const float lsum = lsum4[0] + lsum4[1] + lsum4[2] + lsum4[3];
  423. // This barrier fixes a failing test
  424. // ref: https://github.com/ggerganov/ggml/pull/621#discussion_r1425156335
  425. threadgroup_barrier(mem_flags::mem_none);
  426. float sum = simd_sum(lsum);
  427. if (ntg > N_SIMDWIDTH) {
  428. if (sgitg == 0) {
  429. buf[tiisg] = 0.0f;
  430. }
  431. threadgroup_barrier(mem_flags::mem_threadgroup);
  432. if (tiisg == 0) {
  433. buf[sgitg] = sum;
  434. }
  435. threadgroup_barrier(mem_flags::mem_threadgroup);
  436. sum = buf[tiisg];
  437. sum = simd_sum(sum);
  438. }
  439. const float inv_sum = 1.0f/sum;
  440. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  441. pdst4[i00] *= inv_sum;
  442. }
  443. }
  444. kernel void kernel_diag_mask_inf(
  445. device const float * src0,
  446. device float * dst,
  447. constant int64_t & ne00,
  448. constant int64_t & ne01,
  449. constant int & n_past,
  450. uint3 tpig[[thread_position_in_grid]]) {
  451. const int64_t i02 = tpig[2];
  452. const int64_t i01 = tpig[1];
  453. const int64_t i00 = tpig[0];
  454. if (i00 > n_past + i01) {
  455. dst[i02*ne01*ne00 + i01*ne00 + i00] = -INFINITY;
  456. } else {
  457. dst[i02*ne01*ne00 + i01*ne00 + i00] = src0[i02*ne01*ne00 + i01*ne00 + i00];
  458. }
  459. }
  460. kernel void kernel_diag_mask_inf_8(
  461. device const float4 * src0,
  462. device float4 * dst,
  463. constant int64_t & ne00,
  464. constant int64_t & ne01,
  465. constant int & n_past,
  466. uint3 tpig[[thread_position_in_grid]]) {
  467. const int64_t i = 2*tpig[0];
  468. dst[i+0] = src0[i+0];
  469. dst[i+1] = src0[i+1];
  470. int64_t i4 = 4*i;
  471. const int64_t i02 = i4/(ne00*ne01); i4 -= i02*ne00*ne01;
  472. const int64_t i01 = i4/(ne00); i4 -= i01*ne00;
  473. const int64_t i00 = i4;
  474. for (int k = 3; k >= 0; --k) {
  475. if (i00 + 4 + k <= n_past + i01) {
  476. break;
  477. }
  478. dst[i+1][k] = -INFINITY;
  479. if (i00 + k > n_past + i01) {
  480. dst[i][k] = -INFINITY;
  481. }
  482. }
  483. }
  484. kernel void kernel_norm(
  485. device const void * src0,
  486. device float * dst,
  487. constant int64_t & ne00,
  488. constant uint64_t & nb01,
  489. constant float & eps,
  490. threadgroup float * sum [[threadgroup(0)]],
  491. uint tgpig[[threadgroup_position_in_grid]],
  492. uint tpitg[[thread_position_in_threadgroup]],
  493. uint ntg[[threads_per_threadgroup]]) {
  494. device const float * x = (device const float *) ((device const char *) src0 + tgpig*nb01);
  495. // MEAN
  496. // parallel sum
  497. sum[tpitg] = 0.0f;
  498. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  499. sum[tpitg] += x[i00];
  500. }
  501. // reduce
  502. threadgroup_barrier(mem_flags::mem_threadgroup);
  503. for (uint i = ntg/2; i > 0; i /= 2) {
  504. if (tpitg < i) {
  505. sum[tpitg] += sum[tpitg + i];
  506. }
  507. threadgroup_barrier(mem_flags::mem_threadgroup);
  508. }
  509. const float mean = sum[0] / ne00;
  510. // recenter and VARIANCE
  511. threadgroup_barrier(mem_flags::mem_threadgroup);
  512. device float * y = dst + tgpig*ne00;
  513. sum[tpitg] = 0.0f;
  514. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  515. y[i00] = x[i00] - mean;
  516. sum[tpitg] += y[i00] * y[i00];
  517. }
  518. // reduce
  519. threadgroup_barrier(mem_flags::mem_threadgroup);
  520. for (uint i = ntg/2; i > 0; i /= 2) {
  521. if (tpitg < i) {
  522. sum[tpitg] += sum[tpitg + i];
  523. }
  524. threadgroup_barrier(mem_flags::mem_threadgroup);
  525. }
  526. const float variance = sum[0] / ne00;
  527. const float scale = 1.0f/sqrt(variance + eps);
  528. for (int i00 = tpitg; i00 < ne00; i00 += ntg) {
  529. y[i00] = y[i00] * scale;
  530. }
  531. }
  532. kernel void kernel_rms_norm(
  533. device const void * src0,
  534. device float * dst,
  535. constant int64_t & ne00,
  536. constant uint64_t & nb01,
  537. constant float & eps,
  538. threadgroup float * buf [[threadgroup(0)]],
  539. uint tgpig[[threadgroup_position_in_grid]],
  540. uint tpitg[[thread_position_in_threadgroup]],
  541. uint sgitg[[simdgroup_index_in_threadgroup]],
  542. uint tiisg[[thread_index_in_simdgroup]],
  543. uint ntg[[threads_per_threadgroup]]) {
  544. device const float4 * x = (device const float4 *) ((device const char *) src0 + tgpig*nb01);
  545. float4 sumf = 0;
  546. float all_sum = 0;
  547. // parallel sum
  548. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  549. sumf += x[i00] * x[i00];
  550. }
  551. all_sum = sumf[0] + sumf[1] + sumf[2] + sumf[3];
  552. all_sum = simd_sum(all_sum);
  553. if (ntg > N_SIMDWIDTH) {
  554. if (sgitg == 0) {
  555. buf[tiisg] = 0.0f;
  556. }
  557. threadgroup_barrier(mem_flags::mem_threadgroup);
  558. if (tiisg == 0) {
  559. buf[sgitg] = all_sum;
  560. }
  561. threadgroup_barrier(mem_flags::mem_threadgroup);
  562. all_sum = buf[tiisg];
  563. all_sum = simd_sum(all_sum);
  564. }
  565. const float mean = all_sum/ne00;
  566. const float scale = 1.0f/sqrt(mean + eps);
  567. device float4 * y = (device float4 *) (dst + tgpig*ne00);
  568. for (int i00 = tpitg; i00 < ne00/4; i00 += ntg) {
  569. y[i00] = x[i00] * scale;
  570. }
  571. }
  572. kernel void kernel_group_norm(
  573. device const float * src0,
  574. device float * dst,
  575. constant int64_t & ne00,
  576. constant int64_t & ne01,
  577. constant int64_t & ne02,
  578. constant uint64_t & nb00,
  579. constant uint64_t & nb01,
  580. constant uint64_t & nb02,
  581. constant int32_t & n_groups,
  582. constant float & eps,
  583. threadgroup float * buf [[threadgroup(0)]],
  584. uint tgpig[[threadgroup_position_in_grid]],
  585. uint tpitg[[thread_position_in_threadgroup]],
  586. uint sgitg[[simdgroup_index_in_threadgroup]],
  587. uint tiisg[[thread_index_in_simdgroup]],
  588. uint ntg[[threads_per_threadgroup]]) {
  589. const int64_t ne = ne00*ne01*ne02;
  590. const int64_t gs = ne00*ne01*((ne02 + n_groups - 1) / n_groups);
  591. int start = tgpig * gs;
  592. int end = start + gs;
  593. start += tpitg;
  594. if (end >= ne) {
  595. end = ne;
  596. }
  597. float tmp = 0.0f; // partial sum for thread in warp
  598. for (int j = start; j < end; j += ntg) {
  599. tmp += src0[j];
  600. }
  601. threadgroup_barrier(mem_flags::mem_threadgroup);
  602. tmp = simd_sum(tmp);
  603. if (ntg > N_SIMDWIDTH) {
  604. if (sgitg == 0) {
  605. buf[tiisg] = 0.0f;
  606. }
  607. threadgroup_barrier(mem_flags::mem_threadgroup);
  608. if (tiisg == 0) {
  609. buf[sgitg] = tmp;
  610. }
  611. threadgroup_barrier(mem_flags::mem_threadgroup);
  612. tmp = buf[tiisg];
  613. tmp = simd_sum(tmp);
  614. }
  615. const float mean = tmp / gs;
  616. tmp = 0.0f;
  617. for (int j = start; j < end; j += ntg) {
  618. float xi = src0[j] - mean;
  619. dst[j] = xi;
  620. tmp += xi * xi;
  621. }
  622. tmp = simd_sum(tmp);
  623. if (ntg > N_SIMDWIDTH) {
  624. if (sgitg == 0) {
  625. buf[tiisg] = 0.0f;
  626. }
  627. threadgroup_barrier(mem_flags::mem_threadgroup);
  628. if (tiisg == 0) {
  629. buf[sgitg] = tmp;
  630. }
  631. threadgroup_barrier(mem_flags::mem_threadgroup);
  632. tmp = buf[tiisg];
  633. tmp = simd_sum(tmp);
  634. }
  635. const float variance = tmp / gs;
  636. const float scale = 1.0f/sqrt(variance + eps);
  637. for (int j = start; j < end; j += ntg) {
  638. dst[j] *= scale;
  639. }
  640. }
  641. // function for calculate inner product between half a q4_0 block and 16 floats (yl), sumy is SUM(yl[i])
  642. // il indicates where the q4 quants begin (0 or QK4_0/4)
  643. // we assume that the yl's have been multiplied with the appropriate scale factor
  644. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  645. inline float block_q_n_dot_y(device const block_q4_0 * qb_curr, float sumy, thread float * yl, int il) {
  646. float d = qb_curr->d;
  647. float2 acc = 0.f;
  648. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 1 + il/2);
  649. for (int i = 0; i < 8; i+=2) {
  650. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  651. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  652. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  653. + yl[i + 9] * (qs[i / 2] & 0xF000);
  654. }
  655. return d * (sumy * -8.f + acc[0] + acc[1]);
  656. }
  657. // function for calculate inner product between half a q4_1 block and 16 floats (yl), sumy is SUM(yl[i])
  658. // il indicates where the q4 quants begin (0 or QK4_0/4)
  659. // we assume that the yl's have been multiplied with the appropriate scale factor
  660. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  661. inline float block_q_n_dot_y(device const block_q4_1 * qb_curr, float sumy, thread float * yl, int il) {
  662. float d = qb_curr->d;
  663. float m = qb_curr->m;
  664. float2 acc = 0.f;
  665. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 2 + il/2);
  666. for (int i = 0; i < 8; i+=2) {
  667. acc[0] += yl[i + 0] * (qs[i / 2] & 0x000F)
  668. + yl[i + 1] * (qs[i / 2] & 0x0F00);
  669. acc[1] += yl[i + 8] * (qs[i / 2] & 0x00F0)
  670. + yl[i + 9] * (qs[i / 2] & 0xF000);
  671. }
  672. return d * (acc[0] + acc[1]) + sumy * m;
  673. }
  674. // function for calculate inner product between half a q5_0 block and 16 floats (yl), sumy is SUM(yl[i])
  675. // il indicates where the q5 quants begin (0 or QK5_0/4)
  676. // we assume that the yl's have been multiplied with the appropriate scale factor
  677. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  678. inline float block_q_n_dot_y(device const block_q5_0 * qb_curr, float sumy, thread float * yl, int il) {
  679. float d = qb_curr->d;
  680. float2 acc = 0.f;
  681. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 3 + il/2);
  682. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  683. for (int i = 0; i < 8; i+=2) {
  684. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  685. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  686. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  687. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  688. }
  689. return d * (sumy * -16.f + acc[0] + acc[1]);
  690. }
  691. // function for calculate inner product between half a q5_1 block and 16 floats (yl), sumy is SUM(yl[i])
  692. // il indicates where the q5 quants begin (0 or QK5_1/4)
  693. // we assume that the yl's have been multiplied with the appropriate scale factor
  694. // that corresponds to the missing bit shifts (1, 1/16, 1/256, 1/4096)
  695. inline float block_q_n_dot_y(device const block_q5_1 * qb_curr, float sumy, thread float * yl, int il) {
  696. float d = qb_curr->d;
  697. float m = qb_curr->m;
  698. float2 acc = 0.f;
  699. device const uint16_t * qs = ((device const uint16_t *)qb_curr + 4 + il/2);
  700. const uint32_t qh = *((device const uint32_t *)qb_curr->qh);
  701. for (int i = 0; i < 8; i+=2) {
  702. acc[0] += yl[i + 0] * ((qs[i / 2] & 0x000F) | ((qh >> (i+0+il ) << 4 ) & 0x00010))
  703. + yl[i + 1] * ((qs[i / 2] & 0x0F00) | ((qh >> (i+1+il ) << 12) & 0x01000));
  704. acc[1] += yl[i + 8] * ((qs[i / 2] & 0x00F0) | ((qh >> (i+0+il+QK5_0/2) << 8 ) & 0x00100))
  705. + yl[i + 9] * ((qs[i / 2] & 0xF000) | ((qh >> (i+1+il+QK5_0/2) << 16) & 0x10000));
  706. }
  707. return d * (acc[0] + acc[1]) + sumy * m;
  708. }
  709. // putting them in the kernel cause a significant performance penalty
  710. #define N_DST 4 // each SIMD group works on 4 rows
  711. #define N_SIMDGROUP 2 // number of SIMD groups in a thread group
  712. //Note: This is a template, but strictly speaking it only applies to
  713. // quantizations where the block size is 32. It also does not
  714. // guard against the number of rows not being divisible by
  715. // N_DST, so this is another explicit assumption of the implementation.
  716. template<typename block_q_type, int nr, int nsg, int nw>
  717. void mul_vec_q_n_f32_impl(
  718. device const void * src0,
  719. device const float * src1,
  720. device float * dst,
  721. int64_t ne00,
  722. int64_t ne01,
  723. int64_t ne02,
  724. int64_t ne10,
  725. int64_t ne12,
  726. int64_t ne0,
  727. int64_t ne1,
  728. uint r2,
  729. uint r3,
  730. uint3 tgpig, uint tiisg, uint sgitg) {
  731. const int nb = ne00/QK4_0;
  732. const int r0 = tgpig.x;
  733. const int r1 = tgpig.y;
  734. const int im = tgpig.z;
  735. const int first_row = (r0 * nsg + sgitg) * nr;
  736. const uint i12 = im%ne12;
  737. const uint i13 = im/ne12;
  738. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  739. device const block_q_type * x = (device const block_q_type *) src0 + offset0;
  740. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  741. float yl[16]; // src1 vector cache
  742. float sumf[nr] = {0.f};
  743. const int ix = (tiisg/2);
  744. const int il = (tiisg%2)*8;
  745. device const float * yb = y + ix * QK4_0 + il;
  746. // each thread in a SIMD group deals with half a block.
  747. for (int ib = ix; ib < nb; ib += nw/2) {
  748. float sumy = 0;
  749. for (int i = 0; i < 8; i += 2) {
  750. sumy += yb[i] + yb[i+1];
  751. yl[i+0] = yb[i+ 0];
  752. yl[i+1] = yb[i+ 1]/256.f;
  753. sumy += yb[i+16] + yb[i+17];
  754. yl[i+8] = yb[i+16]/16.f;
  755. yl[i+9] = yb[i+17]/4096.f;
  756. }
  757. for (int row = 0; row < nr; row++) {
  758. sumf[row] += block_q_n_dot_y(x+ib+row*nb, sumy, yl, il);
  759. }
  760. yb += QK4_0 * 16;
  761. }
  762. for (int row = 0; row < nr; ++row) {
  763. const float tot = simd_sum(sumf[row]);
  764. if (tiisg == 0 && first_row + row < ne01) {
  765. dst[im*ne0*ne1 + r1*ne0 + first_row + row] = tot;
  766. }
  767. }
  768. }
  769. kernel void kernel_mul_mv_q4_0_f32(
  770. device const void * src0,
  771. device const float * src1,
  772. device float * dst,
  773. constant int64_t & ne00,
  774. constant int64_t & ne01,
  775. constant int64_t & ne02,
  776. constant uint64_t & nb00,
  777. constant uint64_t & nb01,
  778. constant uint64_t & nb02,
  779. constant int64_t & ne10,
  780. constant int64_t & ne11,
  781. constant int64_t & ne12,
  782. constant uint64_t & nb10,
  783. constant uint64_t & nb11,
  784. constant uint64_t & nb12,
  785. constant int64_t & ne0,
  786. constant int64_t & ne1,
  787. constant uint & r2,
  788. constant uint & r3,
  789. uint3 tgpig[[threadgroup_position_in_grid]],
  790. uint tiisg[[thread_index_in_simdgroup]],
  791. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  792. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  793. }
  794. kernel void kernel_mul_mv_q4_1_f32(
  795. device const void * src0,
  796. device const float * src1,
  797. device float * dst,
  798. constant int64_t & ne00,
  799. constant int64_t & ne01,
  800. constant int64_t & ne02,
  801. constant uint64_t & nb00,
  802. constant uint64_t & nb01,
  803. constant uint64_t & nb02,
  804. constant int64_t & ne10,
  805. constant int64_t & ne11,
  806. constant int64_t & ne12,
  807. constant uint64_t & nb10,
  808. constant uint64_t & nb11,
  809. constant uint64_t & nb12,
  810. constant int64_t & ne0,
  811. constant int64_t & ne1,
  812. constant uint & r2,
  813. constant uint & r3,
  814. uint3 tgpig[[threadgroup_position_in_grid]],
  815. uint tiisg[[thread_index_in_simdgroup]],
  816. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  817. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  818. }
  819. kernel void kernel_mul_mv_q5_0_f32(
  820. device const void * src0,
  821. device const float * src1,
  822. device float * dst,
  823. constant int64_t & ne00,
  824. constant int64_t & ne01,
  825. constant int64_t & ne02,
  826. constant uint64_t & nb00,
  827. constant uint64_t & nb01,
  828. constant uint64_t & nb02,
  829. constant int64_t & ne10,
  830. constant int64_t & ne11,
  831. constant int64_t & ne12,
  832. constant uint64_t & nb10,
  833. constant uint64_t & nb11,
  834. constant uint64_t & nb12,
  835. constant int64_t & ne0,
  836. constant int64_t & ne1,
  837. constant uint & r2,
  838. constant uint & r3,
  839. uint3 tgpig[[threadgroup_position_in_grid]],
  840. uint tiisg[[thread_index_in_simdgroup]],
  841. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  842. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  843. }
  844. kernel void kernel_mul_mv_q5_1_f32(
  845. device const void * src0,
  846. device const float * src1,
  847. device float * dst,
  848. constant int64_t & ne00,
  849. constant int64_t & ne01,
  850. constant int64_t & ne02,
  851. constant uint64_t & nb00,
  852. constant uint64_t & nb01,
  853. constant uint64_t & nb02,
  854. constant int64_t & ne10,
  855. constant int64_t & ne11,
  856. constant int64_t & ne12,
  857. constant uint64_t & nb10,
  858. constant uint64_t & nb11,
  859. constant uint64_t & nb12,
  860. constant int64_t & ne0,
  861. constant int64_t & ne1,
  862. constant uint & r2,
  863. constant uint & r3,
  864. uint3 tgpig[[threadgroup_position_in_grid]],
  865. uint tiisg[[thread_index_in_simdgroup]],
  866. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  867. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  868. }
  869. #define NB_Q8_0 8
  870. void kernel_mul_mv_q8_0_f32_impl(
  871. device const void * src0,
  872. device const float * src1,
  873. device float * dst,
  874. constant int64_t & ne00,
  875. constant int64_t & ne01,
  876. constant int64_t & ne02,
  877. constant int64_t & ne10,
  878. constant int64_t & ne12,
  879. constant int64_t & ne0,
  880. constant int64_t & ne1,
  881. constant uint & r2,
  882. constant uint & r3,
  883. uint3 tgpig[[threadgroup_position_in_grid]],
  884. uint tiisg[[thread_index_in_simdgroup]],
  885. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  886. const int nr = N_DST;
  887. const int nsg = N_SIMDGROUP;
  888. const int nw = N_SIMDWIDTH;
  889. const int nb = ne00/QK8_0;
  890. const int r0 = tgpig.x;
  891. const int r1 = tgpig.y;
  892. const int im = tgpig.z;
  893. const int first_row = (r0 * nsg + sgitg) * nr;
  894. const uint i12 = im%ne12;
  895. const uint i13 = im/ne12;
  896. const uint offset0 = first_row * nb + (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  897. device const block_q8_0 * x = (device const block_q8_0 *) src0 + offset0;
  898. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  899. float yl[NB_Q8_0];
  900. float sumf[nr]={0.f};
  901. const int ix = tiisg/4;
  902. const int il = tiisg%4;
  903. device const float * yb = y + ix * QK8_0 + NB_Q8_0*il;
  904. // each thread in a SIMD group deals with NB_Q8_0 quants at a time
  905. for (int ib = ix; ib < nb; ib += nw/4) {
  906. for (int i = 0; i < NB_Q8_0; ++i) {
  907. yl[i] = yb[i];
  908. }
  909. for (int row = 0; row < nr; row++) {
  910. device const int8_t * qs = x[ib+row*nb].qs + NB_Q8_0*il;
  911. float sumq = 0.f;
  912. for (int iq = 0; iq < NB_Q8_0; ++iq) {
  913. sumq += qs[iq] * yl[iq];
  914. }
  915. sumf[row] += sumq*x[ib+row*nb].d;
  916. }
  917. yb += NB_Q8_0 * nw;
  918. }
  919. for (int row = 0; row < nr; ++row) {
  920. const float tot = simd_sum(sumf[row]);
  921. if (tiisg == 0 && first_row + row < ne01) {
  922. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  923. }
  924. }
  925. }
  926. [[host_name("kernel_mul_mv_q8_0_f32")]]
  927. kernel void kernel_mul_mv_q8_0_f32(
  928. device const void * src0,
  929. device const float * src1,
  930. device float * dst,
  931. constant int64_t & ne00,
  932. constant int64_t & ne01,
  933. constant int64_t & ne02,
  934. constant uint64_t & nb00,
  935. constant uint64_t & nb01,
  936. constant uint64_t & nb02,
  937. constant int64_t & ne10,
  938. constant int64_t & ne11,
  939. constant int64_t & ne12,
  940. constant uint64_t & nb10,
  941. constant uint64_t & nb11,
  942. constant uint64_t & nb12,
  943. constant int64_t & ne0,
  944. constant int64_t & ne1,
  945. constant uint & r2,
  946. constant uint & r3,
  947. uint3 tgpig[[threadgroup_position_in_grid]],
  948. uint tiisg[[thread_index_in_simdgroup]],
  949. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  950. kernel_mul_mv_q8_0_f32_impl(src0,src1,dst,ne00,ne01,ne02,ne10,ne12,ne0,ne1,r2,r3,tgpig,tiisg,sgitg);
  951. }
  952. #define N_F32_F32 4
  953. void kernel_mul_mv_f32_f32_impl(
  954. device const char * src0,
  955. device const char * src1,
  956. device float * dst,
  957. constant int64_t & ne00,
  958. constant int64_t & ne01,
  959. constant int64_t & ne02,
  960. constant uint64_t & nb00,
  961. constant uint64_t & nb01,
  962. constant uint64_t & nb02,
  963. constant int64_t & ne10,
  964. constant int64_t & ne11,
  965. constant int64_t & ne12,
  966. constant uint64_t & nb10,
  967. constant uint64_t & nb11,
  968. constant uint64_t & nb12,
  969. constant int64_t & ne0,
  970. constant int64_t & ne1,
  971. constant uint & r2,
  972. constant uint & r3,
  973. uint3 tgpig[[threadgroup_position_in_grid]],
  974. uint tiisg[[thread_index_in_simdgroup]]) {
  975. const int64_t r0 = tgpig.x;
  976. const int64_t rb = tgpig.y*N_F32_F32;
  977. const int64_t im = tgpig.z;
  978. const uint i12 = im%ne12;
  979. const uint i13 = im/ne12;
  980. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  981. device const float * x = (device const float *) (src0 + offset0);
  982. if (ne00 < 128) {
  983. for (int row = 0; row < N_F32_F32; ++row) {
  984. int r1 = rb + row;
  985. if (r1 >= ne11) {
  986. break;
  987. }
  988. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  989. float sumf = 0;
  990. for (int i = tiisg; i < ne00; i += 32) {
  991. sumf += (float) x[i] * (float) y[i];
  992. }
  993. float all_sum = simd_sum(sumf);
  994. if (tiisg == 0) {
  995. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  996. }
  997. }
  998. } else {
  999. device const float4 * x4 = (device const float4 *)x;
  1000. for (int row = 0; row < N_F32_F32; ++row) {
  1001. int r1 = rb + row;
  1002. if (r1 >= ne11) {
  1003. break;
  1004. }
  1005. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1006. device const float4 * y4 = (device const float4 *) y;
  1007. float sumf = 0;
  1008. for (int i = tiisg; i < ne00/4; i += 32) {
  1009. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1010. }
  1011. float all_sum = simd_sum(sumf);
  1012. if (tiisg == 0) {
  1013. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1014. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1015. }
  1016. }
  1017. }
  1018. }
  1019. [[host_name("kernel_mul_mv_f32_f32")]]
  1020. kernel void kernel_mul_mv_f32_f32(
  1021. device const char * src0,
  1022. device const char * src1,
  1023. device float * dst,
  1024. constant int64_t & ne00,
  1025. constant int64_t & ne01,
  1026. constant int64_t & ne02,
  1027. constant uint64_t & nb00,
  1028. constant uint64_t & nb01,
  1029. constant uint64_t & nb02,
  1030. constant int64_t & ne10,
  1031. constant int64_t & ne11,
  1032. constant int64_t & ne12,
  1033. constant uint64_t & nb10,
  1034. constant uint64_t & nb11,
  1035. constant uint64_t & nb12,
  1036. constant int64_t & ne0,
  1037. constant int64_t & ne1,
  1038. constant uint & r2,
  1039. constant uint & r3,
  1040. uint3 tgpig[[threadgroup_position_in_grid]],
  1041. uint tiisg[[thread_index_in_simdgroup]]) {
  1042. kernel_mul_mv_f32_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1043. }
  1044. #define N_F16_F16 4
  1045. kernel void kernel_mul_mv_f16_f16(
  1046. device const char * src0,
  1047. device const char * src1,
  1048. device float * dst,
  1049. constant int64_t & ne00,
  1050. constant int64_t & ne01,
  1051. constant int64_t & ne02,
  1052. constant uint64_t & nb00,
  1053. constant uint64_t & nb01,
  1054. constant uint64_t & nb02,
  1055. constant int64_t & ne10,
  1056. constant int64_t & ne11,
  1057. constant int64_t & ne12,
  1058. constant uint64_t & nb10,
  1059. constant uint64_t & nb11,
  1060. constant uint64_t & nb12,
  1061. constant int64_t & ne0,
  1062. constant int64_t & ne1,
  1063. constant uint & r2,
  1064. constant uint & r3,
  1065. uint3 tgpig[[threadgroup_position_in_grid]],
  1066. uint tiisg[[thread_index_in_simdgroup]]) {
  1067. const int64_t r0 = tgpig.x;
  1068. const int64_t rb = tgpig.y*N_F16_F16;
  1069. const int64_t im = tgpig.z;
  1070. const uint i12 = im%ne12;
  1071. const uint i13 = im/ne12;
  1072. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1073. device const half * x = (device const half *) (src0 + offset0);
  1074. if (ne00 < 128) {
  1075. for (int row = 0; row < N_F16_F16; ++row) {
  1076. int r1 = rb + row;
  1077. if (r1 >= ne11) {
  1078. break;
  1079. }
  1080. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1081. float sumf = 0;
  1082. for (int i = tiisg; i < ne00; i += 32) {
  1083. sumf += (half) x[i] * (half) y[i];
  1084. }
  1085. float all_sum = simd_sum(sumf);
  1086. if (tiisg == 0) {
  1087. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1088. }
  1089. }
  1090. } else {
  1091. device const half4 * x4 = (device const half4 *)x;
  1092. for (int row = 0; row < N_F16_F16; ++row) {
  1093. int r1 = rb + row;
  1094. if (r1 >= ne11) {
  1095. break;
  1096. }
  1097. device const half * y = (device const half *) (src1 + r1*nb11 + im*nb12);
  1098. device const half4 * y4 = (device const half4 *) y;
  1099. float sumf = 0;
  1100. for (int i = tiisg; i < ne00/4; i += 32) {
  1101. for (int k = 0; k < 4; ++k) sumf += (half) x4[i][k] * y4[i][k];
  1102. }
  1103. float all_sum = simd_sum(sumf);
  1104. if (tiisg == 0) {
  1105. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (half) x[i] * y[i];
  1106. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1107. }
  1108. }
  1109. }
  1110. }
  1111. void kernel_mul_mv_f16_f32_1row_impl(
  1112. device const char * src0,
  1113. device const char * src1,
  1114. device float * dst,
  1115. constant int64_t & ne00,
  1116. constant int64_t & ne01,
  1117. constant int64_t & ne02,
  1118. constant uint64_t & nb00,
  1119. constant uint64_t & nb01,
  1120. constant uint64_t & nb02,
  1121. constant int64_t & ne10,
  1122. constant int64_t & ne11,
  1123. constant int64_t & ne12,
  1124. constant uint64_t & nb10,
  1125. constant uint64_t & nb11,
  1126. constant uint64_t & nb12,
  1127. constant int64_t & ne0,
  1128. constant int64_t & ne1,
  1129. constant uint & r2,
  1130. constant uint & r3,
  1131. uint3 tgpig[[threadgroup_position_in_grid]],
  1132. uint tiisg[[thread_index_in_simdgroup]]) {
  1133. const int64_t r0 = tgpig.x;
  1134. const int64_t r1 = tgpig.y;
  1135. const int64_t im = tgpig.z;
  1136. const uint i12 = im%ne12;
  1137. const uint i13 = im/ne12;
  1138. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1139. device const half * x = (device const half *) (src0 + offset0);
  1140. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1141. float sumf = 0;
  1142. if (ne00 < 128) {
  1143. for (int i = tiisg; i < ne00; i += 32) {
  1144. sumf += (float) x[i] * (float) y[i];
  1145. }
  1146. float all_sum = simd_sum(sumf);
  1147. if (tiisg == 0) {
  1148. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1149. }
  1150. } else {
  1151. device const half4 * x4 = (device const half4 *) x;
  1152. device const float4 * y4 = (device const float4 *) y;
  1153. for (int i = tiisg; i < ne00/4; i += 32) {
  1154. for (int k = 0; k < 4; ++k) sumf += (float)x4[i][k] * y4[i][k];
  1155. }
  1156. float all_sum = simd_sum(sumf);
  1157. if (tiisg == 0) {
  1158. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1159. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1160. }
  1161. }
  1162. }
  1163. [[host_name("kernel_mul_mv_f16_f32_1row")]]
  1164. kernel void kernel_mul_mv_f16_f32_1row(
  1165. device const char * src0,
  1166. device const char * src1,
  1167. device float * dst,
  1168. constant int64_t & ne00,
  1169. constant int64_t & ne01,
  1170. constant int64_t & ne02,
  1171. constant uint64_t & nb00,
  1172. constant uint64_t & nb01,
  1173. constant uint64_t & nb02,
  1174. constant int64_t & ne10,
  1175. constant int64_t & ne11,
  1176. constant int64_t & ne12,
  1177. constant uint64_t & nb10,
  1178. constant uint64_t & nb11,
  1179. constant uint64_t & nb12,
  1180. constant int64_t & ne0,
  1181. constant int64_t & ne1,
  1182. constant uint & r2,
  1183. constant uint & r3,
  1184. uint3 tgpig[[threadgroup_position_in_grid]],
  1185. uint tiisg[[thread_index_in_simdgroup]]) {
  1186. kernel_mul_mv_f16_f32_1row_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1187. }
  1188. #define N_F16_F32 4
  1189. void kernel_mul_mv_f16_f32_impl(
  1190. device const char * src0,
  1191. device const char * src1,
  1192. device float * dst,
  1193. constant int64_t & ne00,
  1194. constant int64_t & ne01,
  1195. constant int64_t & ne02,
  1196. constant uint64_t & nb00,
  1197. constant uint64_t & nb01,
  1198. constant uint64_t & nb02,
  1199. constant int64_t & ne10,
  1200. constant int64_t & ne11,
  1201. constant int64_t & ne12,
  1202. constant uint64_t & nb10,
  1203. constant uint64_t & nb11,
  1204. constant uint64_t & nb12,
  1205. constant int64_t & ne0,
  1206. constant int64_t & ne1,
  1207. constant uint & r2,
  1208. constant uint & r3,
  1209. uint3 tgpig[[threadgroup_position_in_grid]],
  1210. uint tiisg[[thread_index_in_simdgroup]]) {
  1211. const int64_t r0 = tgpig.x;
  1212. const int64_t rb = tgpig.y*N_F16_F32;
  1213. const int64_t im = tgpig.z;
  1214. const uint i12 = im%ne12;
  1215. const uint i13 = im/ne12;
  1216. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1217. device const half * x = (device const half *) (src0 + offset0);
  1218. if (ne00 < 128) {
  1219. for (int row = 0; row < N_F16_F32; ++row) {
  1220. int r1 = rb + row;
  1221. if (r1 >= ne11) {
  1222. break;
  1223. }
  1224. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1225. float sumf = 0;
  1226. for (int i = tiisg; i < ne00; i += 32) {
  1227. sumf += (float) x[i] * (float) y[i];
  1228. }
  1229. float all_sum = simd_sum(sumf);
  1230. if (tiisg == 0) {
  1231. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1232. }
  1233. }
  1234. } else {
  1235. device const half4 * x4 = (device const half4 *)x;
  1236. for (int row = 0; row < N_F16_F32; ++row) {
  1237. int r1 = rb + row;
  1238. if (r1 >= ne11) {
  1239. break;
  1240. }
  1241. device const float * y = (device const float *) (src1 + r1*nb11 + im*nb12);
  1242. device const float4 * y4 = (device const float4 *) y;
  1243. float sumf = 0;
  1244. for (int i = tiisg; i < ne00/4; i += 32) {
  1245. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1246. }
  1247. float all_sum = simd_sum(sumf);
  1248. if (tiisg == 0) {
  1249. for (int i = 4*(ne00/4); i < ne00; ++i) all_sum += (float) x[i] * y[i];
  1250. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1251. }
  1252. }
  1253. }
  1254. }
  1255. [[host_name("kernel_mul_mv_f16_f32")]]
  1256. kernel void kernel_mul_mv_f16_f32(
  1257. device const char * src0,
  1258. device const char * src1,
  1259. device float * dst,
  1260. constant int64_t & ne00,
  1261. constant int64_t & ne01,
  1262. constant int64_t & ne02,
  1263. constant uint64_t & nb00,
  1264. constant uint64_t & nb01,
  1265. constant uint64_t & nb02,
  1266. constant int64_t & ne10,
  1267. constant int64_t & ne11,
  1268. constant int64_t & ne12,
  1269. constant uint64_t & nb10,
  1270. constant uint64_t & nb11,
  1271. constant uint64_t & nb12,
  1272. constant int64_t & ne0,
  1273. constant int64_t & ne1,
  1274. constant uint & r2,
  1275. constant uint & r3,
  1276. uint3 tgpig[[threadgroup_position_in_grid]],
  1277. uint tiisg[[thread_index_in_simdgroup]]) {
  1278. kernel_mul_mv_f16_f32_impl(src0, src1, dst, ne00, ne01, ne02, nb00, nb01, nb02, ne10, ne11, ne12, nb10, nb11, nb12, ne0, ne1, r2, r3, tgpig, tiisg);
  1279. }
  1280. // Assumes row size (ne00) is a multiple of 4
  1281. kernel void kernel_mul_mv_f16_f32_l4(
  1282. device const char * src0,
  1283. device const char * src1,
  1284. device float * dst,
  1285. constant int64_t & ne00,
  1286. constant int64_t & ne01,
  1287. constant int64_t & ne02,
  1288. constant uint64_t & nb00,
  1289. constant uint64_t & nb01,
  1290. constant uint64_t & nb02,
  1291. constant int64_t & ne10,
  1292. constant int64_t & ne11,
  1293. constant int64_t & ne12,
  1294. constant uint64_t & nb10,
  1295. constant uint64_t & nb11,
  1296. constant uint64_t & nb12,
  1297. constant int64_t & ne0,
  1298. constant int64_t & ne1,
  1299. constant uint & r2,
  1300. constant uint & r3,
  1301. uint3 tgpig[[threadgroup_position_in_grid]],
  1302. uint tiisg[[thread_index_in_simdgroup]]) {
  1303. const int nrows = ne11;
  1304. const int64_t r0 = tgpig.x;
  1305. const int64_t im = tgpig.z;
  1306. const uint i12 = im%ne12;
  1307. const uint i13 = im/ne12;
  1308. const uint offset0 = r0*nb01 + (i12/r2)*nb02 + (i13/r3)*nb02*ne02;
  1309. device const half4 * x4 = (device const half4 *) (src0 + offset0);
  1310. for (int r1 = 0; r1 < nrows; ++r1) {
  1311. device const float4 * y4 = (device const float4 *) (src1 + r1*nb11 + im*nb12);
  1312. float sumf = 0;
  1313. for (int i = tiisg; i < ne00/4; i += 32) {
  1314. for (int k = 0; k < 4; ++k) sumf += (float) x4[i][k] * y4[i][k];
  1315. }
  1316. float all_sum = simd_sum(sumf);
  1317. if (tiisg == 0) {
  1318. dst[im*ne1*ne0 + r1*ne0 + r0] = all_sum;
  1319. }
  1320. }
  1321. }
  1322. kernel void kernel_alibi_f32(
  1323. device const float * src0,
  1324. device float * dst,
  1325. constant int64_t & ne00,
  1326. constant int64_t & ne01,
  1327. constant int64_t & ne02,
  1328. constant int64_t & ne03,
  1329. constant uint64_t & nb00,
  1330. constant uint64_t & nb01,
  1331. constant uint64_t & nb02,
  1332. constant uint64_t & nb03,
  1333. constant int64_t & ne0,
  1334. constant int64_t & ne1,
  1335. constant int64_t & ne2,
  1336. constant int64_t & ne3,
  1337. constant uint64_t & nb0,
  1338. constant uint64_t & nb1,
  1339. constant uint64_t & nb2,
  1340. constant uint64_t & nb3,
  1341. constant float & m0,
  1342. constant float & m1,
  1343. constant int & n_heads_log2_floor,
  1344. uint3 tgpig[[threadgroup_position_in_grid]],
  1345. uint3 tpitg[[thread_position_in_threadgroup]],
  1346. uint3 ntg[[threads_per_threadgroup]]) {
  1347. const int64_t i03 = tgpig[2];
  1348. const int64_t i02 = tgpig[1];
  1349. const int64_t i01 = tgpig[0];
  1350. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1351. const int64_t i3 = n / (ne2*ne1*ne0);
  1352. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1353. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1354. //const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1355. const int64_t k = i3*ne3 + i2;
  1356. float m_k;
  1357. if (k < n_heads_log2_floor) {
  1358. m_k = pow(m0, k + 1);
  1359. } else {
  1360. m_k = pow(m1, 2 * (k - n_heads_log2_floor) + 1);
  1361. }
  1362. device char * dst_row = (device char *) dst + i3*nb3 + i2*nb2 + i1*nb1;
  1363. device const char * src_row = (device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01;
  1364. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1365. const float src_v = *(device float *)(src_row + i00*nb00);
  1366. device float * dst_v = (device float *)(dst_row + i00*nb0);
  1367. *dst_v = i00 * m_k + src_v;
  1368. }
  1369. }
  1370. static float rope_yarn_ramp(const float low, const float high, const int i0) {
  1371. const float y = (i0 / 2 - low) / max(0.001f, high - low);
  1372. return 1.0f - min(1.0f, max(0.0f, y));
  1373. }
  1374. // YaRN algorithm based on LlamaYaRNScaledRotaryEmbedding.py from https://github.com/jquesnelle/yarn
  1375. // MIT licensed. Copyright (c) 2023 Jeffrey Quesnelle and Bowen Peng.
  1376. static void rope_yarn(
  1377. float theta_extrap, float freq_scale, float corr_dims[2], int64_t i0, float ext_factor, float mscale,
  1378. thread float * cos_theta, thread float * sin_theta
  1379. ) {
  1380. // Get n-d rotational scaling corrected for extrapolation
  1381. float theta_interp = freq_scale * theta_extrap;
  1382. float theta = theta_interp;
  1383. if (ext_factor != 0.0f) {
  1384. float ramp_mix = rope_yarn_ramp(corr_dims[0], corr_dims[1], i0) * ext_factor;
  1385. theta = theta_interp * (1 - ramp_mix) + theta_extrap * ramp_mix;
  1386. // Get n-d magnitude scaling corrected for interpolation
  1387. mscale *= 1.0f + 0.1f * log(1.0f / freq_scale);
  1388. }
  1389. *cos_theta = cos(theta) * mscale;
  1390. *sin_theta = sin(theta) * mscale;
  1391. }
  1392. // Apparently solving `n_rot = 2pi * x * base^((2 * max_pos_emb) / n_dims)` for x, we get
  1393. // `corr_fac(n_rot) = n_dims * log(max_pos_emb / (n_rot * 2pi)) / (2 * log(base))`
  1394. static float rope_yarn_corr_factor(int n_dims, int n_orig_ctx, float n_rot, float base) {
  1395. return n_dims * log(n_orig_ctx / (n_rot * 2 * M_PI_F)) / (2 * log(base));
  1396. }
  1397. static void rope_yarn_corr_dims(
  1398. int n_dims, int n_orig_ctx, float freq_base, float beta_fast, float beta_slow, float dims[2]
  1399. ) {
  1400. // start and end correction dims
  1401. dims[0] = max(0.0f, floor(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_fast, freq_base)));
  1402. dims[1] = min(n_dims - 1.0f, ceil(rope_yarn_corr_factor(n_dims, n_orig_ctx, beta_slow, freq_base)));
  1403. }
  1404. typedef void (rope_t)(
  1405. device const void * src0,
  1406. device const int32_t * src1,
  1407. device float * dst,
  1408. constant int64_t & ne00,
  1409. constant int64_t & ne01,
  1410. constant int64_t & ne02,
  1411. constant int64_t & ne03,
  1412. constant uint64_t & nb00,
  1413. constant uint64_t & nb01,
  1414. constant uint64_t & nb02,
  1415. constant uint64_t & nb03,
  1416. constant int64_t & ne0,
  1417. constant int64_t & ne1,
  1418. constant int64_t & ne2,
  1419. constant int64_t & ne3,
  1420. constant uint64_t & nb0,
  1421. constant uint64_t & nb1,
  1422. constant uint64_t & nb2,
  1423. constant uint64_t & nb3,
  1424. constant int & n_past,
  1425. constant int & n_dims,
  1426. constant int & mode,
  1427. constant int & n_orig_ctx,
  1428. constant float & freq_base,
  1429. constant float & freq_scale,
  1430. constant float & ext_factor,
  1431. constant float & attn_factor,
  1432. constant float & beta_fast,
  1433. constant float & beta_slow,
  1434. uint tiitg[[thread_index_in_threadgroup]],
  1435. uint3 tptg[[threads_per_threadgroup]],
  1436. uint3 tgpig[[threadgroup_position_in_grid]]);
  1437. template<typename T>
  1438. kernel void kernel_rope(
  1439. device const void * src0,
  1440. device const int32_t * src1,
  1441. device float * dst,
  1442. constant int64_t & ne00,
  1443. constant int64_t & ne01,
  1444. constant int64_t & ne02,
  1445. constant int64_t & ne03,
  1446. constant uint64_t & nb00,
  1447. constant uint64_t & nb01,
  1448. constant uint64_t & nb02,
  1449. constant uint64_t & nb03,
  1450. constant int64_t & ne0,
  1451. constant int64_t & ne1,
  1452. constant int64_t & ne2,
  1453. constant int64_t & ne3,
  1454. constant uint64_t & nb0,
  1455. constant uint64_t & nb1,
  1456. constant uint64_t & nb2,
  1457. constant uint64_t & nb3,
  1458. constant int & n_past,
  1459. constant int & n_dims,
  1460. constant int & mode,
  1461. constant int & n_orig_ctx,
  1462. constant float & freq_base,
  1463. constant float & freq_scale,
  1464. constant float & ext_factor,
  1465. constant float & attn_factor,
  1466. constant float & beta_fast,
  1467. constant float & beta_slow,
  1468. uint tiitg[[thread_index_in_threadgroup]],
  1469. uint3 tptg[[threads_per_threadgroup]],
  1470. uint3 tgpig[[threadgroup_position_in_grid]]) {
  1471. const int64_t i3 = tgpig[2];
  1472. const int64_t i2 = tgpig[1];
  1473. const int64_t i1 = tgpig[0];
  1474. const bool is_neox = mode & 2;
  1475. float corr_dims[2];
  1476. rope_yarn_corr_dims(n_dims, n_orig_ctx, freq_base, beta_fast, beta_slow, corr_dims);
  1477. device const int32_t * pos = src1;
  1478. const int64_t p = pos[i2];
  1479. const float theta_0 = (float)p;
  1480. const float inv_ndims = -1.f/n_dims;
  1481. if (!is_neox) {
  1482. for (int64_t i0 = 2*tiitg; i0 < ne0; i0 += 2*tptg.x) {
  1483. const float theta = theta_0 * pow(freq_base, inv_ndims*i0);
  1484. float cos_theta, sin_theta;
  1485. rope_yarn(theta, freq_scale, corr_dims, i0, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1486. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1487. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1488. const T x0 = src[0];
  1489. const T x1 = src[1];
  1490. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1491. dst_data[1] = x0*sin_theta + x1*cos_theta;
  1492. }
  1493. } else {
  1494. for (int64_t ic = 2*tiitg; ic < ne0; ic += 2*tptg.x) {
  1495. if (ic < n_dims) {
  1496. const int64_t ib = 0;
  1497. // simplified from `(ib * n_dims + ic) * inv_ndims`
  1498. const float cur_rot = inv_ndims*ic - ib;
  1499. const float theta = theta_0 * pow(freq_base, cur_rot);
  1500. float cos_theta, sin_theta;
  1501. rope_yarn(theta, freq_scale, corr_dims, cur_rot, ext_factor, attn_factor, &cos_theta, &sin_theta);
  1502. const int64_t i0 = ib*n_dims + ic/2;
  1503. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1504. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1505. const float x0 = src[0];
  1506. const float x1 = src[n_dims/2];
  1507. dst_data[0] = x0*cos_theta - x1*sin_theta;
  1508. dst_data[n_dims/2] = x0*sin_theta + x1*cos_theta;
  1509. } else {
  1510. const int64_t i0 = ic;
  1511. device const T * const src = (device T *)((device char *) src0 + i3*nb03 + i2*nb02 + i1*nb01 + i0*nb00);
  1512. device T * dst_data = (device T *)((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1513. dst_data[0] = src[0];
  1514. dst_data[1] = src[1];
  1515. }
  1516. }
  1517. }
  1518. }
  1519. template [[host_name("kernel_rope_f32")]] kernel rope_t kernel_rope<float>;
  1520. template [[host_name("kernel_rope_f16")]] kernel rope_t kernel_rope<half>;
  1521. kernel void kernel_im2col_f16(
  1522. device const float * x,
  1523. device half * dst,
  1524. constant int32_t & ofs0,
  1525. constant int32_t & ofs1,
  1526. constant int32_t & IW,
  1527. constant int32_t & IH,
  1528. constant int32_t & CHW,
  1529. constant int32_t & s0,
  1530. constant int32_t & s1,
  1531. constant int32_t & p0,
  1532. constant int32_t & p1,
  1533. constant int32_t & d0,
  1534. constant int32_t & d1,
  1535. uint3 tgpig[[threadgroup_position_in_grid]],
  1536. uint3 tgpg[[threadgroups_per_grid]],
  1537. uint3 tpitg[[thread_position_in_threadgroup]],
  1538. uint3 ntg[[threads_per_threadgroup]]) {
  1539. const int32_t iiw = tgpig[2] * s0 + tpitg[2] * d0 - p0;
  1540. const int32_t iih = tgpig[1] * s1 + tpitg[1] * d1 - p1;
  1541. const int32_t offset_dst =
  1542. (tpitg[0] * tgpg[1] * tgpg[2] + tgpig[1] * tgpg[2] + tgpig[2]) * CHW +
  1543. (tgpig[0] * (ntg[1] * ntg[2]) + tpitg[1] * ntg[2] + tpitg[2]);
  1544. if (iih < 0 || iih >= IH || iiw < 0 || iiw >= IW) {
  1545. dst[offset_dst] = 0.0f;
  1546. } else {
  1547. const int32_t offset_src = tpitg[0] * ofs0 + tgpig[0] * ofs1;
  1548. dst[offset_dst] = x[offset_src + iih * IW + iiw];
  1549. }
  1550. }
  1551. kernel void kernel_upscale_f32(
  1552. device const char * src0,
  1553. device char * dst,
  1554. constant int64_t & ne00,
  1555. constant int64_t & ne01,
  1556. constant int64_t & ne02,
  1557. constant int64_t & ne03,
  1558. constant uint64_t & nb00,
  1559. constant uint64_t & nb01,
  1560. constant uint64_t & nb02,
  1561. constant uint64_t & nb03,
  1562. constant int64_t & ne0,
  1563. constant int64_t & ne1,
  1564. constant int64_t & ne2,
  1565. constant int64_t & ne3,
  1566. constant uint64_t & nb0,
  1567. constant uint64_t & nb1,
  1568. constant uint64_t & nb2,
  1569. constant uint64_t & nb3,
  1570. constant int32_t & sf,
  1571. uint3 tgpig[[threadgroup_position_in_grid]],
  1572. uint3 tpitg[[thread_position_in_threadgroup]],
  1573. uint3 ntg[[threads_per_threadgroup]]) {
  1574. const int64_t i3 = tgpig.z;
  1575. const int64_t i2 = tgpig.y;
  1576. const int64_t i1 = tgpig.x;
  1577. const int64_t i03 = i3;
  1578. const int64_t i02 = i2;
  1579. const int64_t i01 = i1/sf;
  1580. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1581. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1582. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1583. dst_ptr[i0] = src0_ptr[i0/sf];
  1584. }
  1585. }
  1586. kernel void kernel_pad_f32(
  1587. device const char * src0,
  1588. device char * dst,
  1589. constant int64_t & ne00,
  1590. constant int64_t & ne01,
  1591. constant int64_t & ne02,
  1592. constant int64_t & ne03,
  1593. constant uint64_t & nb00,
  1594. constant uint64_t & nb01,
  1595. constant uint64_t & nb02,
  1596. constant uint64_t & nb03,
  1597. constant int64_t & ne0,
  1598. constant int64_t & ne1,
  1599. constant int64_t & ne2,
  1600. constant int64_t & ne3,
  1601. constant uint64_t & nb0,
  1602. constant uint64_t & nb1,
  1603. constant uint64_t & nb2,
  1604. constant uint64_t & nb3,
  1605. uint3 tgpig[[threadgroup_position_in_grid]],
  1606. uint3 tpitg[[thread_position_in_threadgroup]],
  1607. uint3 ntg[[threads_per_threadgroup]]) {
  1608. const int64_t i3 = tgpig.z;
  1609. const int64_t i2 = tgpig.y;
  1610. const int64_t i1 = tgpig.x;
  1611. const int64_t i03 = i3;
  1612. const int64_t i02 = i2;
  1613. const int64_t i01 = i1;
  1614. device const float * src0_ptr = (device const float *) (src0 + i03*nb03 + i02*nb02 + i01*nb01);
  1615. device float * dst_ptr = (device float *) (dst + i3*nb3 + i2*nb2 + i1*nb1);
  1616. if (i1 < ne01 && i2 < ne02 && i3 < ne03) {
  1617. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1618. if (i0 < ne00) {
  1619. dst_ptr[i0] = src0_ptr[i0];
  1620. } else {
  1621. dst_ptr[i0] = 0.0f;
  1622. }
  1623. }
  1624. return;
  1625. }
  1626. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  1627. dst_ptr[i0] = 0.0f;
  1628. }
  1629. }
  1630. // bitonic sort implementation following the CUDA kernels as reference
  1631. typedef void (argsort_t)(
  1632. device const float * x,
  1633. device int32_t * dst,
  1634. constant int64_t & ncols,
  1635. uint3 tgpig[[threadgroup_position_in_grid]],
  1636. uint3 tpitg[[thread_position_in_threadgroup]]);
  1637. template<ggml_sort_order order>
  1638. kernel void kernel_argsort_f32_i32(
  1639. device const float * x,
  1640. device int32_t * dst,
  1641. constant int64_t & ncols,
  1642. uint3 tgpig[[threadgroup_position_in_grid]],
  1643. uint3 tpitg[[thread_position_in_threadgroup]]) {
  1644. // bitonic sort
  1645. int col = tpitg[0];
  1646. int row = tgpig[1];
  1647. if (col >= ncols) return;
  1648. device const float * x_row = x + row * ncols;
  1649. device int32_t * dst_row = dst + row * ncols;
  1650. // initialize indices
  1651. if (col < ncols) {
  1652. dst_row[col] = col;
  1653. }
  1654. threadgroup_barrier(mem_flags::mem_threadgroup);
  1655. for (int k = 2; k <= ncols; k *= 2) {
  1656. for (int j = k / 2; j > 0; j /= 2) {
  1657. int ixj = col ^ j;
  1658. if (ixj > col) {
  1659. if ((col & k) == 0) {
  1660. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] > x_row[dst_row[ixj]] : x_row[dst_row[col]] < x_row[dst_row[ixj]]) {
  1661. SWAP(dst_row[col], dst_row[ixj]);
  1662. }
  1663. } else {
  1664. if (order == GGML_SORT_ASC ? x_row[dst_row[col]] < x_row[dst_row[ixj]] : x_row[dst_row[col]] > x_row[dst_row[ixj]]) {
  1665. SWAP(dst_row[col], dst_row[ixj]);
  1666. }
  1667. }
  1668. }
  1669. threadgroup_barrier(mem_flags::mem_threadgroup);
  1670. }
  1671. }
  1672. }
  1673. template [[host_name("kernel_argsort_f32_i32_asc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_ASC>;
  1674. template [[host_name("kernel_argsort_f32_i32_desc")]] kernel argsort_t kernel_argsort_f32_i32<GGML_SORT_DESC>;
  1675. kernel void kernel_leaky_relu_f32(
  1676. device const float * src0,
  1677. device float * dst,
  1678. constant float & slope,
  1679. uint tpig[[thread_position_in_grid]]) {
  1680. dst[tpig] = src0[tpig] > 0.0f ? src0[tpig] : src0[tpig] * slope;
  1681. }
  1682. kernel void kernel_cpy_f16_f16(
  1683. device const half * src0,
  1684. device half * dst,
  1685. constant int64_t & ne00,
  1686. constant int64_t & ne01,
  1687. constant int64_t & ne02,
  1688. constant int64_t & ne03,
  1689. constant uint64_t & nb00,
  1690. constant uint64_t & nb01,
  1691. constant uint64_t & nb02,
  1692. constant uint64_t & nb03,
  1693. constant int64_t & ne0,
  1694. constant int64_t & ne1,
  1695. constant int64_t & ne2,
  1696. constant int64_t & ne3,
  1697. constant uint64_t & nb0,
  1698. constant uint64_t & nb1,
  1699. constant uint64_t & nb2,
  1700. constant uint64_t & nb3,
  1701. uint3 tgpig[[threadgroup_position_in_grid]],
  1702. uint3 tpitg[[thread_position_in_threadgroup]],
  1703. uint3 ntg[[threads_per_threadgroup]]) {
  1704. const int64_t i03 = tgpig[2];
  1705. const int64_t i02 = tgpig[1];
  1706. const int64_t i01 = tgpig[0];
  1707. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1708. const int64_t i3 = n / (ne2*ne1*ne0);
  1709. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1710. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1711. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1712. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1713. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1714. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1715. dst_data[i00] = src[0];
  1716. }
  1717. }
  1718. kernel void kernel_cpy_f16_f32(
  1719. device const half * src0,
  1720. device float * dst,
  1721. constant int64_t & ne00,
  1722. constant int64_t & ne01,
  1723. constant int64_t & ne02,
  1724. constant int64_t & ne03,
  1725. constant uint64_t & nb00,
  1726. constant uint64_t & nb01,
  1727. constant uint64_t & nb02,
  1728. constant uint64_t & nb03,
  1729. constant int64_t & ne0,
  1730. constant int64_t & ne1,
  1731. constant int64_t & ne2,
  1732. constant int64_t & ne3,
  1733. constant uint64_t & nb0,
  1734. constant uint64_t & nb1,
  1735. constant uint64_t & nb2,
  1736. constant uint64_t & nb3,
  1737. uint3 tgpig[[threadgroup_position_in_grid]],
  1738. uint3 tpitg[[thread_position_in_threadgroup]],
  1739. uint3 ntg[[threads_per_threadgroup]]) {
  1740. const int64_t i03 = tgpig[2];
  1741. const int64_t i02 = tgpig[1];
  1742. const int64_t i01 = tgpig[0];
  1743. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1744. const int64_t i3 = n / (ne2*ne1*ne0);
  1745. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1746. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1747. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1748. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1749. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1750. device const half * src = (device half *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1751. dst_data[i00] = src[0];
  1752. }
  1753. }
  1754. kernel void kernel_cpy_f32_f16(
  1755. device const float * src0,
  1756. device half * dst,
  1757. constant int64_t & ne00,
  1758. constant int64_t & ne01,
  1759. constant int64_t & ne02,
  1760. constant int64_t & ne03,
  1761. constant uint64_t & nb00,
  1762. constant uint64_t & nb01,
  1763. constant uint64_t & nb02,
  1764. constant uint64_t & nb03,
  1765. constant int64_t & ne0,
  1766. constant int64_t & ne1,
  1767. constant int64_t & ne2,
  1768. constant int64_t & ne3,
  1769. constant uint64_t & nb0,
  1770. constant uint64_t & nb1,
  1771. constant uint64_t & nb2,
  1772. constant uint64_t & nb3,
  1773. uint3 tgpig[[threadgroup_position_in_grid]],
  1774. uint3 tpitg[[thread_position_in_threadgroup]],
  1775. uint3 ntg[[threads_per_threadgroup]]) {
  1776. const int64_t i03 = tgpig[2];
  1777. const int64_t i02 = tgpig[1];
  1778. const int64_t i01 = tgpig[0];
  1779. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1780. const int64_t i3 = n / (ne2*ne1*ne0);
  1781. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1782. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1783. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1784. device half * dst_data = (device half *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1785. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1786. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1787. dst_data[i00] = src[0];
  1788. }
  1789. }
  1790. kernel void kernel_cpy_f32_f32(
  1791. device const float * src0,
  1792. device float * dst,
  1793. constant int64_t & ne00,
  1794. constant int64_t & ne01,
  1795. constant int64_t & ne02,
  1796. constant int64_t & ne03,
  1797. constant uint64_t & nb00,
  1798. constant uint64_t & nb01,
  1799. constant uint64_t & nb02,
  1800. constant uint64_t & nb03,
  1801. constant int64_t & ne0,
  1802. constant int64_t & ne1,
  1803. constant int64_t & ne2,
  1804. constant int64_t & ne3,
  1805. constant uint64_t & nb0,
  1806. constant uint64_t & nb1,
  1807. constant uint64_t & nb2,
  1808. constant uint64_t & nb3,
  1809. uint3 tgpig[[threadgroup_position_in_grid]],
  1810. uint3 tpitg[[thread_position_in_threadgroup]],
  1811. uint3 ntg[[threads_per_threadgroup]]) {
  1812. const int64_t i03 = tgpig[2];
  1813. const int64_t i02 = tgpig[1];
  1814. const int64_t i01 = tgpig[0];
  1815. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1816. const int64_t i3 = n / (ne2*ne1*ne0);
  1817. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1818. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1819. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0);
  1820. device float * dst_data = (device float *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1821. for (int64_t i00 = tpitg.x; i00 < ne00; i00 += ntg.x) {
  1822. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1823. dst_data[i00] = src[0];
  1824. }
  1825. }
  1826. kernel void kernel_cpy_f32_q8_0(
  1827. device const float * src0,
  1828. device void * dst,
  1829. constant int64_t & ne00,
  1830. constant int64_t & ne01,
  1831. constant int64_t & ne02,
  1832. constant int64_t & ne03,
  1833. constant uint64_t & nb00,
  1834. constant uint64_t & nb01,
  1835. constant uint64_t & nb02,
  1836. constant uint64_t & nb03,
  1837. constant int64_t & ne0,
  1838. constant int64_t & ne1,
  1839. constant int64_t & ne2,
  1840. constant int64_t & ne3,
  1841. constant uint64_t & nb0,
  1842. constant uint64_t & nb1,
  1843. constant uint64_t & nb2,
  1844. constant uint64_t & nb3,
  1845. uint3 tgpig[[threadgroup_position_in_grid]],
  1846. uint3 tpitg[[thread_position_in_threadgroup]],
  1847. uint3 ntg[[threads_per_threadgroup]]) {
  1848. const int64_t i03 = tgpig[2];
  1849. const int64_t i02 = tgpig[1];
  1850. const int64_t i01 = tgpig[0];
  1851. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1852. const int64_t i3 = n / (ne2*ne1*ne0);
  1853. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1854. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1855. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK8_0;
  1856. device block_q8_0 * dst_data = (device block_q8_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1857. for (int64_t i00 = tpitg.x*QK8_0; i00 < ne00; i00 += ntg.x*QK8_0) {
  1858. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1859. float amax = 0.0f; // absolute max
  1860. for (int j = 0; j < QK8_0; j++) {
  1861. const float v = src[j];
  1862. amax = MAX(amax, fabs(v));
  1863. }
  1864. const float d = amax / ((1 << 7) - 1);
  1865. const float id = d ? 1.0f/d : 0.0f;
  1866. dst_data[i00/QK8_0].d = d;
  1867. for (int j = 0; j < QK8_0; ++j) {
  1868. const float x0 = src[j]*id;
  1869. dst_data[i00/QK8_0].qs[j] = round(x0);
  1870. }
  1871. }
  1872. }
  1873. kernel void kernel_cpy_f32_q4_0(
  1874. device const float * src0,
  1875. device void * dst,
  1876. constant int64_t & ne00,
  1877. constant int64_t & ne01,
  1878. constant int64_t & ne02,
  1879. constant int64_t & ne03,
  1880. constant uint64_t & nb00,
  1881. constant uint64_t & nb01,
  1882. constant uint64_t & nb02,
  1883. constant uint64_t & nb03,
  1884. constant int64_t & ne0,
  1885. constant int64_t & ne1,
  1886. constant int64_t & ne2,
  1887. constant int64_t & ne3,
  1888. constant uint64_t & nb0,
  1889. constant uint64_t & nb1,
  1890. constant uint64_t & nb2,
  1891. constant uint64_t & nb3,
  1892. uint3 tgpig[[threadgroup_position_in_grid]],
  1893. uint3 tpitg[[thread_position_in_threadgroup]],
  1894. uint3 ntg[[threads_per_threadgroup]]) {
  1895. const int64_t i03 = tgpig[2];
  1896. const int64_t i02 = tgpig[1];
  1897. const int64_t i01 = tgpig[0];
  1898. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1899. const int64_t i3 = n / (ne2*ne1*ne0);
  1900. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1901. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1902. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_0;
  1903. device block_q4_0 * dst_data = (device block_q4_0 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1904. for (int64_t i00 = tpitg.x*QK4_0; i00 < ne00; i00 += ntg.x*QK4_0) {
  1905. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1906. float amax = 0.0f; // absolute max
  1907. float max = 0.0f;
  1908. for (int j = 0; j < QK4_0; j++) {
  1909. const float v = src[j];
  1910. if (amax < fabs(v)) {
  1911. amax = fabs(v);
  1912. max = v;
  1913. }
  1914. }
  1915. const float d = max / -8;
  1916. const float id = d ? 1.0f/d : 0.0f;
  1917. dst_data[i00/QK4_0].d = d;
  1918. for (int j = 0; j < QK4_0/2; ++j) {
  1919. const float x0 = src[0 + j]*id;
  1920. const float x1 = src[QK4_0/2 + j]*id;
  1921. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 8.5f));
  1922. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 8.5f));
  1923. dst_data[i00/QK4_0].qs[j] = xi0;
  1924. dst_data[i00/QK4_0].qs[j] |= xi1 << 4;
  1925. }
  1926. }
  1927. }
  1928. kernel void kernel_cpy_f32_q4_1(
  1929. device const float * src0,
  1930. device void * dst,
  1931. constant int64_t & ne00,
  1932. constant int64_t & ne01,
  1933. constant int64_t & ne02,
  1934. constant int64_t & ne03,
  1935. constant uint64_t & nb00,
  1936. constant uint64_t & nb01,
  1937. constant uint64_t & nb02,
  1938. constant uint64_t & nb03,
  1939. constant int64_t & ne0,
  1940. constant int64_t & ne1,
  1941. constant int64_t & ne2,
  1942. constant int64_t & ne3,
  1943. constant uint64_t & nb0,
  1944. constant uint64_t & nb1,
  1945. constant uint64_t & nb2,
  1946. constant uint64_t & nb3,
  1947. uint3 tgpig[[threadgroup_position_in_grid]],
  1948. uint3 tpitg[[thread_position_in_threadgroup]],
  1949. uint3 ntg[[threads_per_threadgroup]]) {
  1950. const int64_t i03 = tgpig[2];
  1951. const int64_t i02 = tgpig[1];
  1952. const int64_t i01 = tgpig[0];
  1953. const int64_t n = i03*ne02*ne01*ne00 + i02*ne01*ne00 + i01*ne00;
  1954. const int64_t i3 = n / (ne2*ne1*ne0);
  1955. const int64_t i2 = (n - i3*ne2*ne1*ne0) / (ne1*ne0);
  1956. const int64_t i1 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0) / ne0;
  1957. const int64_t i0 = (n - i3*ne2*ne1*ne0 - i2*ne1*ne0 - i1*ne0)/QK4_1;
  1958. device block_q4_1 * dst_data = (device block_q4_1 *) ((device char *) dst + i3*nb3 + i2*nb2 + i1*nb1 + i0*nb0);
  1959. for (int64_t i00 = tpitg.x*QK4_1; i00 < ne00; i00 += ntg.x*QK4_1) {
  1960. device const float * src = (device float *)((device char *) src0 + i03*nb03 + i02*nb02 + i01*nb01 + i00*nb00);
  1961. float min = FLT_MAX;
  1962. float max = -FLT_MAX;
  1963. for (int j = 0; j < QK4_1; j++) {
  1964. const float v = src[j];
  1965. if (min > v) min = v;
  1966. if (max < v) max = v;
  1967. }
  1968. const float d = (max - min) / ((1 << 4) - 1);
  1969. const float id = d ? 1.0f/d : 0.0f;
  1970. dst_data[i00/QK4_1].d = d;
  1971. dst_data[i00/QK4_1].m = min;
  1972. for (int j = 0; j < QK4_1/2; ++j) {
  1973. const float x0 = (src[0 + j] - min)*id;
  1974. const float x1 = (src[QK4_1/2 + j] - min)*id;
  1975. const uint8_t xi0 = MIN(15, (int8_t)(x0 + 0.5f));
  1976. const uint8_t xi1 = MIN(15, (int8_t)(x1 + 0.5f));
  1977. dst_data[i00/QK4_1].qs[j] = xi0;
  1978. dst_data[i00/QK4_1].qs[j] |= xi1 << 4;
  1979. }
  1980. }
  1981. }
  1982. kernel void kernel_concat(
  1983. device const char * src0,
  1984. device const char * src1,
  1985. device char * dst,
  1986. constant int64_t & ne00,
  1987. constant int64_t & ne01,
  1988. constant int64_t & ne02,
  1989. constant int64_t & ne03,
  1990. constant uint64_t & nb00,
  1991. constant uint64_t & nb01,
  1992. constant uint64_t & nb02,
  1993. constant uint64_t & nb03,
  1994. constant int64_t & ne10,
  1995. constant int64_t & ne11,
  1996. constant int64_t & ne12,
  1997. constant int64_t & ne13,
  1998. constant uint64_t & nb10,
  1999. constant uint64_t & nb11,
  2000. constant uint64_t & nb12,
  2001. constant uint64_t & nb13,
  2002. constant int64_t & ne0,
  2003. constant int64_t & ne1,
  2004. constant int64_t & ne2,
  2005. constant int64_t & ne3,
  2006. constant uint64_t & nb0,
  2007. constant uint64_t & nb1,
  2008. constant uint64_t & nb2,
  2009. constant uint64_t & nb3,
  2010. uint3 tgpig[[threadgroup_position_in_grid]],
  2011. uint3 tpitg[[thread_position_in_threadgroup]],
  2012. uint3 ntg[[threads_per_threadgroup]]) {
  2013. const int64_t i03 = tgpig.z;
  2014. const int64_t i02 = tgpig.y;
  2015. const int64_t i01 = tgpig.x;
  2016. const int64_t i13 = i03 % ne13;
  2017. const int64_t i12 = i02 % ne12;
  2018. const int64_t i11 = i01 % ne11;
  2019. device const char * src0_ptr = src0 + i03*nb03 + i02*nb02 + i01*nb01 + tpitg.x*nb00;
  2020. device const char * src1_ptr = src1 + i13*nb13 + i12*nb12 + i11*nb11 + tpitg.x*nb10;
  2021. device char * dst_ptr = dst + i03*nb3 + i02*nb2 + i01*nb1 + tpitg.x*nb0;
  2022. for (int i0 = tpitg.x; i0 < ne0; i0 += ntg.x) {
  2023. if (i02 < ne02) {
  2024. ((device float *)dst_ptr)[0] = ((device float *)src0_ptr)[0];
  2025. src0_ptr += ntg.x*nb00;
  2026. } else {
  2027. ((device float *)dst_ptr)[0] = ((device float *)src1_ptr)[0];
  2028. src1_ptr += ntg.x*nb10;
  2029. }
  2030. dst_ptr += ntg.x*nb0;
  2031. }
  2032. }
  2033. //============================================ k-quants ======================================================
  2034. #ifndef QK_K
  2035. #define QK_K 256
  2036. #else
  2037. static_assert(QK_K == 256 || QK_K == 64, "QK_K must be 256 or 64");
  2038. #endif
  2039. #if QK_K == 256
  2040. #define K_SCALE_SIZE 12
  2041. #else
  2042. #define K_SCALE_SIZE 4
  2043. #endif
  2044. typedef struct {
  2045. uint8_t scales[QK_K/16]; // scales and mins, quantized with 4 bits
  2046. uint8_t qs[QK_K/4]; // quants
  2047. half d; // super-block scale for quantized scales
  2048. half dmin; // super-block scale for quantized mins
  2049. } block_q2_K;
  2050. // 84 bytes / block
  2051. typedef struct {
  2052. uint8_t hmask[QK_K/8]; // quants - high bit
  2053. uint8_t qs[QK_K/4]; // quants - low 2 bits
  2054. #if QK_K == 64
  2055. uint8_t scales[2];
  2056. #else
  2057. uint8_t scales[K_SCALE_SIZE]; // scales, quantized with 6 bits
  2058. #endif
  2059. half d; // super-block scale
  2060. } block_q3_K;
  2061. #if QK_K == 64
  2062. typedef struct {
  2063. half d[2]; // super-block scales/mins
  2064. uint8_t scales[2];
  2065. uint8_t qs[QK_K/2]; // 4-bit quants
  2066. } block_q4_K;
  2067. #else
  2068. typedef struct {
  2069. half d; // super-block scale for quantized scales
  2070. half dmin; // super-block scale for quantized mins
  2071. uint8_t scales[K_SCALE_SIZE]; // scales and mins, quantized with 6 bits
  2072. uint8_t qs[QK_K/2]; // 4--bit quants
  2073. } block_q4_K;
  2074. #endif
  2075. #if QK_K == 64
  2076. typedef struct {
  2077. half d; // super-block scales/mins
  2078. int8_t scales[QK_K/16]; // 8-bit block scales
  2079. uint8_t qh[QK_K/8]; // quants, high bit
  2080. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2081. } block_q5_K;
  2082. #else
  2083. typedef struct {
  2084. half d; // super-block scale for quantized scales
  2085. half dmin; // super-block scale for quantized mins
  2086. uint8_t scales[3*QK_K/64]; // scales and mins, quantized with 6 bits
  2087. uint8_t qh[QK_K/8]; // quants, high bit
  2088. uint8_t qs[QK_K/2]; // quants, low 4 bits
  2089. } block_q5_K;
  2090. // 176 bytes / block
  2091. #endif
  2092. typedef struct {
  2093. uint8_t ql[QK_K/2]; // quants, lower 4 bits
  2094. uint8_t qh[QK_K/4]; // quants, upper 2 bits
  2095. int8_t scales[QK_K/16]; // scales, quantized with 8 bits
  2096. half d; // super-block scale
  2097. } block_q6_K;
  2098. // 210 bytes / block
  2099. typedef struct {
  2100. half d;
  2101. uint16_t qs[QK_K/8];
  2102. } block_iq2_xxs;
  2103. // 66 bytes / block for QK_K = 256, so 2.0625 bpw
  2104. typedef struct {
  2105. half d;
  2106. uint16_t qs[QK_K/8];
  2107. uint8_t scales[QK_K/32];
  2108. } block_iq2_xs;
  2109. // 74 bytes / block for QK_K = 256, so 2.3125 bpw
  2110. //====================================== dot products =========================
  2111. void kernel_mul_mv_q2_K_f32_impl(
  2112. device const void * src0,
  2113. device const float * src1,
  2114. device float * dst,
  2115. constant int64_t & ne00,
  2116. constant int64_t & ne01,
  2117. constant int64_t & ne02,
  2118. constant int64_t & ne10,
  2119. constant int64_t & ne12,
  2120. constant int64_t & ne0,
  2121. constant int64_t & ne1,
  2122. constant uint & r2,
  2123. constant uint & r3,
  2124. uint3 tgpig[[threadgroup_position_in_grid]],
  2125. uint tiisg[[thread_index_in_simdgroup]],
  2126. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2127. const int nb = ne00/QK_K;
  2128. const int r0 = tgpig.x;
  2129. const int r1 = tgpig.y;
  2130. const int im = tgpig.z;
  2131. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2132. const int ib_row = first_row * nb;
  2133. const uint i12 = im%ne12;
  2134. const uint i13 = im/ne12;
  2135. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2136. device const block_q2_K * x = (device const block_q2_K *) src0 + ib_row + offset0;
  2137. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2138. float yl[32];
  2139. float sumf[N_DST]={0.f}, all_sum;
  2140. const int step = sizeof(block_q2_K) * nb;
  2141. #if QK_K == 256
  2142. const int ix = tiisg/8; // 0...3
  2143. const int it = tiisg%8; // 0...7
  2144. const int iq = it/4; // 0 or 1
  2145. const int ir = it%4; // 0...3
  2146. const int is = (8*ir)/16;// 0 or 1
  2147. device const float * y4 = y + ix * QK_K + 128 * iq + 8 * ir;
  2148. for (int ib = ix; ib < nb; ib += 4) {
  2149. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2150. for (int i = 0; i < 8; ++i) {
  2151. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2152. yl[i+ 8] = y4[i+32]; sumy[1] += yl[i+ 8];
  2153. yl[i+16] = y4[i+64]; sumy[2] += yl[i+16];
  2154. yl[i+24] = y4[i+96]; sumy[3] += yl[i+24];
  2155. }
  2156. device const uint8_t * sc = (device const uint8_t *)x[ib].scales + 8*iq + is;
  2157. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2158. device const half * dh = &x[ib].d;
  2159. for (int row = 0; row < N_DST; row++) {
  2160. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2161. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2162. for (int i = 0; i < 8; i += 2) {
  2163. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2164. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2165. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2166. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2167. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2168. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2169. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2170. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2171. }
  2172. float dall = dh[0];
  2173. float dmin = dh[1] * 1.f/16.f;
  2174. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2175. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[2] & 0xF) * 1.f/ 4.f +
  2176. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[4] & 0xF) * 1.f/16.f +
  2177. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[6] & 0xF) * 1.f/64.f) -
  2178. dmin * (sumy[0] * (sc[0] & 0xF0) + sumy[1] * (sc[2] & 0xF0) + sumy[2] * (sc[4] & 0xF0) + sumy[3] * (sc[6] & 0xF0));
  2179. qs += step/2;
  2180. sc += step;
  2181. dh += step/2;
  2182. }
  2183. y4 += 4 * QK_K;
  2184. }
  2185. #else
  2186. const int ix = tiisg/2; // 0...15
  2187. const int it = tiisg%2; // 0...1
  2188. device const float * y4 = y + ix * QK_K + 8 * it;
  2189. for (int ib = ix; ib < nb; ib += 16) {
  2190. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2191. for (int i = 0; i < 8; ++i) {
  2192. yl[i+ 0] = y4[i+ 0]; sumy[0] += yl[i+ 0];
  2193. yl[i+ 8] = y4[i+16]; sumy[1] += yl[i+ 8];
  2194. yl[i+16] = y4[i+32]; sumy[2] += yl[i+16];
  2195. yl[i+24] = y4[i+48]; sumy[3] += yl[i+24];
  2196. }
  2197. device const uint8_t * sc = (device const uint8_t *)x[ib].scales;
  2198. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2199. device const half * dh = &x[ib].d;
  2200. for (int row = 0; row < N_DST; row++) {
  2201. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2202. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2203. for (int i = 0; i < 8; i += 2) {
  2204. acc1[0] += yl[i+ 0] * (qs[i/2] & 0x0003);
  2205. acc2[0] += yl[i+ 1] * (qs[i/2] & 0x0300);
  2206. acc1[1] += yl[i+ 8] * (qs[i/2] & 0x000c);
  2207. acc2[1] += yl[i+ 9] * (qs[i/2] & 0x0c00);
  2208. acc1[2] += yl[i+16] * (qs[i/2] & 0x0030);
  2209. acc2[2] += yl[i+17] * (qs[i/2] & 0x3000);
  2210. acc1[3] += yl[i+24] * (qs[i/2] & 0x00c0);
  2211. acc2[3] += yl[i+25] * (qs[i/2] & 0xc000);
  2212. }
  2213. float dall = dh[0];
  2214. float dmin = dh[1];
  2215. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc2[0]) * (sc[0] & 0xF) * 1.f/ 1.f +
  2216. (acc1[1] + 1.f/256.f * acc2[1]) * (sc[1] & 0xF) * 1.f/ 4.f +
  2217. (acc1[2] + 1.f/256.f * acc2[2]) * (sc[2] & 0xF) * 1.f/16.f +
  2218. (acc1[3] + 1.f/256.f * acc2[3]) * (sc[3] & 0xF) * 1.f/64.f) -
  2219. dmin * (sumy[0] * (sc[0] >> 4) + sumy[1] * (sc[1] >> 4) + sumy[2] * (sc[2] >> 4) + sumy[3] * (sc[3] >> 4));
  2220. qs += step/2;
  2221. sc += step;
  2222. dh += step/2;
  2223. }
  2224. y4 += 16 * QK_K;
  2225. }
  2226. #endif
  2227. for (int row = 0; row < N_DST; ++row) {
  2228. all_sum = simd_sum(sumf[row]);
  2229. if (tiisg == 0) {
  2230. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2231. }
  2232. }
  2233. }
  2234. [[host_name("kernel_mul_mv_q2_K_f32")]]
  2235. kernel void kernel_mul_mv_q2_K_f32(
  2236. device const void * src0,
  2237. device const float * src1,
  2238. device float * dst,
  2239. constant int64_t & ne00,
  2240. constant int64_t & ne01,
  2241. constant int64_t & ne02,
  2242. constant uint64_t & nb00,
  2243. constant uint64_t & nb01,
  2244. constant uint64_t & nb02,
  2245. constant int64_t & ne10,
  2246. constant int64_t & ne11,
  2247. constant int64_t & ne12,
  2248. constant uint64_t & nb10,
  2249. constant uint64_t & nb11,
  2250. constant uint64_t & nb12,
  2251. constant int64_t & ne0,
  2252. constant int64_t & ne1,
  2253. constant uint & r2,
  2254. constant uint & r3,
  2255. uint3 tgpig[[threadgroup_position_in_grid]],
  2256. uint tiisg[[thread_index_in_simdgroup]],
  2257. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2258. kernel_mul_mv_q2_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2259. }
  2260. #if QK_K == 256
  2261. void kernel_mul_mv_q3_K_f32_impl(
  2262. device const void * src0,
  2263. device const float * src1,
  2264. device float * dst,
  2265. constant int64_t & ne00,
  2266. constant int64_t & ne01,
  2267. constant int64_t & ne02,
  2268. constant int64_t & ne10,
  2269. constant int64_t & ne12,
  2270. constant int64_t & ne0,
  2271. constant int64_t & ne1,
  2272. constant uint & r2,
  2273. constant uint & r3,
  2274. uint3 tgpig[[threadgroup_position_in_grid]],
  2275. uint tiisg[[thread_index_in_simdgroup]],
  2276. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2277. const int nb = ne00/QK_K;
  2278. const int64_t r0 = tgpig.x;
  2279. const int64_t r1 = tgpig.y;
  2280. const int64_t im = tgpig.z;
  2281. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2282. const uint i12 = im%ne12;
  2283. const uint i13 = im/ne12;
  2284. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2285. device const block_q3_K * x = (device const block_q3_K *) src0 + first_row*nb + offset0;
  2286. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2287. float yl[32];
  2288. //const uint16_t kmask1 = 0x3030;
  2289. //const uint16_t kmask2 = 0x0f0f;
  2290. const int tid = tiisg/4;
  2291. const int ix = tiisg%4;
  2292. const int ip = tid/4; // 0 or 1
  2293. const int il = 2*((tid%4)/2); // 0 or 2
  2294. const int ir = tid%2;
  2295. const int n = 8;
  2296. const int l0 = n*ir;
  2297. // One would think that the Metal compiler would figure out that ip and il can only have
  2298. // 4 possible states, and optimize accordingly. Well, no. It needs help, and we do it
  2299. // with these two tales.
  2300. //
  2301. // Possible masks for the high bit
  2302. const ushort4 mm[4] = {{0x0001, 0x0100, 0x0002, 0x0200}, // ip = 0, il = 0
  2303. {0x0004, 0x0400, 0x0008, 0x0800}, // ip = 0, il = 2
  2304. {0x0010, 0x1000, 0x0020, 0x2000}, // ip = 1, il = 0
  2305. {0x0040, 0x4000, 0x0080, 0x8000}}; // ip = 1, il = 2
  2306. // Possible masks for the low 2 bits
  2307. const int4 qm[2] = {{0x0003, 0x0300, 0x000c, 0x0c00}, {0x0030, 0x3000, 0x00c0, 0xc000}};
  2308. const ushort4 hm = mm[2*ip + il/2];
  2309. const int shift = 2*il;
  2310. const float v1 = il == 0 ? 4.f : 64.f;
  2311. const float v2 = 4.f * v1;
  2312. const uint16_t s_shift1 = 4*ip;
  2313. const uint16_t s_shift2 = s_shift1 + il;
  2314. const int q_offset = 32*ip + l0;
  2315. const int y_offset = 128*ip + 32*il + l0;
  2316. const int step = sizeof(block_q3_K) * nb / 2;
  2317. device const float * y1 = yy + ix*QK_K + y_offset;
  2318. uint32_t scales32, aux32;
  2319. thread uint16_t * scales16 = (thread uint16_t *)&scales32;
  2320. thread const int8_t * scales = (thread const int8_t *)&scales32;
  2321. float sumf1[2] = {0.f};
  2322. float sumf2[2] = {0.f};
  2323. for (int i = ix; i < nb; i += 4) {
  2324. for (int l = 0; l < 8; ++l) {
  2325. yl[l+ 0] = y1[l+ 0];
  2326. yl[l+ 8] = y1[l+16];
  2327. yl[l+16] = y1[l+32];
  2328. yl[l+24] = y1[l+48];
  2329. }
  2330. device const uint16_t * q = (device const uint16_t *)(x[i].qs + q_offset);
  2331. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + l0);
  2332. device const uint16_t * a = (device const uint16_t *)(x[i].scales);
  2333. device const half * dh = &x[i].d;
  2334. for (int row = 0; row < 2; ++row) {
  2335. const float d_all = (float)dh[0];
  2336. scales16[0] = a[4];
  2337. scales16[1] = a[5];
  2338. aux32 = ((scales32 >> s_shift2) << 4) & 0x30303030;
  2339. scales16[0] = a[il+0];
  2340. scales16[1] = a[il+1];
  2341. scales32 = ((scales32 >> s_shift1) & 0x0f0f0f0f) | aux32;
  2342. float s1 = 0, s2 = 0, s3 = 0, s4 = 0, s5 = 0, s6 = 0;
  2343. for (int l = 0; l < n; l += 2) {
  2344. const int32_t qs = q[l/2];
  2345. s1 += yl[l+0] * (qs & qm[il/2][0]);
  2346. s2 += yl[l+1] * (qs & qm[il/2][1]);
  2347. s3 += ((h[l/2] & hm[0]) ? 0.f : yl[l+0]) + ((h[l/2] & hm[1]) ? 0.f : yl[l+1]);
  2348. s4 += yl[l+16] * (qs & qm[il/2][2]);
  2349. s5 += yl[l+17] * (qs & qm[il/2][3]);
  2350. s6 += ((h[l/2] & hm[2]) ? 0.f : yl[l+16]) + ((h[l/2] & hm[3]) ? 0.f : yl[l+17]);
  2351. }
  2352. float d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2353. float d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2354. sumf1[row] += d1 * (scales[0] - 32);
  2355. sumf2[row] += d2 * (scales[2] - 32);
  2356. s1 = s2 = s3 = s4 = s5 = s6 = 0;
  2357. for (int l = 0; l < n; l += 2) {
  2358. const int32_t qs = q[l/2+8];
  2359. s1 += yl[l+8] * (qs & qm[il/2][0]);
  2360. s2 += yl[l+9] * (qs & qm[il/2][1]);
  2361. s3 += ((h[l/2+8] & hm[0]) ? 0.f : yl[l+8]) + ((h[l/2+8] & hm[1]) ? 0.f : yl[l+9]);
  2362. s4 += yl[l+24] * (qs & qm[il/2][2]);
  2363. s5 += yl[l+25] * (qs & qm[il/2][3]);
  2364. s6 += ((h[l/2+8] & hm[2]) ? 0.f : yl[l+24]) + ((h[l/2+8] & hm[3]) ? 0.f : yl[l+25]);
  2365. }
  2366. d1 = d_all * (s1 + 1.f/256.f * s2 - s3*v1);
  2367. d2 = d_all * (s4 + 1.f/256.f * s5 - s6*v2);
  2368. sumf1[row] += d1 * (scales[1] - 32);
  2369. sumf2[row] += d2 * (scales[3] - 32);
  2370. q += step;
  2371. h += step;
  2372. a += step;
  2373. dh += step;
  2374. }
  2375. y1 += 4 * QK_K;
  2376. }
  2377. for (int row = 0; row < 2; ++row) {
  2378. const float sumf = (sumf1[row] + 0.25f * sumf2[row]) / (1 << shift);
  2379. sumf1[row] = simd_sum(sumf);
  2380. }
  2381. if (tiisg == 0) {
  2382. for (int row = 0; row < 2; ++row) {
  2383. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = sumf1[row];
  2384. }
  2385. }
  2386. }
  2387. #else
  2388. void kernel_mul_mv_q3_K_f32_impl(
  2389. device const void * src0,
  2390. device const float * src1,
  2391. device float * dst,
  2392. constant int64_t & ne00,
  2393. constant int64_t & ne01,
  2394. constant int64_t & ne02,
  2395. constant int64_t & ne10,
  2396. constant int64_t & ne12,
  2397. constant int64_t & ne0,
  2398. constant int64_t & ne1,
  2399. constant uint & r2,
  2400. constant uint & r3,
  2401. uint3 tgpig[[threadgroup_position_in_grid]],
  2402. uint tiisg[[thread_index_in_simdgroup]],
  2403. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2404. const int nb = ne00/QK_K;
  2405. const int64_t r0 = tgpig.x;
  2406. const int64_t r1 = tgpig.y;
  2407. const int64_t im = tgpig.z;
  2408. const int row = 2 * r0 + sgitg;
  2409. const uint i12 = im%ne12;
  2410. const uint i13 = im/ne12;
  2411. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2412. device const block_q3_K * x = (device const block_q3_K *) src0 + row*nb + offset0;
  2413. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2414. const int ix = tiisg/4;
  2415. const int il = 4 * (tiisg%4);// 0, 4, 8, 12
  2416. const int iq = il/8; // 0, 0, 1, 1
  2417. const int in = il%8; // 0, 4, 0, 4
  2418. float2 sum = {0.f, 0.f};
  2419. for (int i = ix; i < nb; i += 8) {
  2420. const float d_all = (float)(x[i].d);
  2421. device const uint16_t * q = (device const uint16_t *)(x[i].qs + il);
  2422. device const uint16_t * h = (device const uint16_t *)(x[i].hmask + in);
  2423. device const uint16_t * s = (device const uint16_t *)(x[i].scales);
  2424. device const float * y = yy + i * QK_K + il;
  2425. const float d1 = d_all * ((int32_t)(s[0] & 0x000F) - 8);
  2426. const float d2 = d_all * ((int32_t)(s[0] & 0x00F0) - 128) * 1.f/64.f;
  2427. const float d3 = d_all * ((int32_t)(s[0] & 0x0F00) - 2048) * 1.f/4096.f;
  2428. const float d4 = d_all * ((int32_t)(s[0] & 0xF000) - 32768) * 1.f/262144.f;
  2429. for (int l = 0; l < 4; l += 2) {
  2430. const uint16_t hm = h[l/2] >> iq;
  2431. sum[0] += y[l+ 0] * d1 * ((int32_t)(q[l/2] & 0x0003) - ((hm & 0x0001) ? 0 : 4))
  2432. + y[l+16] * d2 * ((int32_t)(q[l/2] & 0x000c) - ((hm & 0x0004) ? 0 : 16))
  2433. + y[l+32] * d3 * ((int32_t)(q[l/2] & 0x0030) - ((hm & 0x0010) ? 0 : 64))
  2434. + y[l+48] * d4 * ((int32_t)(q[l/2] & 0x00c0) - ((hm & 0x0040) ? 0 : 256));
  2435. sum[1] += y[l+ 1] * d1 * ((int32_t)(q[l/2] & 0x0300) - ((hm & 0x0100) ? 0 : 1024))
  2436. + y[l+17] * d2 * ((int32_t)(q[l/2] & 0x0c00) - ((hm & 0x0400) ? 0 : 4096))
  2437. + y[l+33] * d3 * ((int32_t)(q[l/2] & 0x3000) - ((hm & 0x1000) ? 0 : 16384))
  2438. + y[l+49] * d4 * ((int32_t)(q[l/2] & 0xc000) - ((hm & 0x4000) ? 0 : 65536));
  2439. }
  2440. }
  2441. const float sumf = sum[0] + sum[1] * 1.f/256.f;
  2442. const float tot = simd_sum(sumf);
  2443. if (tiisg == 0) {
  2444. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2445. }
  2446. }
  2447. #endif
  2448. [[host_name("kernel_mul_mv_q3_K_f32")]]
  2449. kernel void kernel_mul_mv_q3_K_f32(
  2450. device const void * src0,
  2451. device const float * src1,
  2452. device float * dst,
  2453. constant int64_t & ne00,
  2454. constant int64_t & ne01,
  2455. constant int64_t & ne02,
  2456. constant uint64_t & nb00,
  2457. constant uint64_t & nb01,
  2458. constant uint64_t & nb02,
  2459. constant int64_t & ne10,
  2460. constant int64_t & ne11,
  2461. constant int64_t & ne12,
  2462. constant uint64_t & nb10,
  2463. constant uint64_t & nb11,
  2464. constant uint64_t & nb12,
  2465. constant int64_t & ne0,
  2466. constant int64_t & ne1,
  2467. constant uint & r2,
  2468. constant uint & r3,
  2469. uint3 tgpig[[threadgroup_position_in_grid]],
  2470. uint tiisg[[thread_index_in_simdgroup]],
  2471. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2472. kernel_mul_mv_q3_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2473. }
  2474. #if QK_K == 256
  2475. void kernel_mul_mv_q4_K_f32_impl(
  2476. device const void * src0,
  2477. device const float * src1,
  2478. device float * dst,
  2479. constant int64_t & ne00,
  2480. constant int64_t & ne01,
  2481. constant int64_t & ne02,
  2482. constant int64_t & ne10,
  2483. constant int64_t & ne12,
  2484. constant int64_t & ne0,
  2485. constant int64_t & ne1,
  2486. constant uint & r2,
  2487. constant uint & r3,
  2488. uint3 tgpig[[threadgroup_position_in_grid]],
  2489. uint tiisg[[thread_index_in_simdgroup]],
  2490. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2491. const uint16_t kmask1 = 0x3f3f;
  2492. const uint16_t kmask2 = 0x0f0f;
  2493. const uint16_t kmask3 = 0xc0c0;
  2494. const int ix = tiisg/8; // 0...3
  2495. const int it = tiisg%8; // 0...7
  2496. const int iq = it/4; // 0 or 1
  2497. const int ir = it%4; // 0...3
  2498. const int nb = ne00/QK_K;
  2499. const int r0 = tgpig.x;
  2500. const int r1 = tgpig.y;
  2501. const int im = tgpig.z;
  2502. //const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  2503. const int first_row = r0 * N_DST;
  2504. const int ib_row = first_row * nb;
  2505. const uint i12 = im%ne12;
  2506. const uint i13 = im/ne12;
  2507. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2508. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2509. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2510. float yl[16];
  2511. float yh[16];
  2512. float sumf[N_DST]={0.f}, all_sum;
  2513. const int step = sizeof(block_q4_K) * nb / 2;
  2514. device const float * y4 = y + ix * QK_K + 64 * iq + 8 * ir;
  2515. uint16_t sc16[4];
  2516. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2517. for (int ib = ix; ib < nb; ib += 4) {
  2518. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2519. for (int i = 0; i < 8; ++i) {
  2520. yl[i+0] = y4[i+ 0]; sumy[0] += yl[i+0];
  2521. yl[i+8] = y4[i+ 32]; sumy[1] += yl[i+8];
  2522. yh[i+0] = y4[i+128]; sumy[2] += yh[i+0];
  2523. yh[i+8] = y4[i+160]; sumy[3] += yh[i+8];
  2524. }
  2525. device const uint16_t * sc = (device const uint16_t *)x[ib].scales + iq;
  2526. device const uint16_t * q1 = (device const uint16_t *)x[ib].qs + 16 * iq + 4 * ir;
  2527. device const half * dh = &x[ib].d;
  2528. for (int row = 0; row < N_DST; row++) {
  2529. sc16[0] = sc[0] & kmask1;
  2530. sc16[1] = sc[2] & kmask1;
  2531. sc16[2] = ((sc[4] >> 0) & kmask2) | ((sc[0] & kmask3) >> 2);
  2532. sc16[3] = ((sc[4] >> 4) & kmask2) | ((sc[2] & kmask3) >> 2);
  2533. device const uint16_t * q2 = q1 + 32;
  2534. float4 acc1 = {0.f, 0.f, 0.f, 0.f};
  2535. float4 acc2 = {0.f, 0.f, 0.f, 0.f};
  2536. for (int i = 0; i < 8; i += 2) {
  2537. acc1[0] += yl[i+0] * (q1[i/2] & 0x000F);
  2538. acc1[1] += yl[i+1] * (q1[i/2] & 0x0F00);
  2539. acc1[2] += yl[i+8] * (q1[i/2] & 0x00F0);
  2540. acc1[3] += yl[i+9] * (q1[i/2] & 0xF000);
  2541. acc2[0] += yh[i+0] * (q2[i/2] & 0x000F);
  2542. acc2[1] += yh[i+1] * (q2[i/2] & 0x0F00);
  2543. acc2[2] += yh[i+8] * (q2[i/2] & 0x00F0);
  2544. acc2[3] += yh[i+9] * (q2[i/2] & 0xF000);
  2545. }
  2546. float dall = dh[0];
  2547. float dmin = dh[1];
  2548. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc8[0] +
  2549. (acc1[2] + 1.f/256.f * acc1[3]) * sc8[1] * 1.f/16.f +
  2550. (acc2[0] + 1.f/256.f * acc2[1]) * sc8[4] +
  2551. (acc2[2] + 1.f/256.f * acc2[3]) * sc8[5] * 1.f/16.f) -
  2552. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2553. q1 += step;
  2554. sc += step;
  2555. dh += step;
  2556. }
  2557. y4 += 4 * QK_K;
  2558. }
  2559. for (int row = 0; row < N_DST; ++row) {
  2560. all_sum = simd_sum(sumf[row]);
  2561. if (tiisg == 0) {
  2562. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2563. }
  2564. }
  2565. }
  2566. #else
  2567. void kernel_mul_mv_q4_K_f32_impl(
  2568. device const void * src0,
  2569. device const float * src1,
  2570. device float * dst,
  2571. constant int64_t & ne00,
  2572. constant int64_t & ne01,
  2573. constant int64_t & ne02,
  2574. constant int64_t & ne10,
  2575. constant int64_t & ne12,
  2576. constant int64_t & ne0,
  2577. constant int64_t & ne1,
  2578. constant uint & r2,
  2579. constant uint & r3,
  2580. uint3 tgpig[[threadgroup_position_in_grid]],
  2581. uint tiisg[[thread_index_in_simdgroup]],
  2582. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2583. const int ix = tiisg/4; // 0...7
  2584. const int it = tiisg%4; // 0...3
  2585. const int nb = ne00/QK_K;
  2586. const int r0 = tgpig.x;
  2587. const int r1 = tgpig.y;
  2588. const int im = tgpig.z;
  2589. const int first_row = r0 * N_DST;
  2590. const int ib_row = first_row * nb;
  2591. const uint i12 = im%ne12;
  2592. const uint i13 = im/ne12;
  2593. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2594. device const block_q4_K * x = (device const block_q4_K *) src0 + ib_row + offset0;
  2595. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2596. float yl[8];
  2597. float yh[8];
  2598. float sumf[N_DST]={0.f}, all_sum;
  2599. const int step = sizeof(block_q4_K) * nb / 2;
  2600. device const float * y4 = y + ix * QK_K + 8 * it;
  2601. uint16_t sc16[4];
  2602. for (int ib = ix; ib < nb; ib += 8) {
  2603. float2 sumy = {0.f, 0.f};
  2604. for (int i = 0; i < 8; ++i) {
  2605. yl[i] = y4[i+ 0]; sumy[0] += yl[i];
  2606. yh[i] = y4[i+32]; sumy[1] += yh[i];
  2607. }
  2608. device const uint16_t * sc = (device const uint16_t *)x[ib].scales;
  2609. device const uint16_t * qs = (device const uint16_t *)x[ib].qs + 4 * it;
  2610. device const half * dh = x[ib].d;
  2611. for (int row = 0; row < N_DST; row++) {
  2612. sc16[0] = sc[0] & 0x000f;
  2613. sc16[1] = sc[0] & 0x0f00;
  2614. sc16[2] = sc[0] & 0x00f0;
  2615. sc16[3] = sc[0] & 0xf000;
  2616. float2 acc1 = {0.f, 0.f};
  2617. float2 acc2 = {0.f, 0.f};
  2618. for (int i = 0; i < 8; i += 2) {
  2619. acc1[0] += yl[i+0] * (qs[i/2] & 0x000F);
  2620. acc1[1] += yl[i+1] * (qs[i/2] & 0x0F00);
  2621. acc2[0] += yh[i+0] * (qs[i/2] & 0x00F0);
  2622. acc2[1] += yh[i+1] * (qs[i/2] & 0xF000);
  2623. }
  2624. float dall = dh[0];
  2625. float dmin = dh[1];
  2626. sumf[row] += dall * ((acc1[0] + 1.f/256.f * acc1[1]) * sc16[0] +
  2627. (acc2[0] + 1.f/256.f * acc2[1]) * sc16[1] * 1.f/4096.f) -
  2628. dmin * 1.f/16.f * (sumy[0] * sc16[2] + sumy[1] * sc16[3] * 1.f/256.f);
  2629. qs += step;
  2630. sc += step;
  2631. dh += step;
  2632. }
  2633. y4 += 8 * QK_K;
  2634. }
  2635. for (int row = 0; row < N_DST; ++row) {
  2636. all_sum = simd_sum(sumf[row]);
  2637. if (tiisg == 0) {
  2638. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum;
  2639. }
  2640. }
  2641. }
  2642. #endif
  2643. [[host_name("kernel_mul_mv_q4_K_f32")]]
  2644. kernel void kernel_mul_mv_q4_K_f32(
  2645. device const void * src0,
  2646. device const float * src1,
  2647. device float * dst,
  2648. constant int64_t & ne00,
  2649. constant int64_t & ne01,
  2650. constant int64_t & ne02,
  2651. constant uint64_t & nb00,
  2652. constant uint64_t & nb01,
  2653. constant uint64_t & nb02,
  2654. constant int64_t & ne10,
  2655. constant int64_t & ne11,
  2656. constant int64_t & ne12,
  2657. constant uint64_t & nb10,
  2658. constant uint64_t & nb11,
  2659. constant uint64_t & nb12,
  2660. constant int64_t & ne0,
  2661. constant int64_t & ne1,
  2662. constant uint & r2,
  2663. constant uint & r3,
  2664. uint3 tgpig[[threadgroup_position_in_grid]],
  2665. uint tiisg[[thread_index_in_simdgroup]],
  2666. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2667. kernel_mul_mv_q4_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2668. }
  2669. void kernel_mul_mv_q5_K_f32_impl(
  2670. device const void * src0,
  2671. device const float * src1,
  2672. device float * dst,
  2673. constant int64_t & ne00,
  2674. constant int64_t & ne01,
  2675. constant int64_t & ne02,
  2676. constant int64_t & ne10,
  2677. constant int64_t & ne12,
  2678. constant int64_t & ne0,
  2679. constant int64_t & ne1,
  2680. constant uint & r2,
  2681. constant uint & r3,
  2682. uint3 tgpig[[threadgroup_position_in_grid]],
  2683. uint tiisg[[thread_index_in_simdgroup]],
  2684. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2685. const int nb = ne00/QK_K;
  2686. const int64_t r0 = tgpig.x;
  2687. const int64_t r1 = tgpig.y;
  2688. const int im = tgpig.z;
  2689. const int first_row = (r0 * N_SIMDGROUP + sgitg) * 2;
  2690. const uint i12 = im%ne12;
  2691. const uint i13 = im/ne12;
  2692. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2693. device const block_q5_K * x = (device const block_q5_K *) src0 + first_row*nb + offset0;
  2694. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2695. float sumf[2]={0.f};
  2696. const int step = sizeof(block_q5_K) * nb;
  2697. #if QK_K == 256
  2698. #
  2699. float yl[16], yh[16];
  2700. const uint16_t kmask1 = 0x3f3f;
  2701. const uint16_t kmask2 = 0x0f0f;
  2702. const uint16_t kmask3 = 0xc0c0;
  2703. const int tid = tiisg/4;
  2704. const int ix = tiisg%4;
  2705. const int iq = tid/4;
  2706. const int ir = tid%4;
  2707. const int n = 8;
  2708. const int l0 = n*ir;
  2709. const int q_offset = 32*iq + l0;
  2710. const int y_offset = 64*iq + l0;
  2711. const uint8_t hm1 = 1u << (2*iq);
  2712. const uint8_t hm2 = hm1 << 1;
  2713. const uint8_t hm3 = hm1 << 4;
  2714. const uint8_t hm4 = hm2 << 4;
  2715. uint16_t sc16[4];
  2716. thread const uint8_t * sc8 = (thread const uint8_t *)sc16;
  2717. device const float * y1 = yy + ix*QK_K + y_offset;
  2718. for (int i = ix; i < nb; i += 4) {
  2719. device const uint8_t * q1 = x[i].qs + q_offset;
  2720. device const uint8_t * qh = x[i].qh + l0;
  2721. device const half * dh = &x[i].d;
  2722. device const uint16_t * a = (device const uint16_t *)x[i].scales + iq;
  2723. device const float * y2 = y1 + 128;
  2724. float4 sumy = {0.f, 0.f, 0.f, 0.f};
  2725. for (int l = 0; l < 8; ++l) {
  2726. yl[l+0] = y1[l+ 0]; sumy[0] += yl[l+0];
  2727. yl[l+8] = y1[l+32]; sumy[1] += yl[l+8];
  2728. yh[l+0] = y2[l+ 0]; sumy[2] += yh[l+0];
  2729. yh[l+8] = y2[l+32]; sumy[3] += yh[l+8];
  2730. }
  2731. for (int row = 0; row < 2; ++row) {
  2732. device const uint8_t * q2 = q1 + 64;
  2733. sc16[0] = a[0] & kmask1;
  2734. sc16[1] = a[2] & kmask1;
  2735. sc16[2] = ((a[4] >> 0) & kmask2) | ((a[0] & kmask3) >> 2);
  2736. sc16[3] = ((a[4] >> 4) & kmask2) | ((a[2] & kmask3) >> 2);
  2737. float4 acc1 = {0.f};
  2738. float4 acc2 = {0.f};
  2739. for (int l = 0; l < n; ++l) {
  2740. uint8_t h = qh[l];
  2741. acc1[0] += yl[l+0] * (q1[l] & 0x0F);
  2742. acc1[1] += yl[l+8] * (q1[l] & 0xF0);
  2743. acc1[2] += yh[l+0] * (q2[l] & 0x0F);
  2744. acc1[3] += yh[l+8] * (q2[l] & 0xF0);
  2745. acc2[0] += h & hm1 ? yl[l+0] : 0.f;
  2746. acc2[1] += h & hm2 ? yl[l+8] : 0.f;
  2747. acc2[2] += h & hm3 ? yh[l+0] : 0.f;
  2748. acc2[3] += h & hm4 ? yh[l+8] : 0.f;
  2749. }
  2750. const float dall = dh[0];
  2751. const float dmin = dh[1];
  2752. sumf[row] += dall * (sc8[0] * (acc1[0] + 16.f*acc2[0]) +
  2753. sc8[1] * (acc1[1]/16.f + 16.f*acc2[1]) +
  2754. sc8[4] * (acc1[2] + 16.f*acc2[2]) +
  2755. sc8[5] * (acc1[3]/16.f + 16.f*acc2[3])) -
  2756. dmin * (sumy[0] * sc8[2] + sumy[1] * sc8[3] + sumy[2] * sc8[6] + sumy[3] * sc8[7]);
  2757. q1 += step;
  2758. qh += step;
  2759. dh += step/2;
  2760. a += step/2;
  2761. }
  2762. y1 += 4 * QK_K;
  2763. }
  2764. #else
  2765. float yl[8], yh[8];
  2766. const int il = 4 * (tiisg/8); // 0, 4, 8, 12
  2767. const int ix = tiisg%8;
  2768. const int iq = il/8; // 0, 0, 1, 1
  2769. const int in = il%8; // 0, 4, 0, 4
  2770. device const float * y = yy + ix*QK_K + il;
  2771. for (int i = ix; i < nb; i += 8) {
  2772. for (int l = 0; l < 4; ++l) {
  2773. yl[l+0] = y[l+ 0];
  2774. yl[l+4] = y[l+16];
  2775. yh[l+0] = y[l+32];
  2776. yh[l+4] = y[l+48];
  2777. }
  2778. device const half * dh = &x[i].d;
  2779. device const uint8_t * q = x[i].qs + il;
  2780. device const uint8_t * h = x[i].qh + in;
  2781. device const int8_t * s = x[i].scales;
  2782. for (int row = 0; row < 2; ++row) {
  2783. const float d = dh[0];
  2784. float2 acc = {0.f, 0.f};
  2785. for (int l = 0; l < 4; ++l) {
  2786. const uint8_t hl = h[l] >> iq;
  2787. acc[0] += yl[l+0] * s[0] * ((int16_t)(q[l+ 0] & 0x0F) - (hl & 0x01 ? 0 : 16))
  2788. + yl[l+4] * s[1] * ((int16_t)(q[l+16] & 0x0F) - (hl & 0x04 ? 0 : 16));
  2789. acc[1] += yh[l+0] * s[2] * ((int16_t)(q[l+ 0] & 0xF0) - (hl & 0x10 ? 0 : 256))
  2790. + yh[l+4] * s[3] * ((int16_t)(q[l+16] & 0xF0) - (hl & 0x40 ? 0 : 256));
  2791. }
  2792. sumf[row] += d * (acc[0] + 1.f/16.f * acc[1]);
  2793. q += step;
  2794. h += step;
  2795. s += step;
  2796. dh += step/2;
  2797. }
  2798. y += 8 * QK_K;
  2799. }
  2800. #endif
  2801. for (int row = 0; row < 2; ++row) {
  2802. const float tot = simd_sum(sumf[row]);
  2803. if (tiisg == 0) {
  2804. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = tot;
  2805. }
  2806. }
  2807. }
  2808. [[host_name("kernel_mul_mv_q5_K_f32")]]
  2809. kernel void kernel_mul_mv_q5_K_f32(
  2810. device const void * src0,
  2811. device const float * src1,
  2812. device float * dst,
  2813. constant int64_t & ne00,
  2814. constant int64_t & ne01,
  2815. constant int64_t & ne02,
  2816. constant uint64_t & nb00,
  2817. constant uint64_t & nb01,
  2818. constant uint64_t & nb02,
  2819. constant int64_t & ne10,
  2820. constant int64_t & ne11,
  2821. constant int64_t & ne12,
  2822. constant uint64_t & nb10,
  2823. constant uint64_t & nb11,
  2824. constant uint64_t & nb12,
  2825. constant int64_t & ne0,
  2826. constant int64_t & ne1,
  2827. constant uint & r2,
  2828. constant uint & r3,
  2829. uint3 tgpig[[threadgroup_position_in_grid]],
  2830. uint tiisg[[thread_index_in_simdgroup]],
  2831. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2832. kernel_mul_mv_q5_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2833. }
  2834. void kernel_mul_mv_q6_K_f32_impl(
  2835. device const void * src0,
  2836. device const float * src1,
  2837. device float * dst,
  2838. constant int64_t & ne00,
  2839. constant int64_t & ne01,
  2840. constant int64_t & ne02,
  2841. constant int64_t & ne10,
  2842. constant int64_t & ne12,
  2843. constant int64_t & ne0,
  2844. constant int64_t & ne1,
  2845. constant uint & r2,
  2846. constant uint & r3,
  2847. uint3 tgpig[[threadgroup_position_in_grid]],
  2848. uint tiisg[[thread_index_in_simdgroup]],
  2849. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2850. const uint8_t kmask1 = 0x03;
  2851. const uint8_t kmask2 = 0x0C;
  2852. const uint8_t kmask3 = 0x30;
  2853. const uint8_t kmask4 = 0xC0;
  2854. const int nb = ne00/QK_K;
  2855. const int64_t r0 = tgpig.x;
  2856. const int64_t r1 = tgpig.y;
  2857. const int im = tgpig.z;
  2858. const int row = 2 * r0 + sgitg;
  2859. const uint i12 = im%ne12;
  2860. const uint i13 = im/ne12;
  2861. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  2862. device const block_q6_K * x = (device const block_q6_K *) src0 + row * nb + offset0;
  2863. device const float * yy = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  2864. float sumf = 0;
  2865. #if QK_K == 256
  2866. const int tid = tiisg/2;
  2867. const int ix = tiisg%2;
  2868. const int ip = tid/8; // 0 or 1
  2869. const int il = tid%8;
  2870. const int n = 4;
  2871. const int l0 = n*il;
  2872. const int is = 8*ip + l0/16;
  2873. const int y_offset = 128*ip + l0;
  2874. const int q_offset_l = 64*ip + l0;
  2875. const int q_offset_h = 32*ip + l0;
  2876. for (int i = ix; i < nb; i += 2) {
  2877. device const uint8_t * q1 = x[i].ql + q_offset_l;
  2878. device const uint8_t * q2 = q1 + 32;
  2879. device const uint8_t * qh = x[i].qh + q_offset_h;
  2880. device const int8_t * sc = x[i].scales + is;
  2881. device const float * y = yy + i * QK_K + y_offset;
  2882. const float dall = x[i].d;
  2883. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2884. for (int l = 0; l < n; ++l) {
  2885. sums[0] += y[l+ 0] * ((int8_t)((q1[l] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2886. sums[1] += y[l+32] * ((int8_t)((q2[l] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2887. sums[2] += y[l+64] * ((int8_t)((q1[l] >> 4) | ((qh[l] & kmask3) << 0)) - 32);
  2888. sums[3] += y[l+96] * ((int8_t)((q2[l] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2889. }
  2890. sumf += dall * (sums[0] * sc[0] + sums[1] * sc[2] + sums[2] * sc[4] + sums[3] * sc[6]);
  2891. }
  2892. #else
  2893. const int ix = tiisg/4;
  2894. const int il = 4*(tiisg%4);
  2895. for (int i = ix; i < nb; i += 8) {
  2896. device const float * y = yy + i * QK_K + il;
  2897. device const uint8_t * ql = x[i].ql + il;
  2898. device const uint8_t * qh = x[i].qh + il;
  2899. device const int8_t * s = x[i].scales;
  2900. const float d = x[i].d;
  2901. float4 sums = {0.f, 0.f, 0.f, 0.f};
  2902. for (int l = 0; l < 4; ++l) {
  2903. sums[0] += y[l+ 0] * ((int8_t)((ql[l+ 0] & 0xF) | ((qh[l] & kmask1) << 4)) - 32);
  2904. sums[1] += y[l+16] * ((int8_t)((ql[l+16] & 0xF) | ((qh[l] & kmask2) << 2)) - 32);
  2905. sums[2] += y[l+32] * ((int8_t)((ql[l+ 0] >> 4) | ((qh[l] & kmask3) >> 0)) - 32);
  2906. sums[3] += y[l+48] * ((int8_t)((ql[l+16] >> 4) | ((qh[l] & kmask4) >> 2)) - 32);
  2907. }
  2908. sumf += d * (sums[0] * s[0] + sums[1] * s[1] + sums[2] * s[2] + sums[3] * s[3]);
  2909. }
  2910. #endif
  2911. const float tot = simd_sum(sumf);
  2912. if (tiisg == 0) {
  2913. dst[r1*ne0 + im*ne0*ne1 + row] = tot;
  2914. }
  2915. }
  2916. [[host_name("kernel_mul_mv_q6_K_f32")]]
  2917. kernel void kernel_mul_mv_q6_K_f32(
  2918. device const void * src0,
  2919. device const float * src1,
  2920. device float * dst,
  2921. constant int64_t & ne00,
  2922. constant int64_t & ne01,
  2923. constant int64_t & ne02,
  2924. constant uint64_t & nb00,
  2925. constant uint64_t & nb01,
  2926. constant uint64_t & nb02,
  2927. constant int64_t & ne10,
  2928. constant int64_t & ne11,
  2929. constant int64_t & ne12,
  2930. constant uint64_t & nb10,
  2931. constant uint64_t & nb11,
  2932. constant uint64_t & nb12,
  2933. constant int64_t & ne0,
  2934. constant int64_t & ne1,
  2935. constant uint & r2,
  2936. constant uint & r3,
  2937. uint3 tgpig[[threadgroup_position_in_grid]],
  2938. uint tiisg[[thread_index_in_simdgroup]],
  2939. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  2940. kernel_mul_mv_q6_K_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, tgpig, tiisg, sgitg);
  2941. }
  2942. // ======================= "True" 2-bit
  2943. constexpr constant static uint64_t iq2xxs_grid[256] = {
  2944. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  2945. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x08080808082b0808,
  2946. 0x08080808082b082b, 0x08080808082b2b08, 0x08080808082b2b2b, 0x0808080819080819,
  2947. 0x0808080819081908, 0x0808080819190808, 0x0808080819192b08, 0x08080808192b0819,
  2948. 0x08080808192b1908, 0x080808082b080808, 0x080808082b08082b, 0x080808082b082b2b,
  2949. 0x080808082b2b082b, 0x0808081908080819, 0x0808081908081908, 0x0808081908190808,
  2950. 0x0808081908191919, 0x0808081919080808, 0x080808192b081908, 0x080808192b192b08,
  2951. 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b082b082b, 0x0808082b2b08082b,
  2952. 0x0808190808080819, 0x0808190808081908, 0x0808190808190808, 0x08081908082b0819,
  2953. 0x08081908082b1908, 0x0808190819080808, 0x080819081908082b, 0x0808190819082b08,
  2954. 0x08081908192b0808, 0x080819082b080819, 0x080819082b081908, 0x080819082b190808,
  2955. 0x080819082b2b1908, 0x0808191908080808, 0x080819190808082b, 0x0808191908082b08,
  2956. 0x08081919082b0808, 0x080819191908192b, 0x08081919192b2b19, 0x080819192b080808,
  2957. 0x080819192b190819, 0x0808192b08082b19, 0x0808192b08190808, 0x0808192b19080808,
  2958. 0x0808192b2b081908, 0x0808192b2b2b1908, 0x08082b0808080808, 0x08082b0808081919,
  2959. 0x08082b0808082b08, 0x08082b0808191908, 0x08082b08082b2b08, 0x08082b0819080819,
  2960. 0x08082b0819081908, 0x08082b0819190808, 0x08082b081919082b, 0x08082b082b082b08,
  2961. 0x08082b1908081908, 0x08082b1919080808, 0x08082b2b0808082b, 0x08082b2b08191908,
  2962. 0x0819080808080819, 0x0819080808081908, 0x0819080808190808, 0x08190808082b0819,
  2963. 0x0819080819080808, 0x08190808192b0808, 0x081908082b081908, 0x081908082b190808,
  2964. 0x081908082b191919, 0x0819081908080808, 0x0819081908082b08, 0x08190819082b0808,
  2965. 0x0819081919190808, 0x0819081919192b2b, 0x081908192b080808, 0x0819082b082b1908,
  2966. 0x0819082b19081919, 0x0819190808080808, 0x0819190808082b08, 0x08191908082b0808,
  2967. 0x08191908082b1919, 0x0819190819082b19, 0x081919082b080808, 0x0819191908192b08,
  2968. 0x08191919192b082b, 0x0819192b08080808, 0x0819192b0819192b, 0x08192b0808080819,
  2969. 0x08192b0808081908, 0x08192b0808190808, 0x08192b0819080808, 0x08192b082b080819,
  2970. 0x08192b1908080808, 0x08192b1908081919, 0x08192b192b2b0808, 0x08192b2b19190819,
  2971. 0x082b080808080808, 0x082b08080808082b, 0x082b080808082b2b, 0x082b080819081908,
  2972. 0x082b0808192b0819, 0x082b08082b080808, 0x082b08082b08082b, 0x082b0819082b2b19,
  2973. 0x082b081919082b08, 0x082b082b08080808, 0x082b082b0808082b, 0x082b190808080819,
  2974. 0x082b190808081908, 0x082b190808190808, 0x082b190819080808, 0x082b19081919192b,
  2975. 0x082b191908080808, 0x082b191919080819, 0x082b1919192b1908, 0x082b192b2b190808,
  2976. 0x082b2b0808082b08, 0x082b2b08082b0808, 0x082b2b082b191908, 0x082b2b2b19081908,
  2977. 0x1908080808080819, 0x1908080808081908, 0x1908080808190808, 0x1908080808192b08,
  2978. 0x19080808082b0819, 0x19080808082b1908, 0x1908080819080808, 0x1908080819082b08,
  2979. 0x190808081919192b, 0x19080808192b0808, 0x190808082b080819, 0x190808082b081908,
  2980. 0x190808082b190808, 0x1908081908080808, 0x19080819082b0808, 0x19080819192b0819,
  2981. 0x190808192b080808, 0x190808192b081919, 0x1908082b08080819, 0x1908082b08190808,
  2982. 0x1908082b19082b08, 0x1908082b1919192b, 0x1908082b192b2b08, 0x1908190808080808,
  2983. 0x1908190808082b08, 0x19081908082b0808, 0x190819082b080808, 0x190819082b192b19,
  2984. 0x190819190819082b, 0x19081919082b1908, 0x1908192b08080808, 0x19082b0808080819,
  2985. 0x19082b0808081908, 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919,
  2986. 0x19082b1908080808, 0x19082b1919192b08, 0x19082b19192b0819, 0x19082b192b08082b,
  2987. 0x19082b2b19081919, 0x19082b2b2b190808, 0x1919080808080808, 0x1919080808082b08,
  2988. 0x1919080808190819, 0x1919080808192b19, 0x19190808082b0808, 0x191908082b080808,
  2989. 0x191908082b082b08, 0x1919081908081908, 0x191908191908082b, 0x191908192b2b1908,
  2990. 0x1919082b2b190819, 0x191919082b190808, 0x191919082b19082b, 0x1919191908082b2b,
  2991. 0x1919192b08080819, 0x1919192b19191908, 0x19192b0808080808, 0x19192b0808190819,
  2992. 0x19192b0808192b19, 0x19192b08192b1908, 0x19192b1919080808, 0x19192b2b08082b08,
  2993. 0x192b080808081908, 0x192b080808190808, 0x192b080819080808, 0x192b0808192b2b08,
  2994. 0x192b081908080808, 0x192b081919191919, 0x192b082b08192b08, 0x192b082b192b0808,
  2995. 0x192b190808080808, 0x192b190808081919, 0x192b191908190808, 0x192b19190819082b,
  2996. 0x192b19192b081908, 0x192b2b081908082b, 0x2b08080808080808, 0x2b0808080808082b,
  2997. 0x2b08080808082b2b, 0x2b08080819080819, 0x2b0808082b08082b, 0x2b08081908081908,
  2998. 0x2b08081908192b08, 0x2b08081919080808, 0x2b08082b08190819, 0x2b08190808080819,
  2999. 0x2b08190808081908, 0x2b08190808190808, 0x2b08190808191919, 0x2b08190819080808,
  3000. 0x2b081908192b0808, 0x2b08191908080808, 0x2b0819191908192b, 0x2b0819192b191908,
  3001. 0x2b08192b08082b19, 0x2b08192b19080808, 0x2b08192b192b0808, 0x2b082b080808082b,
  3002. 0x2b082b1908081908, 0x2b082b2b08190819, 0x2b19080808081908, 0x2b19080808190808,
  3003. 0x2b190808082b1908, 0x2b19080819080808, 0x2b1908082b2b0819, 0x2b1908190819192b,
  3004. 0x2b1908192b080808, 0x2b19082b19081919, 0x2b19190808080808, 0x2b191908082b082b,
  3005. 0x2b19190819081908, 0x2b19191919190819, 0x2b192b082b080819, 0x2b192b19082b0808,
  3006. 0x2b2b08080808082b, 0x2b2b080819190808, 0x2b2b08082b081919, 0x2b2b081908082b19,
  3007. 0x2b2b082b08080808, 0x2b2b190808192b08, 0x2b2b2b0819190808, 0x2b2b2b1908081908,
  3008. };
  3009. constexpr constant static uint64_t iq2xs_grid[512] = {
  3010. 0x0808080808080808, 0x080808080808082b, 0x0808080808081919, 0x0808080808082b08,
  3011. 0x0808080808082b2b, 0x0808080808190819, 0x0808080808191908, 0x080808080819192b,
  3012. 0x0808080808192b19, 0x08080808082b0808, 0x08080808082b082b, 0x08080808082b1919,
  3013. 0x08080808082b2b08, 0x0808080819080819, 0x0808080819081908, 0x080808081908192b,
  3014. 0x0808080819082b19, 0x0808080819190808, 0x080808081919082b, 0x0808080819191919,
  3015. 0x0808080819192b08, 0x08080808192b0819, 0x08080808192b1908, 0x080808082b080808,
  3016. 0x080808082b08082b, 0x080808082b081919, 0x080808082b082b08, 0x080808082b190819,
  3017. 0x080808082b191908, 0x080808082b192b19, 0x080808082b2b0808, 0x0808081908080819,
  3018. 0x0808081908081908, 0x080808190808192b, 0x0808081908082b19, 0x0808081908190808,
  3019. 0x080808190819082b, 0x0808081908191919, 0x0808081908192b08, 0x0808081908192b2b,
  3020. 0x08080819082b0819, 0x08080819082b1908, 0x0808081919080808, 0x080808191908082b,
  3021. 0x0808081919081919, 0x0808081919082b08, 0x0808081919190819, 0x0808081919191908,
  3022. 0x08080819192b0808, 0x08080819192b2b08, 0x080808192b080819, 0x080808192b081908,
  3023. 0x080808192b190808, 0x0808082b08080808, 0x0808082b0808082b, 0x0808082b08081919,
  3024. 0x0808082b08082b08, 0x0808082b08190819, 0x0808082b08191908, 0x0808082b082b0808,
  3025. 0x0808082b19080819, 0x0808082b19081908, 0x0808082b19190808, 0x0808082b19191919,
  3026. 0x0808082b2b080808, 0x0808082b2b082b2b, 0x0808190808080819, 0x0808190808081908,
  3027. 0x080819080808192b, 0x0808190808082b19, 0x0808190808190808, 0x080819080819082b,
  3028. 0x0808190808191919, 0x0808190808192b08, 0x08081908082b0819, 0x08081908082b1908,
  3029. 0x0808190819080808, 0x080819081908082b, 0x0808190819081919, 0x0808190819082b08,
  3030. 0x0808190819190819, 0x0808190819191908, 0x080819081919192b, 0x08081908192b0808,
  3031. 0x080819082b080819, 0x080819082b081908, 0x080819082b190808, 0x0808191908080808,
  3032. 0x080819190808082b, 0x0808191908081919, 0x0808191908082b08, 0x0808191908190819,
  3033. 0x0808191908191908, 0x08081919082b0808, 0x0808191919080819, 0x0808191919081908,
  3034. 0x0808191919190808, 0x08081919192b0819, 0x080819192b080808, 0x0808192b08080819,
  3035. 0x0808192b08081908, 0x0808192b08190808, 0x0808192b082b192b, 0x0808192b19080808,
  3036. 0x0808192b1908082b, 0x0808192b2b081908, 0x08082b0808080808, 0x08082b080808082b,
  3037. 0x08082b0808081919, 0x08082b0808082b08, 0x08082b0808082b2b, 0x08082b0808190819,
  3038. 0x08082b0808191908, 0x08082b08082b0808, 0x08082b08082b1919, 0x08082b0819080819,
  3039. 0x08082b0819081908, 0x08082b0819190808, 0x08082b0819192b08, 0x08082b082b080808,
  3040. 0x08082b082b2b0808, 0x08082b082b2b2b2b, 0x08082b1908080819, 0x08082b1908081908,
  3041. 0x08082b1908190808, 0x08082b1919080808, 0x08082b192b080819, 0x08082b192b082b19,
  3042. 0x08082b2b08080808, 0x08082b2b082b0808, 0x08082b2b082b2b08, 0x08082b2b2b19192b,
  3043. 0x08082b2b2b2b0808, 0x0819080808080819, 0x0819080808081908, 0x081908080808192b,
  3044. 0x0819080808082b19, 0x0819080808190808, 0x081908080819082b, 0x0819080808191919,
  3045. 0x0819080808192b08, 0x08190808082b0819, 0x08190808082b1908, 0x0819080819080808,
  3046. 0x081908081908082b, 0x0819080819081919, 0x0819080819082b08, 0x0819080819190819,
  3047. 0x0819080819191908, 0x08190808192b0808, 0x08190808192b2b2b, 0x081908082b080819,
  3048. 0x081908082b081908, 0x081908082b190808, 0x0819081908080808, 0x081908190808082b,
  3049. 0x0819081908081919, 0x0819081908082b08, 0x0819081908190819, 0x0819081908191908,
  3050. 0x08190819082b0808, 0x0819081919080819, 0x0819081919081908, 0x0819081919190808,
  3051. 0x081908192b080808, 0x081908192b191908, 0x081908192b19192b, 0x0819082b08080819,
  3052. 0x0819082b08081908, 0x0819082b0808192b, 0x0819082b08190808, 0x0819082b19080808,
  3053. 0x0819082b192b0808, 0x0819190808080808, 0x081919080808082b, 0x0819190808081919,
  3054. 0x0819190808082b08, 0x0819190808190819, 0x0819190808191908, 0x08191908082b0808,
  3055. 0x0819190819080819, 0x0819190819081908, 0x0819190819082b19, 0x0819190819190808,
  3056. 0x08191908192b1908, 0x081919082b080808, 0x0819191908080819, 0x0819191908081908,
  3057. 0x0819191908190808, 0x0819191919080808, 0x0819192b08080808, 0x0819192b08191908,
  3058. 0x0819192b19082b19, 0x08192b0808080819, 0x08192b0808081908, 0x08192b0808190808,
  3059. 0x08192b080819082b, 0x08192b0819080808, 0x08192b0819191908, 0x08192b082b08192b,
  3060. 0x08192b1908080808, 0x08192b1908081919, 0x08192b19192b192b, 0x08192b2b19190819,
  3061. 0x08192b2b2b2b2b19, 0x082b080808080808, 0x082b08080808082b, 0x082b080808081919,
  3062. 0x082b080808082b08, 0x082b080808082b2b, 0x082b080808190819, 0x082b080808191908,
  3063. 0x082b0808082b0808, 0x082b080819080819, 0x082b080819081908, 0x082b080819190808,
  3064. 0x082b08082b080808, 0x082b08082b2b0808, 0x082b081908080819, 0x082b081908081908,
  3065. 0x082b081908190808, 0x082b081919080808, 0x082b081919082b08, 0x082b0819192b1919,
  3066. 0x082b082b08080808, 0x082b082b082b082b, 0x082b082b2b080808, 0x082b082b2b2b2b08,
  3067. 0x082b190808080819, 0x082b190808081908, 0x082b190808190808, 0x082b1908082b2b19,
  3068. 0x082b190819080808, 0x082b191908080808, 0x082b191919080819, 0x082b19191919082b,
  3069. 0x082b19192b192b19, 0x082b192b08080819, 0x082b192b08192b2b, 0x082b192b2b2b192b,
  3070. 0x082b2b0808080808, 0x082b2b0808082b08, 0x082b2b0808082b2b, 0x082b2b08082b0808,
  3071. 0x082b2b0819191919, 0x082b2b082b082b08, 0x082b2b082b2b082b, 0x082b2b19192b2b08,
  3072. 0x082b2b192b190808, 0x082b2b2b08082b08, 0x082b2b2b082b0808, 0x082b2b2b2b08082b,
  3073. 0x082b2b2b2b082b08, 0x082b2b2b2b082b2b, 0x1908080808080819, 0x1908080808081908,
  3074. 0x190808080808192b, 0x1908080808082b19, 0x1908080808190808, 0x190808080819082b,
  3075. 0x1908080808191919, 0x1908080808192b08, 0x19080808082b0819, 0x19080808082b1908,
  3076. 0x1908080819080808, 0x190808081908082b, 0x1908080819081919, 0x1908080819082b08,
  3077. 0x1908080819082b2b, 0x1908080819190819, 0x1908080819191908, 0x19080808192b0808,
  3078. 0x19080808192b1919, 0x190808082b080819, 0x190808082b081908, 0x190808082b190808,
  3079. 0x1908081908080808, 0x190808190808082b, 0x1908081908081919, 0x1908081908082b08,
  3080. 0x1908081908190819, 0x1908081908191908, 0x19080819082b0808, 0x1908081919080819,
  3081. 0x1908081919081908, 0x1908081919190808, 0x190808192b080808, 0x190808192b081919,
  3082. 0x190808192b2b082b, 0x1908082b08080819, 0x1908082b08081908, 0x1908082b08190808,
  3083. 0x1908082b0819082b, 0x1908082b082b2b19, 0x1908082b19080808, 0x1908190808080808,
  3084. 0x190819080808082b, 0x1908190808081919, 0x1908190808082b08, 0x1908190808190819,
  3085. 0x1908190808191908, 0x1908190808192b19, 0x19081908082b0808, 0x1908190819080819,
  3086. 0x1908190819081908, 0x1908190819190808, 0x190819082b080808, 0x190819082b191908,
  3087. 0x1908191908080819, 0x1908191908081908, 0x1908191908190808, 0x19081919082b1908,
  3088. 0x1908191919080808, 0x190819192b192b2b, 0x1908192b08080808, 0x1908192b08082b2b,
  3089. 0x1908192b19081908, 0x1908192b19190808, 0x19082b0808080819, 0x19082b0808081908,
  3090. 0x19082b0808190808, 0x19082b0819080808, 0x19082b0819081919, 0x19082b0819191908,
  3091. 0x19082b08192b082b, 0x19082b1908080808, 0x19082b1908190819, 0x19082b1919081908,
  3092. 0x19082b1919190808, 0x19082b19192b2b19, 0x19082b2b08081908, 0x1919080808080808,
  3093. 0x191908080808082b, 0x1919080808081919, 0x1919080808082b08, 0x1919080808190819,
  3094. 0x1919080808191908, 0x19190808082b0808, 0x19190808082b2b08, 0x1919080819080819,
  3095. 0x1919080819081908, 0x1919080819190808, 0x191908082b080808, 0x1919081908080819,
  3096. 0x1919081908081908, 0x1919081908190808, 0x1919081908191919, 0x1919081919080808,
  3097. 0x191908191908082b, 0x1919082b08080808, 0x1919082b19081908, 0x1919082b2b2b2b2b,
  3098. 0x1919190808080819, 0x1919190808081908, 0x1919190808190808, 0x19191908082b0819,
  3099. 0x1919190819080808, 0x19191908192b0808, 0x191919082b080819, 0x191919082b2b0819,
  3100. 0x1919191908080808, 0x1919191908082b08, 0x191919192b080808, 0x191919192b082b08,
  3101. 0x1919192b082b0819, 0x1919192b192b2b08, 0x1919192b2b2b0819, 0x19192b0808080808,
  3102. 0x19192b0808191908, 0x19192b0819080819, 0x19192b0819190808, 0x19192b082b192b19,
  3103. 0x19192b1908192b2b, 0x19192b1919080808, 0x19192b191908082b, 0x19192b2b2b081919,
  3104. 0x192b080808080819, 0x192b080808081908, 0x192b080808190808, 0x192b080819080808,
  3105. 0x192b080819191908, 0x192b0808192b082b, 0x192b08082b08192b, 0x192b08082b2b2b19,
  3106. 0x192b081908080808, 0x192b082b082b1908, 0x192b082b19082b2b, 0x192b082b2b19082b,
  3107. 0x192b190808080808, 0x192b19080819192b, 0x192b191908190808, 0x192b191919080808,
  3108. 0x192b191919081919, 0x192b19192b2b1908, 0x192b2b0808080819, 0x192b2b08192b2b2b,
  3109. 0x192b2b19082b1919, 0x192b2b2b0808192b, 0x192b2b2b19191908, 0x192b2b2b192b082b,
  3110. 0x2b08080808080808, 0x2b0808080808082b, 0x2b08080808081919, 0x2b08080808082b08,
  3111. 0x2b08080808190819, 0x2b08080808191908, 0x2b080808082b0808, 0x2b080808082b2b2b,
  3112. 0x2b08080819080819, 0x2b08080819081908, 0x2b08080819190808, 0x2b0808082b080808,
  3113. 0x2b0808082b08082b, 0x2b0808082b2b2b08, 0x2b0808082b2b2b2b, 0x2b08081908080819,
  3114. 0x2b08081908081908, 0x2b0808190808192b, 0x2b08081908190808, 0x2b08081919080808,
  3115. 0x2b08081919190819, 0x2b08081919192b19, 0x2b08082b08080808, 0x2b08082b082b0808,
  3116. 0x2b08082b2b080808, 0x2b08082b2b08082b, 0x2b08082b2b2b0808, 0x2b08082b2b2b2b08,
  3117. 0x2b08190808080819, 0x2b08190808081908, 0x2b08190808190808, 0x2b0819080819082b,
  3118. 0x2b08190808191919, 0x2b08190819080808, 0x2b081908192b0808, 0x2b0819082b082b19,
  3119. 0x2b08191908080808, 0x2b08191919081908, 0x2b0819192b2b1919, 0x2b08192b08192b08,
  3120. 0x2b08192b192b2b2b, 0x2b082b0808080808, 0x2b082b0808082b08, 0x2b082b08082b1919,
  3121. 0x2b082b0819192b2b, 0x2b082b082b080808, 0x2b082b082b08082b, 0x2b082b082b2b2b08,
  3122. 0x2b082b190808192b, 0x2b082b2b082b082b, 0x2b082b2b2b080808, 0x2b082b2b2b082b08,
  3123. 0x2b082b2b2b19192b, 0x2b082b2b2b2b2b08, 0x2b19080808080819, 0x2b19080808081908,
  3124. 0x2b19080808190808, 0x2b19080819080808, 0x2b1908081919192b, 0x2b1908082b081908,
  3125. 0x2b19081908080808, 0x2b190819082b082b, 0x2b190819192b1908, 0x2b19082b1919192b,
  3126. 0x2b19082b2b082b19, 0x2b19190808080808, 0x2b19190808081919, 0x2b19190819081908,
  3127. 0x2b19190819190808, 0x2b19190819192b08, 0x2b191919082b2b19, 0x2b1919192b190808,
  3128. 0x2b1919192b19082b, 0x2b19192b19080819, 0x2b192b0819190819, 0x2b192b082b2b192b,
  3129. 0x2b192b1919082b19, 0x2b192b2b08191919, 0x2b192b2b192b0808, 0x2b2b080808080808,
  3130. 0x2b2b08080808082b, 0x2b2b080808082b08, 0x2b2b080808082b2b, 0x2b2b0808082b0808,
  3131. 0x2b2b0808082b2b2b, 0x2b2b08082b2b0808, 0x2b2b081919190819, 0x2b2b081919192b19,
  3132. 0x2b2b08192b2b192b, 0x2b2b082b08080808, 0x2b2b082b0808082b, 0x2b2b082b08082b08,
  3133. 0x2b2b082b082b2b2b, 0x2b2b082b2b080808, 0x2b2b082b2b2b0808, 0x2b2b190819080808,
  3134. 0x2b2b19082b191919, 0x2b2b192b192b1919, 0x2b2b192b2b192b08, 0x2b2b2b0808082b2b,
  3135. 0x2b2b2b08082b0808, 0x2b2b2b08082b082b, 0x2b2b2b08082b2b08, 0x2b2b2b082b2b0808,
  3136. 0x2b2b2b082b2b2b08, 0x2b2b2b1908081908, 0x2b2b2b192b081908, 0x2b2b2b192b08192b,
  3137. 0x2b2b2b2b082b2b08, 0x2b2b2b2b082b2b2b, 0x2b2b2b2b2b190819, 0x2b2b2b2b2b2b2b2b,
  3138. };
  3139. constexpr constant static uint8_t ksigns_iq2xs[128] = {
  3140. 0, 129, 130, 3, 132, 5, 6, 135, 136, 9, 10, 139, 12, 141, 142, 15,
  3141. 144, 17, 18, 147, 20, 149, 150, 23, 24, 153, 154, 27, 156, 29, 30, 159,
  3142. 160, 33, 34, 163, 36, 165, 166, 39, 40, 169, 170, 43, 172, 45, 46, 175,
  3143. 48, 177, 178, 51, 180, 53, 54, 183, 184, 57, 58, 187, 60, 189, 190, 63,
  3144. 192, 65, 66, 195, 68, 197, 198, 71, 72, 201, 202, 75, 204, 77, 78, 207,
  3145. 80, 209, 210, 83, 212, 85, 86, 215, 216, 89, 90, 219, 92, 221, 222, 95,
  3146. 96, 225, 226, 99, 228, 101, 102, 231, 232, 105, 106, 235, 108, 237, 238, 111,
  3147. 240, 113, 114, 243, 116, 245, 246, 119, 120, 249, 250, 123, 252, 125, 126, 255,
  3148. };
  3149. constexpr constant static uint8_t kmask_iq2xs[8] = {1, 2, 4, 8, 16, 32, 64, 128};
  3150. void kernel_mul_mv_iq2_xxs_f32_impl(
  3151. device const void * src0,
  3152. device const float * src1,
  3153. device float * dst,
  3154. constant int64_t & ne00,
  3155. constant int64_t & ne01,
  3156. constant int64_t & ne02,
  3157. constant int64_t & ne10,
  3158. constant int64_t & ne12,
  3159. constant int64_t & ne0,
  3160. constant int64_t & ne1,
  3161. constant uint & r2,
  3162. constant uint & r3,
  3163. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3164. uint3 tgpig[[threadgroup_position_in_grid]],
  3165. uint tiisg[[thread_index_in_simdgroup]],
  3166. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3167. const int nb = ne00/QK_K;
  3168. const int r0 = tgpig.x;
  3169. const int r1 = tgpig.y;
  3170. const int im = tgpig.z;
  3171. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3172. const int ib_row = first_row * nb;
  3173. const uint i12 = im%ne12;
  3174. const uint i13 = im/ne12;
  3175. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3176. device const block_iq2_xxs * x = (device const block_iq2_xxs *) src0 + ib_row + offset0;
  3177. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3178. float yl[32];
  3179. float sumf[N_DST]={0.f}, all_sum;
  3180. const int nb32 = nb * (QK_K / 32);
  3181. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3182. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 256);
  3183. {
  3184. int nval = 4;
  3185. int pos = (32*sgitg + tiisg)*nval;
  3186. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xxs_grid[pos + i];
  3187. nval = 2;
  3188. pos = (32*sgitg + tiisg)*nval;
  3189. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3190. threadgroup_barrier(mem_flags::mem_threadgroup);
  3191. }
  3192. #if QK_K == 256
  3193. const int ix = tiisg;
  3194. device const float * y4 = y + 32 * ix;
  3195. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3196. for (int i = 0; i < 32; ++i) {
  3197. yl[i] = y4[i];
  3198. }
  3199. const int ibl = ib32 / (QK_K / 32);
  3200. const int ib = ib32 % (QK_K / 32);
  3201. device const block_iq2_xxs * xr = x + ibl;
  3202. device const uint16_t * q2 = xr->qs + 4 * ib;
  3203. device const half * dh = &xr->d;
  3204. for (int row = 0; row < N_DST; row++) {
  3205. const float db = dh[0];
  3206. device const uint8_t * aux8 = (device const uint8_t *)q2;
  3207. const uint32_t aux32 = q2[2] | (q2[3] << 16);
  3208. const float d = db * (0.5f + (aux32 >> 28));
  3209. float sum = 0;
  3210. for (int l = 0; l < 4; ++l) {
  3211. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + aux8[l]);
  3212. const uint8_t signs = shared_signs[(aux32 >> 7*l) & 127];
  3213. for (int j = 0; j < 8; ++j) {
  3214. sum += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3215. }
  3216. }
  3217. sumf[row] += d * sum;
  3218. dh += nb*sizeof(block_iq2_xxs)/2;
  3219. q2 += nb*sizeof(block_iq2_xxs)/2;
  3220. }
  3221. y4 += 32 * 32;
  3222. }
  3223. #else
  3224. // TODO
  3225. #endif
  3226. for (int row = 0; row < N_DST; ++row) {
  3227. all_sum = simd_sum(sumf[row]);
  3228. if (tiisg == 0) {
  3229. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3230. }
  3231. }
  3232. }
  3233. [[host_name("kernel_mul_mv_iq2_xxs_f32")]]
  3234. kernel void kernel_mul_mv_iq2_xxs_f32(
  3235. device const void * src0,
  3236. device const float * src1,
  3237. device float * dst,
  3238. constant int64_t & ne00,
  3239. constant int64_t & ne01,
  3240. constant int64_t & ne02,
  3241. constant uint64_t & nb00,
  3242. constant uint64_t & nb01,
  3243. constant uint64_t & nb02,
  3244. constant int64_t & ne10,
  3245. constant int64_t & ne11,
  3246. constant int64_t & ne12,
  3247. constant uint64_t & nb10,
  3248. constant uint64_t & nb11,
  3249. constant uint64_t & nb12,
  3250. constant int64_t & ne0,
  3251. constant int64_t & ne1,
  3252. constant uint & r2,
  3253. constant uint & r3,
  3254. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3255. uint3 tgpig[[threadgroup_position_in_grid]],
  3256. uint tiisg[[thread_index_in_simdgroup]],
  3257. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3258. kernel_mul_mv_iq2_xxs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3259. }
  3260. void kernel_mul_mv_iq2_xs_f32_impl(
  3261. device const void * src0,
  3262. device const float * src1,
  3263. device float * dst,
  3264. constant int64_t & ne00,
  3265. constant int64_t & ne01,
  3266. constant int64_t & ne02,
  3267. constant int64_t & ne10,
  3268. constant int64_t & ne12,
  3269. constant int64_t & ne0,
  3270. constant int64_t & ne1,
  3271. constant uint & r2,
  3272. constant uint & r3,
  3273. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3274. uint3 tgpig[[threadgroup_position_in_grid]],
  3275. uint tiisg[[thread_index_in_simdgroup]],
  3276. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3277. const int nb = ne00/QK_K;
  3278. const int r0 = tgpig.x;
  3279. const int r1 = tgpig.y;
  3280. const int im = tgpig.z;
  3281. const int first_row = (r0 * N_SIMDGROUP + sgitg) * N_DST;
  3282. const int ib_row = first_row * nb;
  3283. const uint i12 = im%ne12;
  3284. const uint i13 = im/ne12;
  3285. const uint offset0 = (i12/r2)*(nb*ne01) + (i13/r3)*(nb*ne01*ne02);
  3286. device const block_iq2_xs * x = (device const block_iq2_xs *) src0 + ib_row + offset0;
  3287. device const float * y = (device const float *) src1 + r1*ne10 + im*ne00*ne1;
  3288. float yl[32];
  3289. float sumf[N_DST]={0.f}, all_sum;
  3290. const int nb32 = nb * (QK_K / 32);
  3291. threadgroup uint64_t * values = (threadgroup uint64_t *)shared_values;
  3292. threadgroup uint8_t * shared_signs = (threadgroup uint8_t *)(values + 512);
  3293. {
  3294. int nval = 8;
  3295. int pos = (32*sgitg + tiisg)*nval;
  3296. for (int i = 0; i < nval; ++i) values[pos + i] = iq2xs_grid[pos + i];
  3297. nval = 2;
  3298. pos = (32*sgitg + tiisg)*nval;
  3299. for (int i = 0; i < nval; ++i) shared_signs[pos+i] = ksigns_iq2xs[pos+i];
  3300. threadgroup_barrier(mem_flags::mem_threadgroup);
  3301. }
  3302. #if QK_K == 256
  3303. const int ix = tiisg;
  3304. device const float * y4 = y + 32 * ix;
  3305. for (int ib32 = ix; ib32 < nb32; ib32 += 32) {
  3306. for (int i = 0; i < 32; ++i) {
  3307. yl[i] = y4[i];
  3308. }
  3309. const int ibl = ib32 / (QK_K / 32);
  3310. const int ib = ib32 % (QK_K / 32);
  3311. device const block_iq2_xs * xr = x + ibl;
  3312. device const uint16_t * q2 = xr->qs + 4 * ib;
  3313. device const uint8_t * sc = xr->scales + ib;
  3314. device const half * dh = &xr->d;
  3315. for (int row = 0; row < N_DST; row++) {
  3316. const float db = dh[0];
  3317. const uint8_t ls1 = sc[0] & 0xf;
  3318. const uint8_t ls2 = sc[0] >> 4;
  3319. const float d1 = db * (0.5f + ls1);
  3320. const float d2 = db * (0.5f + ls2);
  3321. float sum1 = 0, sum2 = 0;
  3322. for (int l = 0; l < 2; ++l) {
  3323. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3324. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3325. for (int j = 0; j < 8; ++j) {
  3326. sum1 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3327. }
  3328. }
  3329. for (int l = 2; l < 4; ++l) {
  3330. const threadgroup uint8_t * grid = (const threadgroup uint8_t *)(values + (q2[l] & 511));
  3331. const uint8_t signs = shared_signs[(q2[l] >> 9)];
  3332. for (int j = 0; j < 8; ++j) {
  3333. sum2 += yl[8*l + j] * grid[j] * (signs & kmask_iq2xs[j] ? -1.f : 1.f);
  3334. }
  3335. }
  3336. sumf[row] += d1 * sum1 + d2 * sum2;
  3337. dh += nb*sizeof(block_iq2_xs)/2;
  3338. q2 += nb*sizeof(block_iq2_xs)/2;
  3339. sc += nb*sizeof(block_iq2_xs);
  3340. }
  3341. y4 += 32 * 32;
  3342. }
  3343. #else
  3344. // TODO
  3345. #endif
  3346. for (int row = 0; row < N_DST; ++row) {
  3347. all_sum = simd_sum(sumf[row]);
  3348. if (tiisg == 0) {
  3349. dst[r1*ne0 + im*ne0*ne1 + first_row + row] = all_sum * 0.25f;
  3350. }
  3351. }
  3352. }
  3353. [[host_name("kernel_mul_mv_iq2_xs_f32")]]
  3354. kernel void kernel_mul_mv_iq2_xs_f32(
  3355. device const void * src0,
  3356. device const float * src1,
  3357. device float * dst,
  3358. constant int64_t & ne00,
  3359. constant int64_t & ne01,
  3360. constant int64_t & ne02,
  3361. constant uint64_t & nb00,
  3362. constant uint64_t & nb01,
  3363. constant uint64_t & nb02,
  3364. constant int64_t & ne10,
  3365. constant int64_t & ne11,
  3366. constant int64_t & ne12,
  3367. constant uint64_t & nb10,
  3368. constant uint64_t & nb11,
  3369. constant uint64_t & nb12,
  3370. constant int64_t & ne0,
  3371. constant int64_t & ne1,
  3372. constant uint & r2,
  3373. constant uint & r3,
  3374. threadgroup int8_t * shared_values [[threadgroup(0)]],
  3375. uint3 tgpig[[threadgroup_position_in_grid]],
  3376. uint tiisg[[thread_index_in_simdgroup]],
  3377. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3378. kernel_mul_mv_iq2_xs_f32_impl(src0, src1, dst, ne00, ne01, ne02, ne10, ne12, ne0, ne1, r2, r3, shared_values, tgpig, tiisg, sgitg);
  3379. }
  3380. //============================= templates and their specializations =============================
  3381. // NOTE: this is not dequantizing - we are simply fitting the template
  3382. template <typename type4x4>
  3383. void dequantize_f32(device const float4x4 * src, short il, thread type4x4 & reg) {
  3384. float4x4 temp = *(((device float4x4 *)src));
  3385. for (int i = 0; i < 16; i++){
  3386. reg[i/4][i%4] = temp[i/4][i%4];
  3387. }
  3388. }
  3389. template <typename type4x4>
  3390. void dequantize_f16(device const half4x4 * src, short il, thread type4x4 & reg) {
  3391. half4x4 temp = *(((device half4x4 *)src));
  3392. for (int i = 0; i < 16; i++){
  3393. reg[i/4][i%4] = temp[i/4][i%4];
  3394. }
  3395. }
  3396. template <typename type4x4>
  3397. void dequantize_q4_0(device const block_q4_0 *xb, short il, thread type4x4 & reg) {
  3398. device const uint16_t * qs = ((device const uint16_t *)xb + 1);
  3399. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3400. const float d2 = d1 / 256.f;
  3401. const float md = -8.h * xb->d;
  3402. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3403. const ushort mask1 = mask0 << 8;
  3404. for (int i=0;i<8;i++) {
  3405. reg[i/2][2*(i%2)+0] = d1 * (qs[i] & mask0) + md;
  3406. reg[i/2][2*(i%2)+1] = d2 * (qs[i] & mask1) + md;
  3407. }
  3408. }
  3409. template <typename type4x4>
  3410. void dequantize_q4_1(device const block_q4_1 *xb, short il, thread type4x4 & reg) {
  3411. device const uint16_t * qs = ((device const uint16_t *)xb + 2);
  3412. const float d1 = il ? (xb->d / 16.h) : xb->d;
  3413. const float d2 = d1 / 256.f;
  3414. const float m = xb->m;
  3415. const ushort mask0 = il ? 0x00F0 : 0x000F;
  3416. const ushort mask1 = mask0 << 8;
  3417. for (int i=0;i<8;i++) {
  3418. reg[i/2][2*(i%2)+0] = ((qs[i] & mask0) * d1) + m;
  3419. reg[i/2][2*(i%2)+1] = ((qs[i] & mask1) * d2) + m;
  3420. }
  3421. }
  3422. template <typename type4x4>
  3423. void dequantize_q5_0(device const block_q5_0 *xb, short il, thread type4x4 & reg) {
  3424. device const uint16_t * qs = ((device const uint16_t *)xb + 3);
  3425. const float d = xb->d;
  3426. const float md = -16.h * xb->d;
  3427. const ushort mask = il ? 0x00F0 : 0x000F;
  3428. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3429. const int x_mv = il ? 4 : 0;
  3430. const int gh_mv = il ? 12 : 0;
  3431. const int gh_bk = il ? 0 : 4;
  3432. for (int i = 0; i < 8; i++) {
  3433. // extract the 5-th bits for x0 and x1
  3434. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3435. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3436. // combine the 4-bits from qs with the 5th bit
  3437. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3438. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3439. reg[i/2][2*(i%2)+0] = d * x0 + md;
  3440. reg[i/2][2*(i%2)+1] = d * x1 + md;
  3441. }
  3442. }
  3443. template <typename type4x4>
  3444. void dequantize_q5_1(device const block_q5_1 *xb, short il, thread type4x4 & reg) {
  3445. device const uint16_t * qs = ((device const uint16_t *)xb + 4);
  3446. const float d = xb->d;
  3447. const float m = xb->m;
  3448. const ushort mask = il ? 0x00F0 : 0x000F;
  3449. const uint32_t qh = *((device const uint32_t *)xb->qh);
  3450. const int x_mv = il ? 4 : 0;
  3451. const int gh_mv = il ? 12 : 0;
  3452. const int gh_bk = il ? 0 : 4;
  3453. for (int i = 0; i < 8; i++) {
  3454. // extract the 5-th bits for x0 and x1
  3455. const uint8_t xh_0 = ((qh >> (gh_mv + 2*i )) << gh_bk) & 0x10;
  3456. const uint8_t xh_1 = ((qh >> (gh_mv + 2*i+1)) << gh_bk) & 0x10;
  3457. // combine the 4-bits from qs with the 5th bit
  3458. const int32_t x0 = ((((qs[i] ) & mask) >> x_mv) | xh_0);
  3459. const int32_t x1 = ((((qs[i] >> 8) & mask) >> x_mv) | xh_1);
  3460. reg[i/2][2*(i%2)+0] = d * x0 + m;
  3461. reg[i/2][2*(i%2)+1] = d * x1 + m;
  3462. }
  3463. }
  3464. template <typename type4x4>
  3465. void dequantize_q8_0(device const block_q8_0 *xb, short il, thread type4x4 & reg) {
  3466. device const int8_t * qs = ((device const int8_t *)xb->qs);
  3467. const half d = xb->d;
  3468. for (int i = 0; i < 16; i++) {
  3469. reg[i/4][i%4] = (qs[i + 16*il] * d);
  3470. }
  3471. }
  3472. template <typename type4x4>
  3473. void dequantize_q2_K(device const block_q2_K *xb, short il, thread type4x4 & reg) {
  3474. const float d = xb->d;
  3475. const float min = xb->dmin;
  3476. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3477. float dl, ml;
  3478. uint8_t sc = xb->scales[il];
  3479. #if QK_K == 256
  3480. q = q + 32*(il/8) + 16*(il&1);
  3481. il = (il/2)%4;
  3482. #endif
  3483. half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3484. uchar mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3485. dl = d * (sc & 0xF) * coef, ml = min * (sc >> 4);
  3486. for (int i = 0; i < 16; ++i) {
  3487. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3488. }
  3489. }
  3490. template <typename type4x4>
  3491. void dequantize_q3_K(device const block_q3_K *xb, short il, thread type4x4 & reg) {
  3492. const half d_all = xb->d;
  3493. device const uint8_t * q = (device const uint8_t *)xb->qs;
  3494. device const uint8_t * h = (device const uint8_t *)xb->hmask;
  3495. device const int8_t * scales = (device const int8_t *)xb->scales;
  3496. #if QK_K == 256
  3497. q = q + 32 * (il/8) + 16 * (il&1);
  3498. h = h + 16 * (il&1);
  3499. uint8_t m = 1 << (il/2);
  3500. uint16_t kmask1 = (il/4)>1 ? ((il/4)>2 ? 192 : 48) : \
  3501. ((il/4)>0 ? 12 : 3);
  3502. uint16_t kmask2 = il/8 ? 0xF0 : 0x0F;
  3503. uint16_t scale_2 = scales[il%8], scale_1 = scales[8 + il%4];
  3504. int16_t dl_int = (il/4)&1 ? (scale_2&kmask2) | ((scale_1&kmask1) << 2)
  3505. : (scale_2&kmask2) | ((scale_1&kmask1) << 4);
  3506. float dl = il<8 ? d_all * (dl_int - 32.f) : d_all * (dl_int / 16.f - 32.f);
  3507. const float ml = 4.f * dl;
  3508. il = (il/2) & 3;
  3509. const half coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3510. const uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3511. dl *= coef;
  3512. for (int i = 0; i < 16; ++i) {
  3513. reg[i/4][i%4] = dl * (q[i] & mask) - (h[i] & m ? 0 : ml);
  3514. }
  3515. #else
  3516. float kcoef = il&1 ? 1.f/16.f : 1.f;
  3517. uint16_t kmask = il&1 ? 0xF0 : 0x0F;
  3518. float dl = d_all * ((scales[il/2] & kmask) * kcoef - 8);
  3519. float coef = il>1 ? (il>2 ? 1/64.h : 1/16.h) : (il>0 ? 1/4.h : 1.h);
  3520. uint8_t mask = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3521. uint8_t m = 1<<(il*2);
  3522. for (int i = 0; i < 16; ++i) {
  3523. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - ((h[i%8] & (m * (1 + i/8))) ? 0 : 4.f/coef));
  3524. }
  3525. #endif
  3526. }
  3527. static inline uchar2 get_scale_min_k4_just2(int j, int k, device const uchar * q) {
  3528. return j < 4 ? uchar2{uchar(q[j+0+k] & 63), uchar(q[j+4+k] & 63)}
  3529. : uchar2{uchar((q[j+4+k] & 0xF) | ((q[j-4+k] & 0xc0) >> 2)), uchar((q[j+4+k] >> 4) | ((q[j-0+k] & 0xc0) >> 2))};
  3530. }
  3531. template <typename type4x4>
  3532. void dequantize_q4_K(device const block_q4_K *xb, short il, thread type4x4 & reg) {
  3533. device const uchar * q = xb->qs;
  3534. #if QK_K == 256
  3535. short is = (il/4) * 2;
  3536. q = q + (il/4) * 32 + 16 * (il&1);
  3537. il = il & 3;
  3538. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3539. const float d = il < 2 ? xb->d : xb->d / 16.h;
  3540. const float min = xb->dmin;
  3541. const float dl = d * sc[0];
  3542. const float ml = min * sc[1];
  3543. #else
  3544. q = q + 16 * (il&1);
  3545. device const uint8_t * s = xb->scales;
  3546. device const half2 * dh = (device const half2 *)xb->d;
  3547. const float2 d = (float2)dh[0];
  3548. const float dl = il<2 ? d[0] * (s[0]&0xF) : d[0] * (s[1]&0xF)/16.h;
  3549. const float ml = il<2 ? d[1] * (s[0]>>4) : d[1] * (s[1]>>4);
  3550. #endif
  3551. const ushort mask = il<2 ? 0x0F : 0xF0;
  3552. for (int i = 0; i < 16; ++i) {
  3553. reg[i/4][i%4] = dl * (q[i] & mask) - ml;
  3554. }
  3555. }
  3556. template <typename type4x4>
  3557. void dequantize_q5_K(device const block_q5_K *xb, short il, thread type4x4 & reg) {
  3558. device const uint8_t * q = xb->qs;
  3559. device const uint8_t * qh = xb->qh;
  3560. #if QK_K == 256
  3561. short is = (il/4) * 2;
  3562. q = q + 32 * (il/4) + 16 * (il&1);
  3563. qh = qh + 16 * (il&1);
  3564. uint8_t ul = 1 << (il/2);
  3565. il = il & 3;
  3566. const uchar2 sc = get_scale_min_k4_just2(is, il/2, xb->scales);
  3567. const float d = il < 2 ? xb->d : xb->d / 16.f;
  3568. const float min = xb->dmin;
  3569. const float dl = d * sc[0];
  3570. const float ml = min * sc[1];
  3571. const ushort mask = il<2 ? 0x0F : 0xF0;
  3572. const float qh_val = il<2 ? 16.f : 256.f;
  3573. for (int i = 0; i < 16; ++i) {
  3574. reg[i/4][i%4] = dl * ((q[i] & mask) + (qh[i] & ul ? qh_val : 0)) - ml;
  3575. }
  3576. #else
  3577. q = q + 16 * (il&1);
  3578. device const int8_t * s = xb->scales;
  3579. const float dl = xb->d * s[il];
  3580. uint8_t m = 1<<(il*2);
  3581. const float coef = il<2 ? 1.f : 1.f/16.f;
  3582. const ushort mask = il<2 ? 0x0F : 0xF0;
  3583. for (int i = 0; i < 16; ++i) {
  3584. reg[i/4][i%4] = coef * dl * ((q[i] & mask) - (qh[i%8] & (m*(1+i/8)) ? 0.f : 16.f/coef));
  3585. }
  3586. #endif
  3587. }
  3588. template <typename type4x4>
  3589. void dequantize_q6_K(device const block_q6_K *xb, short il, thread type4x4 & reg) {
  3590. const half d_all = xb->d;
  3591. device const uint8_t * ql = (device const uint8_t *)xb->ql;
  3592. device const uint8_t * qh = (device const uint8_t *)xb->qh;
  3593. device const int8_t * scales = (device const int8_t *)xb->scales;
  3594. #if QK_K == 256
  3595. ql = ql + 64*(il/8) + 32*((il/2)&1) + 16*(il&1);
  3596. qh = qh + 32*(il/8) + 16*(il&1);
  3597. float sc = scales[(il%2) + 2 * ((il/2))];
  3598. il = (il/2) & 3;
  3599. #else
  3600. ql = ql + 16 * (il&1);
  3601. float sc = scales[il];
  3602. #endif
  3603. const uint16_t kmask1 = il>1 ? (il>2 ? 192 : 48) : (il>0 ? 12 : 3);
  3604. const uint16_t kmask2 = il>1 ? 0xF0 : 0x0F;
  3605. const float coef = il>1 ? 1.f/16.f : 1.f;
  3606. const float ml = d_all * sc * 32.f;
  3607. const float dl = d_all * sc * coef;
  3608. for (int i = 0; i < 16; ++i) {
  3609. const half q = il&1 ? ((ql[i] & kmask2) | ((qh[i] & kmask1) << 2))
  3610. : ((ql[i] & kmask2) | ((qh[i] & kmask1) << 4));
  3611. reg[i/4][i%4] = dl * q - ml;
  3612. }
  3613. }
  3614. template <typename type4x4>
  3615. void dequantize_iq2_xxs(device const block_iq2_xxs * xb, short il, thread type4x4 & reg) {
  3616. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  3617. const float d = xb->d;
  3618. const int ib32 = il/2;
  3619. il = il%2;
  3620. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  3621. // each block of 32 needs 2 uint32_t's for the quants & scale, so 4 uint16_t's.
  3622. device const uint16_t * q2 = xb->qs + 4*ib32;
  3623. const uint32_t aux32_g = q2[0] | (q2[1] << 16);
  3624. const uint32_t aux32_s = q2[2] | (q2[3] << 16);
  3625. thread const uint8_t * aux8 = (thread const uint8_t *)&aux32_g;
  3626. const float dl = d * (0.5f + (aux32_s >> 28)) * 0.25f;
  3627. constant uint8_t * grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+0]);
  3628. uint8_t signs = ksigns_iq2xs[(aux32_s >> 14*il) & 127];
  3629. for (int i = 0; i < 8; ++i) {
  3630. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3631. }
  3632. grid = (constant uint8_t *)(iq2xxs_grid + aux8[2*il+1]);
  3633. signs = ksigns_iq2xs[(aux32_s >> (14*il+7)) & 127];
  3634. for (int i = 0; i < 8; ++i) {
  3635. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3636. }
  3637. }
  3638. template <typename type4x4>
  3639. void dequantize_iq2_xs(device const block_iq2_xs * xb, short il, thread type4x4 & reg) {
  3640. // il is 0...15 for QK_K = 256 => index of block of 32 is il/2
  3641. const float d = xb->d;
  3642. const int ib32 = il/2;
  3643. il = il%2;
  3644. // il = 0 or 1. il = 0 processes the first 16 quants in a block of 32, il = 1 the second 16
  3645. device const uint16_t * q2 = xb->qs + 4*ib32;
  3646. const float dl = d * (0.5f + ((xb->scales[ib32] >> 4*il) & 0xf)) * 0.25f;
  3647. constant uint8_t * grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+0] & 511));
  3648. uint8_t signs = ksigns_iq2xs[q2[2*il+0] >> 9];
  3649. for (int i = 0; i < 8; ++i) {
  3650. reg[i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3651. }
  3652. grid = (constant uint8_t *)(iq2xs_grid + (q2[2*il+1] & 511));
  3653. signs = ksigns_iq2xs[q2[2*il+1] >> 9];
  3654. for (int i = 0; i < 8; ++i) {
  3655. reg[2+i/4][i%4] = dl * grid[i] * (signs & kmask_iq2xs[i] ? -1.f : 1.f);
  3656. }
  3657. }
  3658. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread float4x4 &)>
  3659. kernel void kernel_get_rows(
  3660. device const void * src0,
  3661. device const char * src1,
  3662. device float * dst,
  3663. constant int64_t & ne00,
  3664. constant uint64_t & nb01,
  3665. constant uint64_t & nb02,
  3666. constant int64_t & ne10,
  3667. constant uint64_t & nb10,
  3668. constant uint64_t & nb11,
  3669. constant uint64_t & nb1,
  3670. constant uint64_t & nb2,
  3671. uint3 tgpig[[threadgroup_position_in_grid]],
  3672. uint tiitg[[thread_index_in_threadgroup]],
  3673. uint3 tptg [[threads_per_threadgroup]]) {
  3674. //const int64_t i = tgpig;
  3675. //const int64_t r = ((device int32_t *) src1)[i];
  3676. const int64_t i10 = tgpig.x;
  3677. const int64_t i11 = tgpig.y;
  3678. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3679. const int64_t i02 = i11;
  3680. for (int64_t ind = tiitg; ind < ne00/16; ind += tptg.x) {
  3681. float4x4 temp;
  3682. dequantize_func(
  3683. ((device const block_q *) ((device char *) src0 + r*nb01 + i02*nb02)) + ind/nl, ind%nl, temp);
  3684. *(((device float4x4 *) ((device char *) dst + i11*nb2 + i10*nb1)) + ind) = temp;
  3685. }
  3686. }
  3687. kernel void kernel_get_rows_f32(
  3688. device const void * src0,
  3689. device const char * src1,
  3690. device float * dst,
  3691. constant int64_t & ne00,
  3692. constant uint64_t & nb01,
  3693. constant uint64_t & nb02,
  3694. constant int64_t & ne10,
  3695. constant uint64_t & nb10,
  3696. constant uint64_t & nb11,
  3697. constant uint64_t & nb1,
  3698. constant uint64_t & nb2,
  3699. uint3 tgpig[[threadgroup_position_in_grid]],
  3700. uint tiitg[[thread_index_in_threadgroup]],
  3701. uint3 tptg [[threads_per_threadgroup]]) {
  3702. const int64_t i10 = tgpig.x;
  3703. const int64_t i11 = tgpig.y;
  3704. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3705. const int64_t i02 = i11;
  3706. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  3707. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  3708. ((device float *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  3709. }
  3710. }
  3711. kernel void kernel_get_rows_f16(
  3712. device const void * src0,
  3713. device const char * src1,
  3714. device float * dst,
  3715. constant int64_t & ne00,
  3716. constant uint64_t & nb01,
  3717. constant uint64_t & nb02,
  3718. constant int64_t & ne10,
  3719. constant uint64_t & nb10,
  3720. constant uint64_t & nb11,
  3721. constant uint64_t & nb1,
  3722. constant uint64_t & nb2,
  3723. uint3 tgpig[[threadgroup_position_in_grid]],
  3724. uint tiitg[[thread_index_in_threadgroup]],
  3725. uint3 tptg [[threads_per_threadgroup]]) {
  3726. const int64_t i10 = tgpig.x;
  3727. const int64_t i11 = tgpig.y;
  3728. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3729. const int64_t i02 = i11;
  3730. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  3731. ((device float *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  3732. ((device half *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  3733. }
  3734. }
  3735. kernel void kernel_get_rows_i32(
  3736. device const void * src0,
  3737. device const char * src1,
  3738. device int32_t * dst,
  3739. constant int64_t & ne00,
  3740. constant uint64_t & nb01,
  3741. constant uint64_t & nb02,
  3742. constant int64_t & ne10,
  3743. constant uint64_t & nb10,
  3744. constant uint64_t & nb11,
  3745. constant uint64_t & nb1,
  3746. constant uint64_t & nb2,
  3747. uint3 tgpig[[threadgroup_position_in_grid]],
  3748. uint tiitg[[thread_index_in_threadgroup]],
  3749. uint3 tptg [[threads_per_threadgroup]]) {
  3750. const int64_t i10 = tgpig.x;
  3751. const int64_t i11 = tgpig.y;
  3752. const int64_t r = ((device int32_t *) ((device char *) src1 + i11*nb11 + i10*nb10))[0];
  3753. const int64_t i02 = i11;
  3754. for (int ind = tiitg; ind < ne00; ind += tptg.x) {
  3755. ((device int32_t *) ((device char *) dst + i11*nb2 + i10*nb1))[ind] =
  3756. ((device int32_t *) ((device char *) src0 + r*nb01 + i02*nb02))[ind];
  3757. }
  3758. }
  3759. #define BLOCK_SIZE_M 64 // 8 simdgroup matrices from matrix A
  3760. #define BLOCK_SIZE_N 32 // 4 simdgroup matrices from matrix B
  3761. #define BLOCK_SIZE_K 32
  3762. #define THREAD_MAT_M 4 // each thread take 4 simdgroup matrices from matrix A
  3763. #define THREAD_MAT_N 2 // each thread take 2 simdgroup matrices from matrix B
  3764. #define THREAD_PER_BLOCK 128
  3765. #define THREAD_PER_ROW 2 // 2 thread for each row in matrix A to load numbers
  3766. #define THREAD_PER_COL 4 // 4 thread for each row in matrix B to load numbers
  3767. #define SG_MAT_SIZE 64 // simdgroup matrix is of shape 8x8
  3768. #define SG_MAT_ROW 8
  3769. // each block_q contains 16*nl weights
  3770. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  3771. void kernel_mul_mm_impl(device const uchar * src0,
  3772. device const uchar * src1,
  3773. device float * dst,
  3774. constant int64_t & ne00,
  3775. constant int64_t & ne02,
  3776. constant uint64_t & nb01,
  3777. constant uint64_t & nb02,
  3778. constant int64_t & ne12,
  3779. constant uint64_t & nb10,
  3780. constant uint64_t & nb11,
  3781. constant uint64_t & nb12,
  3782. constant int64_t & ne0,
  3783. constant int64_t & ne1,
  3784. constant uint & r2,
  3785. constant uint & r3,
  3786. threadgroup uchar * shared_memory [[threadgroup(0)]],
  3787. uint3 tgpig[[threadgroup_position_in_grid]],
  3788. uint tiitg[[thread_index_in_threadgroup]],
  3789. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3790. threadgroup half * sa = (threadgroup half *)(shared_memory);
  3791. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  3792. const uint r0 = tgpig.y;
  3793. const uint r1 = tgpig.x;
  3794. const uint im = tgpig.z;
  3795. // if this block is of 64x32 shape or smaller
  3796. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  3797. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  3798. // a thread shouldn't load data outside of the matrix
  3799. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  3800. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  3801. simdgroup_half8x8 ma[4];
  3802. simdgroup_float8x8 mb[2];
  3803. simdgroup_float8x8 c_res[8];
  3804. for (int i = 0; i < 8; i++){
  3805. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  3806. }
  3807. short il = (tiitg % THREAD_PER_ROW);
  3808. const uint i12 = im%ne12;
  3809. const uint i13 = im/ne12;
  3810. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  3811. ushort offset1 = il/nl;
  3812. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  3813. device const float * y = (device const float *)(src1
  3814. + nb12 * im
  3815. + nb11 * (r1 * BLOCK_SIZE_N + thread_col)
  3816. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  3817. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  3818. // load data and store to threadgroup memory
  3819. half4x4 temp_a;
  3820. dequantize_func(x, il, temp_a);
  3821. threadgroup_barrier(mem_flags::mem_threadgroup);
  3822. #pragma unroll(16)
  3823. for (int i = 0; i < 16; i++) {
  3824. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  3825. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  3826. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  3827. }
  3828. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  3829. il = (il + 2 < nl) ? il + 2 : il % 2;
  3830. x = (il < 2) ? x + (2+nl-1)/nl : x;
  3831. y += BLOCK_SIZE_K;
  3832. threadgroup_barrier(mem_flags::mem_threadgroup);
  3833. // load matrices from threadgroup memory and conduct outer products
  3834. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  3835. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  3836. #pragma unroll(4)
  3837. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  3838. #pragma unroll(4)
  3839. for (int i = 0; i < 4; i++) {
  3840. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  3841. }
  3842. simdgroup_barrier(mem_flags::mem_none);
  3843. #pragma unroll(2)
  3844. for (int i = 0; i < 2; i++) {
  3845. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  3846. }
  3847. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  3848. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  3849. #pragma unroll(8)
  3850. for (int i = 0; i < 8; i++){
  3851. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  3852. }
  3853. }
  3854. }
  3855. if ((r0 + 1) * BLOCK_SIZE_M <= ne0 && (r1 + 1) * BLOCK_SIZE_N <= ne1) {
  3856. device float * C = dst + (BLOCK_SIZE_M * r0 + 32 * (sgitg & 1)) \
  3857. + (BLOCK_SIZE_N * r1 + 16 * (sgitg >> 1)) * ne0 + im*ne1*ne0;
  3858. for (int i = 0; i < 8; i++) {
  3859. simdgroup_store(c_res[i], C + 8 * (i%4) + 8 * ne0 * (i/4), ne0);
  3860. }
  3861. } else {
  3862. // block is smaller than 64x32, we should avoid writing data outside of the matrix
  3863. threadgroup_barrier(mem_flags::mem_threadgroup);
  3864. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  3865. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  3866. for (int i = 0; i < 8; i++) {
  3867. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  3868. }
  3869. threadgroup_barrier(mem_flags::mem_threadgroup);
  3870. device float * C = dst + (BLOCK_SIZE_M * r0) + (BLOCK_SIZE_N * r1) * ne0 + im*ne1*ne0;
  3871. if (sgitg == 0) {
  3872. for (int i = 0; i < n_rows; i++) {
  3873. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  3874. *(C + i + j * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  3875. }
  3876. }
  3877. }
  3878. }
  3879. }
  3880. // same as kernel_mul_mm_impl, but src1 and dst are accessed via indices stored in src1ids
  3881. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  3882. void kernel_mul_mm_id_impl(
  3883. device const uchar * src0,
  3884. device const uchar * src1,
  3885. thread short * src1ids,
  3886. device float * dst,
  3887. constant int64_t & ne00,
  3888. constant int64_t & ne02,
  3889. constant uint64_t & nb01,
  3890. constant uint64_t & nb02,
  3891. constant int64_t & ne12,
  3892. constant uint64_t & nb10,
  3893. constant uint64_t & nb11,
  3894. constant uint64_t & nb12,
  3895. constant int64_t & ne0,
  3896. int64_t ne1,
  3897. constant uint & r2,
  3898. constant uint & r3,
  3899. threadgroup uchar * shared_memory,
  3900. uint3 tgpig[[threadgroup_position_in_grid]],
  3901. uint tiitg[[thread_index_in_threadgroup]],
  3902. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  3903. threadgroup half * sa = (threadgroup half *)(shared_memory);
  3904. threadgroup float * sb = (threadgroup float *)(shared_memory + 4096);
  3905. const uint r0 = tgpig.y;
  3906. const uint r1 = tgpig.x;
  3907. const uint im = tgpig.z;
  3908. if (r1 * BLOCK_SIZE_N >= ne1) return;
  3909. // if this block is of 64x32 shape or smaller
  3910. short n_rows = (ne0 - r0 * BLOCK_SIZE_M < BLOCK_SIZE_M) ? (ne0 - r0 * BLOCK_SIZE_M) : BLOCK_SIZE_M;
  3911. short n_cols = (ne1 - r1 * BLOCK_SIZE_N < BLOCK_SIZE_N) ? (ne1 - r1 * BLOCK_SIZE_N) : BLOCK_SIZE_N;
  3912. // a thread shouldn't load data outside of the matrix
  3913. short thread_row = ((short)tiitg/THREAD_PER_ROW) < n_rows ? ((short)tiitg/THREAD_PER_ROW) : n_rows - 1;
  3914. short thread_col = ((short)tiitg/THREAD_PER_COL) < n_cols ? ((short)tiitg/THREAD_PER_COL) : n_cols - 1;
  3915. simdgroup_half8x8 ma[4];
  3916. simdgroup_float8x8 mb[2];
  3917. simdgroup_float8x8 c_res[8];
  3918. for (int i = 0; i < 8; i++){
  3919. c_res[i] = make_filled_simdgroup_matrix<float, 8>(0.f);
  3920. }
  3921. short il = (tiitg % THREAD_PER_ROW);
  3922. const uint i12 = im%ne12;
  3923. const uint i13 = im/ne12;
  3924. uint offset0 = (i12/r2)*nb02 + (i13/r3)*(nb02*ne02);
  3925. ushort offset1 = il/nl;
  3926. device const block_q * x = (device const block_q *)(src0 + (r0 * BLOCK_SIZE_M + thread_row) * nb01 + offset0) + offset1;
  3927. device const float * y = (device const float *)(src1
  3928. + nb12 * im
  3929. + nb11 * src1ids[r1 * BLOCK_SIZE_N + thread_col]
  3930. + nb10 * (BLOCK_SIZE_K / THREAD_PER_COL * (tiitg % THREAD_PER_COL)));
  3931. for (int loop_k = 0; loop_k < ne00; loop_k += BLOCK_SIZE_K) {
  3932. // load data and store to threadgroup memory
  3933. half4x4 temp_a;
  3934. dequantize_func(x, il, temp_a);
  3935. threadgroup_barrier(mem_flags::mem_threadgroup);
  3936. for (int i = 0; i < 16; i++) {
  3937. *(sa + SG_MAT_SIZE * ((tiitg / THREAD_PER_ROW / 8) \
  3938. + (tiitg % THREAD_PER_ROW) * 16 + (i / 8) * 8) \
  3939. + (tiitg / THREAD_PER_ROW) % 8 + (i & 7) * 8) = temp_a[i/4][i%4];
  3940. }
  3941. *(threadgroup float2x4 *)(sb + (tiitg % THREAD_PER_COL) * 8 * 32 + 8 * (tiitg / THREAD_PER_COL)) = *((device float2x4 *)y);
  3942. il = (il + 2 < nl) ? il + 2 : il % 2;
  3943. x = (il < 2) ? x + (2+nl-1)/nl : x;
  3944. y += BLOCK_SIZE_K;
  3945. threadgroup_barrier(mem_flags::mem_threadgroup);
  3946. // load matrices from threadgroup memory and conduct outer products
  3947. threadgroup half * lsma = (sa + THREAD_MAT_M * SG_MAT_SIZE * (sgitg % 2));
  3948. threadgroup float * lsmb = (sb + THREAD_MAT_N * SG_MAT_SIZE * (sgitg / 2));
  3949. for (int ik = 0; ik < BLOCK_SIZE_K / 8; ik++) {
  3950. for (int i = 0; i < 4; i++) {
  3951. simdgroup_load(ma[i],lsma + SG_MAT_SIZE * i);
  3952. }
  3953. simdgroup_barrier(mem_flags::mem_none);
  3954. for (int i = 0; i < 2; i++) {
  3955. simdgroup_load(mb[i],lsmb + SG_MAT_SIZE * i);
  3956. }
  3957. lsma += BLOCK_SIZE_M / SG_MAT_ROW * SG_MAT_SIZE;
  3958. lsmb += BLOCK_SIZE_N / SG_MAT_ROW * SG_MAT_SIZE;
  3959. for (int i = 0; i < 8; i++){
  3960. simdgroup_multiply_accumulate(c_res[i], mb[i/4], ma[i%4], c_res[i]);
  3961. }
  3962. }
  3963. }
  3964. {
  3965. threadgroup_barrier(mem_flags::mem_threadgroup);
  3966. threadgroup float * temp_str = ((threadgroup float *)shared_memory) \
  3967. + 32 * (sgitg&1) + (16 * (sgitg>>1)) * BLOCK_SIZE_M;
  3968. for (int i = 0; i < 8; i++) {
  3969. simdgroup_store(c_res[i], temp_str + 8 * (i%4) + 8 * BLOCK_SIZE_M * (i/4), BLOCK_SIZE_M);
  3970. }
  3971. threadgroup_barrier(mem_flags::mem_threadgroup);
  3972. device float * C = dst + (BLOCK_SIZE_M * r0) + im*ne1*ne0;
  3973. if (sgitg == 0) {
  3974. for (int i = 0; i < n_rows; i++) {
  3975. for (int j = tiitg; j < n_cols; j += BLOCK_SIZE_N) {
  3976. *(C + i + src1ids[j + r1*BLOCK_SIZE_N] * ne0) = *(temp_str + i + j * BLOCK_SIZE_M);
  3977. }
  3978. }
  3979. }
  3980. }
  3981. }
  3982. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  3983. kernel void kernel_mul_mm(device const uchar * src0,
  3984. device const uchar * src1,
  3985. device float * dst,
  3986. constant int64_t & ne00,
  3987. constant int64_t & ne02,
  3988. constant uint64_t & nb01,
  3989. constant uint64_t & nb02,
  3990. constant int64_t & ne12,
  3991. constant uint64_t & nb10,
  3992. constant uint64_t & nb11,
  3993. constant uint64_t & nb12,
  3994. constant int64_t & ne0,
  3995. constant int64_t & ne1,
  3996. constant uint & r2,
  3997. constant uint & r3,
  3998. threadgroup uchar * shared_memory [[threadgroup(0)]],
  3999. uint3 tgpig[[threadgroup_position_in_grid]],
  4000. uint tiitg[[thread_index_in_threadgroup]],
  4001. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4002. kernel_mul_mm_impl<block_q, nl, dequantize_func>(
  4003. src0,
  4004. src1,
  4005. dst,
  4006. ne00,
  4007. ne02,
  4008. nb01,
  4009. nb02,
  4010. ne12,
  4011. nb10,
  4012. nb11,
  4013. nb12,
  4014. ne0,
  4015. ne1,
  4016. r2,
  4017. r3,
  4018. shared_memory,
  4019. tgpig,
  4020. tiitg,
  4021. sgitg);
  4022. }
  4023. template<typename block_q, short nl, void (*dequantize_func)(device const block_q *, short, thread half4x4 &)>
  4024. kernel void kernel_mul_mm_id(
  4025. device const uchar * ids,
  4026. device const uchar * src1,
  4027. device float * dst,
  4028. constant uint64_t & nbi1,
  4029. constant int64_t & ne00,
  4030. constant int64_t & ne02,
  4031. constant uint64_t & nb01,
  4032. constant uint64_t & nb02,
  4033. constant int64_t & ne12,
  4034. constant int64_t & ne13,
  4035. constant uint64_t & nb10,
  4036. constant uint64_t & nb11,
  4037. constant uint64_t & nb12,
  4038. constant int64_t & ne0,
  4039. constant int64_t & ne1,
  4040. constant uint64_t & nb1,
  4041. constant uint & r2,
  4042. constant uint & r3,
  4043. constant int & idx,
  4044. device const uchar * src00,
  4045. device const uchar * src01,
  4046. device const uchar * src02,
  4047. device const uchar * src03,
  4048. device const uchar * src04,
  4049. device const uchar * src05,
  4050. device const uchar * src06,
  4051. device const uchar * src07,
  4052. threadgroup uchar * shared_memory [[threadgroup(0)]],
  4053. uint3 tgpig[[threadgroup_position_in_grid]],
  4054. uint tiitg[[thread_index_in_threadgroup]],
  4055. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4056. device const uchar * src0s[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4057. // expert id
  4058. const int32_t id = tgpig.z/(ne12*ne13);
  4059. tgpig.z = tgpig.z%(ne12*ne13);
  4060. // row indices of src1 for expert id
  4061. int64_t _ne1 = 0;
  4062. short src1ids[512];
  4063. for (int64_t i1 = 0; i1 < ne1; i1++) {
  4064. if (((device int32_t *) (ids + i1*nbi1))[idx] == id) {
  4065. src1ids[_ne1++] = i1;
  4066. }
  4067. }
  4068. kernel_mul_mm_id_impl<block_q, nl, dequantize_func>(
  4069. src0s[id],
  4070. src1,
  4071. src1ids,
  4072. dst,
  4073. ne00,
  4074. ne02,
  4075. nb01,
  4076. nb02,
  4077. ne12,
  4078. nb10,
  4079. nb11,
  4080. nb12,
  4081. ne0,
  4082. _ne1,
  4083. r2,
  4084. r3,
  4085. shared_memory,
  4086. tgpig,
  4087. tiitg,
  4088. sgitg);
  4089. }
  4090. #if QK_K == 256
  4091. #define QK_NL 16
  4092. #else
  4093. #define QK_NL 4
  4094. #endif
  4095. //
  4096. // get rows
  4097. //
  4098. typedef void (get_rows_t)(
  4099. device const void * src0,
  4100. device const char * src1,
  4101. device float * dst,
  4102. constant int64_t & ne00,
  4103. constant uint64_t & nb01,
  4104. constant uint64_t & nb02,
  4105. constant int64_t & ne10,
  4106. constant uint64_t & nb10,
  4107. constant uint64_t & nb11,
  4108. constant uint64_t & nb1,
  4109. constant uint64_t & nb2,
  4110. uint3, uint, uint3);
  4111. //template [[host_name("kernel_get_rows_f32")]] kernel get_rows_t kernel_get_rows<float4x4, 1, dequantize_f32>;
  4112. //template [[host_name("kernel_get_rows_f16")]] kernel get_rows_t kernel_get_rows<half4x4, 1, dequantize_f16>;
  4113. template [[host_name("kernel_get_rows_q4_0")]] kernel get_rows_t kernel_get_rows<block_q4_0, 2, dequantize_q4_0>;
  4114. template [[host_name("kernel_get_rows_q4_1")]] kernel get_rows_t kernel_get_rows<block_q4_1, 2, dequantize_q4_1>;
  4115. template [[host_name("kernel_get_rows_q5_0")]] kernel get_rows_t kernel_get_rows<block_q5_0, 2, dequantize_q5_0>;
  4116. template [[host_name("kernel_get_rows_q5_1")]] kernel get_rows_t kernel_get_rows<block_q5_1, 2, dequantize_q5_1>;
  4117. template [[host_name("kernel_get_rows_q8_0")]] kernel get_rows_t kernel_get_rows<block_q8_0, 2, dequantize_q8_0>;
  4118. template [[host_name("kernel_get_rows_q2_K")]] kernel get_rows_t kernel_get_rows<block_q2_K, QK_NL, dequantize_q2_K>;
  4119. template [[host_name("kernel_get_rows_q3_K")]] kernel get_rows_t kernel_get_rows<block_q3_K, QK_NL, dequantize_q3_K>;
  4120. template [[host_name("kernel_get_rows_q4_K")]] kernel get_rows_t kernel_get_rows<block_q4_K, QK_NL, dequantize_q4_K>;
  4121. template [[host_name("kernel_get_rows_q5_K")]] kernel get_rows_t kernel_get_rows<block_q5_K, QK_NL, dequantize_q5_K>;
  4122. template [[host_name("kernel_get_rows_q6_K")]] kernel get_rows_t kernel_get_rows<block_q6_K, QK_NL, dequantize_q6_K>;
  4123. template [[host_name("kernel_get_rows_iq2_xxs")]] kernel get_rows_t kernel_get_rows<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4124. template [[host_name("kernel_get_rows_iq2_xs")]] kernel get_rows_t kernel_get_rows<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4125. //
  4126. // matrix-matrix multiplication
  4127. //
  4128. typedef void (mat_mm_t)(
  4129. device const uchar * src0,
  4130. device const uchar * src1,
  4131. device float * dst,
  4132. constant int64_t & ne00,
  4133. constant int64_t & ne02,
  4134. constant uint64_t & nb01,
  4135. constant uint64_t & nb02,
  4136. constant int64_t & ne12,
  4137. constant uint64_t & nb10,
  4138. constant uint64_t & nb11,
  4139. constant uint64_t & nb12,
  4140. constant int64_t & ne0,
  4141. constant int64_t & ne1,
  4142. constant uint & r2,
  4143. constant uint & r3,
  4144. threadgroup uchar *,
  4145. uint3, uint, uint);
  4146. template [[host_name("kernel_mul_mm_f32_f32")]] kernel mat_mm_t kernel_mul_mm<float4x4, 1, dequantize_f32>;
  4147. template [[host_name("kernel_mul_mm_f16_f32")]] kernel mat_mm_t kernel_mul_mm<half4x4, 1, dequantize_f16>;
  4148. template [[host_name("kernel_mul_mm_q4_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_0, 2, dequantize_q4_0>;
  4149. template [[host_name("kernel_mul_mm_q4_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_1, 2, dequantize_q4_1>;
  4150. template [[host_name("kernel_mul_mm_q5_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_0, 2, dequantize_q5_0>;
  4151. template [[host_name("kernel_mul_mm_q5_1_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_1, 2, dequantize_q5_1>;
  4152. template [[host_name("kernel_mul_mm_q8_0_f32")]] kernel mat_mm_t kernel_mul_mm<block_q8_0, 2, dequantize_q8_0>;
  4153. template [[host_name("kernel_mul_mm_q2_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q2_K, QK_NL, dequantize_q2_K>;
  4154. template [[host_name("kernel_mul_mm_q3_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q3_K, QK_NL, dequantize_q3_K>;
  4155. template [[host_name("kernel_mul_mm_q4_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q4_K, QK_NL, dequantize_q4_K>;
  4156. template [[host_name("kernel_mul_mm_q5_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q5_K, QK_NL, dequantize_q5_K>;
  4157. template [[host_name("kernel_mul_mm_q6_K_f32")]] kernel mat_mm_t kernel_mul_mm<block_q6_K, QK_NL, dequantize_q6_K>;
  4158. template [[host_name("kernel_mul_mm_iq2_xxs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4159. template [[host_name("kernel_mul_mm_iq2_xs_f32")]] kernel mat_mm_t kernel_mul_mm<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4160. //
  4161. // indirect matrix-matrix multiplication
  4162. //
  4163. typedef void (mat_mm_id_t)(
  4164. device const uchar * ids,
  4165. device const uchar * src1,
  4166. device float * dst,
  4167. constant uint64_t & nbi1,
  4168. constant int64_t & ne00,
  4169. constant int64_t & ne02,
  4170. constant uint64_t & nb01,
  4171. constant uint64_t & nb02,
  4172. constant int64_t & ne12,
  4173. constant int64_t & ne13,
  4174. constant uint64_t & nb10,
  4175. constant uint64_t & nb11,
  4176. constant uint64_t & nb12,
  4177. constant int64_t & ne0,
  4178. constant int64_t & ne1,
  4179. constant uint64_t & nb1,
  4180. constant uint & r2,
  4181. constant uint & r3,
  4182. constant int & idx,
  4183. device const uchar * src00,
  4184. device const uchar * src01,
  4185. device const uchar * src02,
  4186. device const uchar * src03,
  4187. device const uchar * src04,
  4188. device const uchar * src05,
  4189. device const uchar * src06,
  4190. device const uchar * src07,
  4191. threadgroup uchar *,
  4192. uint3, uint, uint);
  4193. template [[host_name("kernel_mul_mm_id_f32_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<float4x4, 1, dequantize_f32>;
  4194. template [[host_name("kernel_mul_mm_id_f16_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<half4x4, 1, dequantize_f16>;
  4195. template [[host_name("kernel_mul_mm_id_q4_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_0, 2, dequantize_q4_0>;
  4196. template [[host_name("kernel_mul_mm_id_q4_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_1, 2, dequantize_q4_1>;
  4197. template [[host_name("kernel_mul_mm_id_q5_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_0, 2, dequantize_q5_0>;
  4198. template [[host_name("kernel_mul_mm_id_q5_1_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_1, 2, dequantize_q5_1>;
  4199. template [[host_name("kernel_mul_mm_id_q8_0_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q8_0, 2, dequantize_q8_0>;
  4200. template [[host_name("kernel_mul_mm_id_q2_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q2_K, QK_NL, dequantize_q2_K>;
  4201. template [[host_name("kernel_mul_mm_id_q3_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q3_K, QK_NL, dequantize_q3_K>;
  4202. template [[host_name("kernel_mul_mm_id_q4_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q4_K, QK_NL, dequantize_q4_K>;
  4203. template [[host_name("kernel_mul_mm_id_q5_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q5_K, QK_NL, dequantize_q5_K>;
  4204. template [[host_name("kernel_mul_mm_id_q6_K_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_q6_K, QK_NL, dequantize_q6_K>;
  4205. template [[host_name("kernel_mul_mm_id_iq2_xxs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xxs, QK_NL, dequantize_iq2_xxs>;
  4206. template [[host_name("kernel_mul_mm_id_iq2_xs_f32")]] kernel mat_mm_id_t kernel_mul_mm_id<block_iq2_xs, QK_NL, dequantize_iq2_xs>;
  4207. //
  4208. // matrix-vector multiplication
  4209. //
  4210. [[host_name("kernel_mul_mv_id_f32_f32")]]
  4211. kernel void kernel_mul_mv_id_f32_f32(
  4212. device const char * ids,
  4213. device const char * src1,
  4214. device float * dst,
  4215. constant uint64_t & nbi1,
  4216. constant int64_t & ne00,
  4217. constant int64_t & ne01,
  4218. constant int64_t & ne02,
  4219. constant uint64_t & nb00,
  4220. constant uint64_t & nb01,
  4221. constant uint64_t & nb02,
  4222. constant int64_t & ne10,
  4223. constant int64_t & ne11,
  4224. constant int64_t & ne12,
  4225. constant int64_t & ne13,
  4226. constant uint64_t & nb10,
  4227. constant uint64_t & nb11,
  4228. constant uint64_t & nb12,
  4229. constant int64_t & ne0,
  4230. constant int64_t & ne1,
  4231. constant uint64_t & nb1,
  4232. constant uint & r2,
  4233. constant uint & r3,
  4234. constant int & idx,
  4235. device const char * src00,
  4236. device const char * src01,
  4237. device const char * src02,
  4238. device const char * src03,
  4239. device const char * src04,
  4240. device const char * src05,
  4241. device const char * src06,
  4242. device const char * src07,
  4243. uint3 tgpig[[threadgroup_position_in_grid]],
  4244. uint tiitg[[thread_index_in_threadgroup]],
  4245. uint tiisg[[thread_index_in_simdgroup]],
  4246. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4247. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4248. const int64_t bid = tgpig.z/(ne12*ne13);
  4249. tgpig.z = tgpig.z%(ne12*ne13);
  4250. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4251. kernel_mul_mv_f32_f32_impl(
  4252. src0[id],
  4253. src1 + bid*nb11,
  4254. dst + bid*ne0,
  4255. ne00,
  4256. ne01,
  4257. ne02,
  4258. nb00,
  4259. nb01,
  4260. nb02,
  4261. ne10,
  4262. ne11,
  4263. ne12,
  4264. nb10,
  4265. nb11,
  4266. nb12,
  4267. ne0,
  4268. ne1,
  4269. r2,
  4270. r3,
  4271. tgpig,
  4272. tiisg);
  4273. }
  4274. [[host_name("kernel_mul_mv_id_f16_f32")]]
  4275. kernel void kernel_mul_mv_id_f16_f32(
  4276. device const char * ids,
  4277. device const char * src1,
  4278. device float * dst,
  4279. constant uint64_t & nbi1,
  4280. constant int64_t & ne00,
  4281. constant int64_t & ne01,
  4282. constant int64_t & ne02,
  4283. constant uint64_t & nb00,
  4284. constant uint64_t & nb01,
  4285. constant uint64_t & nb02,
  4286. constant int64_t & ne10,
  4287. constant int64_t & ne11,
  4288. constant int64_t & ne12,
  4289. constant int64_t & ne13,
  4290. constant uint64_t & nb10,
  4291. constant uint64_t & nb11,
  4292. constant uint64_t & nb12,
  4293. constant int64_t & ne0,
  4294. constant int64_t & ne1,
  4295. constant uint64_t & nb1,
  4296. constant uint & r2,
  4297. constant uint & r3,
  4298. constant int & idx,
  4299. device const char * src00,
  4300. device const char * src01,
  4301. device const char * src02,
  4302. device const char * src03,
  4303. device const char * src04,
  4304. device const char * src05,
  4305. device const char * src06,
  4306. device const char * src07,
  4307. uint3 tgpig[[threadgroup_position_in_grid]],
  4308. uint tiitg[[thread_index_in_threadgroup]],
  4309. uint tiisg[[thread_index_in_simdgroup]],
  4310. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4311. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4312. const int64_t bid = tgpig.z/(ne12*ne13);
  4313. tgpig.z = tgpig.z%(ne12*ne13);
  4314. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4315. kernel_mul_mv_f16_f32_impl(
  4316. src0[id],
  4317. src1 + bid*nb11,
  4318. dst + bid*ne0,
  4319. ne00,
  4320. ne01,
  4321. ne02,
  4322. nb00,
  4323. nb01,
  4324. nb02,
  4325. ne10,
  4326. ne11,
  4327. ne12,
  4328. nb10,
  4329. nb11,
  4330. nb12,
  4331. ne0,
  4332. ne1,
  4333. r2,
  4334. r3,
  4335. tgpig,
  4336. tiisg);
  4337. }
  4338. [[host_name("kernel_mul_mv_id_q8_0_f32")]]
  4339. kernel void kernel_mul_mv_id_q8_0_f32(
  4340. device const char * ids,
  4341. device const char * src1,
  4342. device float * dst,
  4343. constant uint64_t & nbi1,
  4344. constant int64_t & ne00,
  4345. constant int64_t & ne01,
  4346. constant int64_t & ne02,
  4347. constant uint64_t & nb00,
  4348. constant uint64_t & nb01,
  4349. constant uint64_t & nb02,
  4350. constant int64_t & ne10,
  4351. constant int64_t & ne11,
  4352. constant int64_t & ne12,
  4353. constant int64_t & ne13,
  4354. constant uint64_t & nb10,
  4355. constant uint64_t & nb11,
  4356. constant uint64_t & nb12,
  4357. constant int64_t & ne0,
  4358. constant int64_t & ne1,
  4359. constant uint64_t & nb1,
  4360. constant uint & r2,
  4361. constant uint & r3,
  4362. constant int & idx,
  4363. device const char * src00,
  4364. device const char * src01,
  4365. device const char * src02,
  4366. device const char * src03,
  4367. device const char * src04,
  4368. device const char * src05,
  4369. device const char * src06,
  4370. device const char * src07,
  4371. uint3 tgpig[[threadgroup_position_in_grid]],
  4372. uint tiitg[[thread_index_in_threadgroup]],
  4373. uint tiisg[[thread_index_in_simdgroup]],
  4374. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4375. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4376. const int64_t bid = tgpig.z/(ne12*ne13);
  4377. tgpig.z = tgpig.z%(ne12*ne13);
  4378. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4379. kernel_mul_mv_q8_0_f32_impl(
  4380. src0[id],
  4381. (device const float *) (src1 + bid*nb11),
  4382. dst + bid*ne0,
  4383. ne00,
  4384. ne01,
  4385. ne02,
  4386. ne10,
  4387. ne12,
  4388. ne0,
  4389. ne1,
  4390. r2,
  4391. r3,
  4392. tgpig,
  4393. tiisg,
  4394. sgitg);
  4395. }
  4396. [[host_name("kernel_mul_mv_id_q4_0_f32")]]
  4397. kernel void kernel_mul_mv_id_q4_0_f32(
  4398. device const char * ids,
  4399. device const char * src1,
  4400. device float * dst,
  4401. constant uint64_t & nbi1,
  4402. constant int64_t & ne00,
  4403. constant int64_t & ne01,
  4404. constant int64_t & ne02,
  4405. constant uint64_t & nb00,
  4406. constant uint64_t & nb01,
  4407. constant uint64_t & nb02,
  4408. constant int64_t & ne10,
  4409. constant int64_t & ne11,
  4410. constant int64_t & ne12,
  4411. constant int64_t & ne13,
  4412. constant uint64_t & nb10,
  4413. constant uint64_t & nb11,
  4414. constant uint64_t & nb12,
  4415. constant int64_t & ne0,
  4416. constant int64_t & ne1,
  4417. constant uint64_t & nb1,
  4418. constant uint & r2,
  4419. constant uint & r3,
  4420. constant int & idx,
  4421. device const char * src00,
  4422. device const char * src01,
  4423. device const char * src02,
  4424. device const char * src03,
  4425. device const char * src04,
  4426. device const char * src05,
  4427. device const char * src06,
  4428. device const char * src07,
  4429. uint3 tgpig[[threadgroup_position_in_grid]],
  4430. uint tiitg[[thread_index_in_threadgroup]],
  4431. uint tiisg[[thread_index_in_simdgroup]],
  4432. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4433. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4434. const int64_t bid = tgpig.z/(ne12*ne13);
  4435. tgpig.z = tgpig.z%(ne12*ne13);
  4436. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4437. mul_vec_q_n_f32_impl<block_q4_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4438. src0[id],
  4439. (device const float *) (src1 + bid*nb11),
  4440. dst + bid*ne0,
  4441. ne00,
  4442. ne01,
  4443. ne02,
  4444. ne10,
  4445. ne12,
  4446. ne0,
  4447. ne1,
  4448. r2,
  4449. r3,
  4450. tgpig,
  4451. tiisg,
  4452. sgitg);
  4453. }
  4454. [[host_name("kernel_mul_mv_id_q4_1_f32")]]
  4455. kernel void kernel_mul_mv_id_q4_1_f32(
  4456. device const char * ids,
  4457. device const char * src1,
  4458. device float * dst,
  4459. constant uint64_t & nbi1,
  4460. constant int64_t & ne00,
  4461. constant int64_t & ne01,
  4462. constant int64_t & ne02,
  4463. constant uint64_t & nb00,
  4464. constant uint64_t & nb01,
  4465. constant uint64_t & nb02,
  4466. constant int64_t & ne10,
  4467. constant int64_t & ne11,
  4468. constant int64_t & ne12,
  4469. constant int64_t & ne13,
  4470. constant uint64_t & nb10,
  4471. constant uint64_t & nb11,
  4472. constant uint64_t & nb12,
  4473. constant int64_t & ne0,
  4474. constant int64_t & ne1,
  4475. constant uint64_t & nb1,
  4476. constant uint & r2,
  4477. constant uint & r3,
  4478. constant int & idx,
  4479. device const char * src00,
  4480. device const char * src01,
  4481. device const char * src02,
  4482. device const char * src03,
  4483. device const char * src04,
  4484. device const char * src05,
  4485. device const char * src06,
  4486. device const char * src07,
  4487. uint3 tgpig[[threadgroup_position_in_grid]],
  4488. uint tiitg[[thread_index_in_threadgroup]],
  4489. uint tiisg[[thread_index_in_simdgroup]],
  4490. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4491. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4492. const int64_t bid = tgpig.z/(ne12*ne13);
  4493. tgpig.z = tgpig.z%(ne12*ne13);
  4494. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4495. mul_vec_q_n_f32_impl<block_q4_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4496. src0[id],
  4497. (device const float *) (src1 + bid*nb11),
  4498. dst + bid*ne0,
  4499. ne00,
  4500. ne01,
  4501. ne02,
  4502. ne10,
  4503. ne12,
  4504. ne0,
  4505. ne1,
  4506. r2,
  4507. r3,
  4508. tgpig,
  4509. tiisg,
  4510. sgitg);
  4511. }
  4512. [[host_name("kernel_mul_mv_id_q5_0_f32")]]
  4513. kernel void kernel_mul_mv_id_q5_0_f32(
  4514. device const char * ids,
  4515. device const char * src1,
  4516. device float * dst,
  4517. constant uint64_t & nbi1,
  4518. constant int64_t & ne00,
  4519. constant int64_t & ne01,
  4520. constant int64_t & ne02,
  4521. constant uint64_t & nb00,
  4522. constant uint64_t & nb01,
  4523. constant uint64_t & nb02,
  4524. constant int64_t & ne10,
  4525. constant int64_t & ne11,
  4526. constant int64_t & ne12,
  4527. constant int64_t & ne13,
  4528. constant uint64_t & nb10,
  4529. constant uint64_t & nb11,
  4530. constant uint64_t & nb12,
  4531. constant int64_t & ne0,
  4532. constant int64_t & ne1,
  4533. constant uint64_t & nb1,
  4534. constant uint & r2,
  4535. constant uint & r3,
  4536. constant int & idx,
  4537. device const char * src00,
  4538. device const char * src01,
  4539. device const char * src02,
  4540. device const char * src03,
  4541. device const char * src04,
  4542. device const char * src05,
  4543. device const char * src06,
  4544. device const char * src07,
  4545. uint3 tgpig[[threadgroup_position_in_grid]],
  4546. uint tiitg[[thread_index_in_threadgroup]],
  4547. uint tiisg[[thread_index_in_simdgroup]],
  4548. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4549. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4550. const int64_t bid = tgpig.z/(ne12*ne13);
  4551. tgpig.z = tgpig.z%(ne12*ne13);
  4552. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4553. mul_vec_q_n_f32_impl<block_q5_0, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4554. src0[id],
  4555. (device const float *) (src1 + bid*nb11),
  4556. dst + bid*ne0,
  4557. ne00,
  4558. ne01,
  4559. ne02,
  4560. ne10,
  4561. ne12,
  4562. ne0,
  4563. ne1,
  4564. r2,
  4565. r3,
  4566. tgpig,
  4567. tiisg,
  4568. sgitg);
  4569. }
  4570. [[host_name("kernel_mul_mv_id_q5_1_f32")]]
  4571. kernel void kernel_mul_mv_id_q5_1_f32(
  4572. device const char * ids,
  4573. device const char * src1,
  4574. device float * dst,
  4575. constant uint64_t & nbi1,
  4576. constant int64_t & ne00,
  4577. constant int64_t & ne01,
  4578. constant int64_t & ne02,
  4579. constant uint64_t & nb00,
  4580. constant uint64_t & nb01,
  4581. constant uint64_t & nb02,
  4582. constant int64_t & ne10,
  4583. constant int64_t & ne11,
  4584. constant int64_t & ne12,
  4585. constant int64_t & ne13,
  4586. constant uint64_t & nb10,
  4587. constant uint64_t & nb11,
  4588. constant uint64_t & nb12,
  4589. constant int64_t & ne0,
  4590. constant int64_t & ne1,
  4591. constant uint64_t & nb1,
  4592. constant uint & r2,
  4593. constant uint & r3,
  4594. constant int & idx,
  4595. device const char * src00,
  4596. device const char * src01,
  4597. device const char * src02,
  4598. device const char * src03,
  4599. device const char * src04,
  4600. device const char * src05,
  4601. device const char * src06,
  4602. device const char * src07,
  4603. uint3 tgpig[[threadgroup_position_in_grid]],
  4604. uint tiitg[[thread_index_in_threadgroup]],
  4605. uint tiisg[[thread_index_in_simdgroup]],
  4606. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4607. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4608. const int64_t bid = tgpig.z/(ne12*ne13);
  4609. tgpig.z = tgpig.z%(ne12*ne13);
  4610. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4611. mul_vec_q_n_f32_impl<block_q5_1, N_DST, N_SIMDGROUP, N_SIMDWIDTH>(
  4612. src0[id],
  4613. (device const float *) (src1 + bid*nb11),
  4614. dst + bid*ne0,
  4615. ne00,
  4616. ne01,
  4617. ne02,
  4618. ne10,
  4619. ne12,
  4620. ne0,
  4621. ne1,
  4622. r2,
  4623. r3,
  4624. tgpig,
  4625. tiisg,
  4626. sgitg);
  4627. }
  4628. [[host_name("kernel_mul_mv_id_q2_K_f32")]]
  4629. kernel void kernel_mul_mv_id_q2_K_f32(
  4630. device const char * ids,
  4631. device const char * src1,
  4632. device float * dst,
  4633. constant uint64_t & nbi1,
  4634. constant int64_t & ne00,
  4635. constant int64_t & ne01,
  4636. constant int64_t & ne02,
  4637. constant uint64_t & nb00,
  4638. constant uint64_t & nb01,
  4639. constant uint64_t & nb02,
  4640. constant int64_t & ne10,
  4641. constant int64_t & ne11,
  4642. constant int64_t & ne12,
  4643. constant int64_t & ne13,
  4644. constant uint64_t & nb10,
  4645. constant uint64_t & nb11,
  4646. constant uint64_t & nb12,
  4647. constant int64_t & ne0,
  4648. constant int64_t & ne1,
  4649. constant uint64_t & nb1,
  4650. constant uint & r2,
  4651. constant uint & r3,
  4652. constant int & idx,
  4653. device const char * src00,
  4654. device const char * src01,
  4655. device const char * src02,
  4656. device const char * src03,
  4657. device const char * src04,
  4658. device const char * src05,
  4659. device const char * src06,
  4660. device const char * src07,
  4661. uint3 tgpig[[threadgroup_position_in_grid]],
  4662. uint tiitg[[thread_index_in_threadgroup]],
  4663. uint tiisg[[thread_index_in_simdgroup]],
  4664. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4665. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4666. const int64_t bid = tgpig.z/(ne12*ne13);
  4667. tgpig.z = tgpig.z%(ne12*ne13);
  4668. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4669. kernel_mul_mv_q2_K_f32_impl(
  4670. src0[id],
  4671. (device const float *) (src1 + bid*nb11),
  4672. dst + bid*ne0,
  4673. ne00,
  4674. ne01,
  4675. ne02,
  4676. ne10,
  4677. ne12,
  4678. ne0,
  4679. ne1,
  4680. r2,
  4681. r3,
  4682. tgpig,
  4683. tiisg,
  4684. sgitg);
  4685. }
  4686. [[host_name("kernel_mul_mv_id_q3_K_f32")]]
  4687. kernel void kernel_mul_mv_id_q3_K_f32(
  4688. device const char * ids,
  4689. device const char * src1,
  4690. device float * dst,
  4691. constant uint64_t & nbi1,
  4692. constant int64_t & ne00,
  4693. constant int64_t & ne01,
  4694. constant int64_t & ne02,
  4695. constant uint64_t & nb00,
  4696. constant uint64_t & nb01,
  4697. constant uint64_t & nb02,
  4698. constant int64_t & ne10,
  4699. constant int64_t & ne11,
  4700. constant int64_t & ne12,
  4701. constant int64_t & ne13,
  4702. constant uint64_t & nb10,
  4703. constant uint64_t & nb11,
  4704. constant uint64_t & nb12,
  4705. constant int64_t & ne0,
  4706. constant int64_t & ne1,
  4707. constant uint64_t & nb1,
  4708. constant uint & r2,
  4709. constant uint & r3,
  4710. constant int & idx,
  4711. device const char * src00,
  4712. device const char * src01,
  4713. device const char * src02,
  4714. device const char * src03,
  4715. device const char * src04,
  4716. device const char * src05,
  4717. device const char * src06,
  4718. device const char * src07,
  4719. uint3 tgpig[[threadgroup_position_in_grid]],
  4720. uint tiitg[[thread_index_in_threadgroup]],
  4721. uint tiisg[[thread_index_in_simdgroup]],
  4722. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4723. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4724. const int64_t bid = tgpig.z/(ne12*ne13);
  4725. tgpig.z = tgpig.z%(ne12*ne13);
  4726. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4727. kernel_mul_mv_q3_K_f32_impl(
  4728. src0[id],
  4729. (device const float *) (src1 + bid*nb11),
  4730. dst + bid*ne0,
  4731. ne00,
  4732. ne01,
  4733. ne02,
  4734. ne10,
  4735. ne12,
  4736. ne0,
  4737. ne1,
  4738. r2,
  4739. r3,
  4740. tgpig,
  4741. tiisg,
  4742. sgitg);
  4743. }
  4744. [[host_name("kernel_mul_mv_id_q4_K_f32")]]
  4745. kernel void kernel_mul_mv_id_q4_K_f32(
  4746. device const char * ids,
  4747. device const char * src1,
  4748. device float * dst,
  4749. constant uint64_t & nbi1,
  4750. constant int64_t & ne00,
  4751. constant int64_t & ne01,
  4752. constant int64_t & ne02,
  4753. constant uint64_t & nb00,
  4754. constant uint64_t & nb01,
  4755. constant uint64_t & nb02,
  4756. constant int64_t & ne10,
  4757. constant int64_t & ne11,
  4758. constant int64_t & ne12,
  4759. constant int64_t & ne13,
  4760. constant uint64_t & nb10,
  4761. constant uint64_t & nb11,
  4762. constant uint64_t & nb12,
  4763. constant int64_t & ne0,
  4764. constant int64_t & ne1,
  4765. constant uint64_t & nb1,
  4766. constant uint & r2,
  4767. constant uint & r3,
  4768. constant int & idx,
  4769. device const char * src00,
  4770. device const char * src01,
  4771. device const char * src02,
  4772. device const char * src03,
  4773. device const char * src04,
  4774. device const char * src05,
  4775. device const char * src06,
  4776. device const char * src07,
  4777. uint3 tgpig[[threadgroup_position_in_grid]],
  4778. uint tiitg[[thread_index_in_threadgroup]],
  4779. uint tiisg[[thread_index_in_simdgroup]],
  4780. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4781. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4782. const int64_t bid = tgpig.z/(ne12*ne13);
  4783. tgpig.z = tgpig.z%(ne12*ne13);
  4784. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4785. kernel_mul_mv_q4_K_f32_impl(
  4786. src0[id],
  4787. (device const float *) (src1 + bid*nb11),
  4788. dst + bid*ne0,
  4789. ne00,
  4790. ne01,
  4791. ne02,
  4792. ne10,
  4793. ne12,
  4794. ne0,
  4795. ne1,
  4796. r2,
  4797. r3,
  4798. tgpig,
  4799. tiisg,
  4800. sgitg);
  4801. }
  4802. [[host_name("kernel_mul_mv_id_q5_K_f32")]]
  4803. kernel void kernel_mul_mv_id_q5_K_f32(
  4804. device const char * ids,
  4805. device const char * src1,
  4806. device float * dst,
  4807. constant uint64_t & nbi1,
  4808. constant int64_t & ne00,
  4809. constant int64_t & ne01,
  4810. constant int64_t & ne02,
  4811. constant uint64_t & nb00,
  4812. constant uint64_t & nb01,
  4813. constant uint64_t & nb02,
  4814. constant int64_t & ne10,
  4815. constant int64_t & ne11,
  4816. constant int64_t & ne12,
  4817. constant int64_t & ne13,
  4818. constant uint64_t & nb10,
  4819. constant uint64_t & nb11,
  4820. constant uint64_t & nb12,
  4821. constant int64_t & ne0,
  4822. constant int64_t & ne1,
  4823. constant uint64_t & nb1,
  4824. constant uint & r2,
  4825. constant uint & r3,
  4826. constant int & idx,
  4827. device const char * src00,
  4828. device const char * src01,
  4829. device const char * src02,
  4830. device const char * src03,
  4831. device const char * src04,
  4832. device const char * src05,
  4833. device const char * src06,
  4834. device const char * src07,
  4835. uint3 tgpig[[threadgroup_position_in_grid]],
  4836. uint tiitg[[thread_index_in_threadgroup]],
  4837. uint tiisg[[thread_index_in_simdgroup]],
  4838. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4839. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4840. const int64_t bid = tgpig.z/(ne12*ne13);
  4841. tgpig.z = tgpig.z%(ne12*ne13);
  4842. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4843. kernel_mul_mv_q5_K_f32_impl(
  4844. src0[id],
  4845. (device const float *) (src1 + bid*nb11),
  4846. dst + bid*ne0,
  4847. ne00,
  4848. ne01,
  4849. ne02,
  4850. ne10,
  4851. ne12,
  4852. ne0,
  4853. ne1,
  4854. r2,
  4855. r3,
  4856. tgpig,
  4857. tiisg,
  4858. sgitg);
  4859. }
  4860. [[host_name("kernel_mul_mv_id_q6_K_f32")]]
  4861. kernel void kernel_mul_mv_id_q6_K_f32(
  4862. device const char * ids,
  4863. device const char * src1,
  4864. device float * dst,
  4865. constant uint64_t & nbi1,
  4866. constant int64_t & ne00,
  4867. constant int64_t & ne01,
  4868. constant int64_t & ne02,
  4869. constant uint64_t & nb00,
  4870. constant uint64_t & nb01,
  4871. constant uint64_t & nb02,
  4872. constant int64_t & ne10,
  4873. constant int64_t & ne11,
  4874. constant int64_t & ne12,
  4875. constant int64_t & ne13,
  4876. constant uint64_t & nb10,
  4877. constant uint64_t & nb11,
  4878. constant uint64_t & nb12,
  4879. constant int64_t & ne0,
  4880. constant int64_t & ne1,
  4881. constant uint64_t & nb1,
  4882. constant uint & r2,
  4883. constant uint & r3,
  4884. constant int & idx,
  4885. device const char * src00,
  4886. device const char * src01,
  4887. device const char * src02,
  4888. device const char * src03,
  4889. device const char * src04,
  4890. device const char * src05,
  4891. device const char * src06,
  4892. device const char * src07,
  4893. uint3 tgpig[[threadgroup_position_in_grid]],
  4894. uint tiitg[[thread_index_in_threadgroup]],
  4895. uint tiisg[[thread_index_in_simdgroup]],
  4896. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4897. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4898. const int64_t bid = tgpig.z/(ne12*ne13);
  4899. tgpig.z = tgpig.z%(ne12*ne13);
  4900. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4901. kernel_mul_mv_q6_K_f32_impl(
  4902. src0[id],
  4903. (device const float *) (src1 + bid*nb11),
  4904. dst + bid*ne0,
  4905. ne00,
  4906. ne01,
  4907. ne02,
  4908. ne10,
  4909. ne12,
  4910. ne0,
  4911. ne1,
  4912. r2,
  4913. r3,
  4914. tgpig,
  4915. tiisg,
  4916. sgitg);
  4917. }
  4918. [[host_name("kernel_mul_mv_id_iq2_xxs_f32")]]
  4919. kernel void kernel_mul_mv_id_iq2_xxs_f32(
  4920. device const char * ids,
  4921. device const char * src1,
  4922. device float * dst,
  4923. constant uint64_t & nbi1,
  4924. constant int64_t & ne00,
  4925. constant int64_t & ne01,
  4926. constant int64_t & ne02,
  4927. constant uint64_t & nb00,
  4928. constant uint64_t & nb01,
  4929. constant uint64_t & nb02,
  4930. constant int64_t & ne10,
  4931. constant int64_t & ne11,
  4932. constant int64_t & ne12,
  4933. constant int64_t & ne13,
  4934. constant uint64_t & nb10,
  4935. constant uint64_t & nb11,
  4936. constant uint64_t & nb12,
  4937. constant int64_t & ne0,
  4938. constant int64_t & ne1,
  4939. constant uint64_t & nb1,
  4940. constant uint & r2,
  4941. constant uint & r3,
  4942. constant int & idx,
  4943. device const char * src00,
  4944. device const char * src01,
  4945. device const char * src02,
  4946. device const char * src03,
  4947. device const char * src04,
  4948. device const char * src05,
  4949. device const char * src06,
  4950. device const char * src07,
  4951. threadgroup int8_t * shared_values [[threadgroup(0)]],
  4952. uint3 tgpig[[threadgroup_position_in_grid]],
  4953. uint tiitg[[thread_index_in_threadgroup]],
  4954. uint tiisg[[thread_index_in_simdgroup]],
  4955. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  4956. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  4957. const int64_t bid = tgpig.z/(ne12*ne13);
  4958. tgpig.z = tgpig.z%(ne12*ne13);
  4959. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  4960. kernel_mul_mv_iq2_xxs_f32_impl(
  4961. src0[id],
  4962. (device const float *) (src1 + bid*nb11),
  4963. dst + bid*ne0,
  4964. ne00,
  4965. ne01,
  4966. ne02,
  4967. ne10,
  4968. ne12,
  4969. ne0,
  4970. ne1,
  4971. r2,
  4972. r3,
  4973. shared_values,
  4974. tgpig,
  4975. tiisg,
  4976. sgitg);
  4977. }
  4978. [[host_name("kernel_mul_mv_id_iq2_xs_f32")]]
  4979. kernel void kernel_mul_mv_id_iq2_xs_f32(
  4980. device const char * ids,
  4981. device const char * src1,
  4982. device float * dst,
  4983. constant uint64_t & nbi1,
  4984. constant int64_t & ne00,
  4985. constant int64_t & ne01,
  4986. constant int64_t & ne02,
  4987. constant uint64_t & nb00,
  4988. constant uint64_t & nb01,
  4989. constant uint64_t & nb02,
  4990. constant int64_t & ne10,
  4991. constant int64_t & ne11,
  4992. constant int64_t & ne12,
  4993. constant int64_t & ne13,
  4994. constant uint64_t & nb10,
  4995. constant uint64_t & nb11,
  4996. constant uint64_t & nb12,
  4997. constant int64_t & ne0,
  4998. constant int64_t & ne1,
  4999. constant uint64_t & nb1,
  5000. constant uint & r2,
  5001. constant uint & r3,
  5002. constant int & idx,
  5003. device const char * src00,
  5004. device const char * src01,
  5005. device const char * src02,
  5006. device const char * src03,
  5007. device const char * src04,
  5008. device const char * src05,
  5009. device const char * src06,
  5010. device const char * src07,
  5011. threadgroup int8_t * shared_values [[threadgroup(0)]],
  5012. uint3 tgpig[[threadgroup_position_in_grid]],
  5013. uint tiitg[[thread_index_in_threadgroup]],
  5014. uint tiisg[[thread_index_in_simdgroup]],
  5015. uint sgitg[[simdgroup_index_in_threadgroup]]) {
  5016. device const char * src0[8] = {src00, src01, src02, src03, src04, src05, src06, src07};
  5017. const int64_t bid = tgpig.z/(ne12*ne13);
  5018. tgpig.z = tgpig.z%(ne12*ne13);
  5019. const int32_t id = ((device int32_t *) (ids + bid*nbi1))[idx];
  5020. kernel_mul_mv_iq2_xs_f32_impl(
  5021. src0[id],
  5022. (device const float *) (src1 + bid*nb11),
  5023. dst + bid*ne0,
  5024. ne00,
  5025. ne01,
  5026. ne02,
  5027. ne10,
  5028. ne12,
  5029. ne0,
  5030. ne1,
  5031. r2,
  5032. r3,
  5033. shared_values,
  5034. tgpig,
  5035. tiisg,
  5036. sgitg);
  5037. }